

**ECE 3057:** Architecture, Concurrency and Energy in Computation Summer 2019

# Lectures 3b & 4: Multi-Cycle

#### **David Anderson**

School of Electrical and Computer Engineering Georgia Institute of Technology

Acknowledgment: Lecture slides adapted from GT ECE 3056 (S. Yalamanchilli and Tushar Krishna) and MIT 6.823 (Arvind and J. Emer)

#### **Processor Performance**

Time = Instructions x Cycles Time Instruction Cycle Program Program

- Instructions per program depends on source code, compiler technology and ISA
- Cycles per instructions (CPI) depends upon the microarchitecture
- Time per cycle depends upon the microarchitecture and the base technology

Appendices: A.7, D.3, D.4, D.5

this lecture

| Microarchitecture        | CPI | cycle time |
|--------------------------|-----|------------|
| Single-cycle unpipelined | 1   | long       |
| Pipelined                | 1   | short      |
| Multi-cycle/Micro-coded  | >1  | short      |

ECE 3057 | Summer 2019 | L04: Multi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

#### Single Cycle Datapath



#### Single Cycle Datapath Limitations

| Instruction<br>Class | Instruction<br>Fetch<br>2ns | Register<br>Read<br>1ns | ALU<br>Operation<br>2ns | Memory<br>Access<br>2ns | Register<br>Write<br>1ns | Total<br>Time | CPI |
|----------------------|-----------------------------|-------------------------|-------------------------|-------------------------|--------------------------|---------------|-----|
| ALU                  | ✓                           | ✓                       | ✓                       |                         | ✓                        | 6ns           | 1   |
| Load                 | <b>√</b>                    | ✓                       | ✓                       | ✓                       | ✓                        | 8ns           | 1   |
| Store                | ✓                           | ✓                       | ✓                       | ✓                       |                          | 7ns           | 1   |
| Branch               | ✓                           | ✓                       | ✓                       |                         |                          | 5ns           | 1   |

- Cycle Time of Processor?
  - ■8ns
  - Single-Cycle Datapath: Design for the worst case!

#### Multi-Cycle Datapath

| Instruction<br>Class | Instruction<br>Fetch<br>2ns | Register<br>Read<br>1ns | ALU<br>Operation<br>2ns | Memory<br>Access<br>2ns | Register<br>Write<br>1ns | Total<br>Time | CPI |
|----------------------|-----------------------------|-------------------------|-------------------------|-------------------------|--------------------------|---------------|-----|
| ALU                  | ✓                           | ✓                       | ✓                       |                         | ✓                        | 8ns           | 4   |
| Load                 | ✓                           | ✓                       | √                       | ✓                       | ✓                        | 10ns          | 5   |
| Store                | <b>√</b>                    | ✓                       | ✓                       | ✓                       |                          | 8ns           | 4   |
| Branch               | <b>√</b>                    | ✓                       | ✓                       |                         |                          | 6ns           | 3   |

- Break up the instructions into steps, each step takes a clock cycle
  - Balance the amount of work to be done
  - Cycle time? 2ns
- At the end of a cycle
  - Store values for use in later cycles
  - Introduce additional "internal" registers

ECE 3057 | Summer 2019 | L04: Mulfi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

#### Multi-Cycle Datapath



ECE 3057 | Summer 2019 | L04: Multi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

# Five Execution Steps

- Instruction Fetch (IF)
- Instruction Decode and Register Fetch (ID)
- Execution, Memory Address Computation, or Branch Completion (EX)
- Memory Access or R-type instruction completion (MEM)
- Write-back step (WB)

Instruction Execution Steps



#### Functional Behavior



ECE 3057 | Summer 2019 | L04: Multi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

### Multi-cycle Datapath & Control



ECE 3057 | Summer 2019 | L04: Multi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

11

### **Control Signals**

| Stage | Op<br>Code  | IorD | ALU<br>Op | ALU<br>SrcA | ALU<br>SrcB | Reg<br>Wr | Reg<br>Dst | Mem<br>Wr | Mem<br>Rd | Mem<br>toReg | IR<br>Wr | PCWr<br>Cond | PC<br>Wr | PC<br>Src |
|-------|-------------|------|-----------|-------------|-------------|-----------|------------|-----------|-----------|--------------|----------|--------------|----------|-----------|
| IF    |             |      |           |             |             |           |            |           |           |              |          |              |          |           |
| ID    |             |      |           |             |             |           |            |           |           |              |          |              |          |           |
| EX    | ALU         |      |           |             |             |           |            |           |           |              |          |              |          |           |
|       | LW/<br>SW   |      |           |             |             |           |            |           |           |              |          |              |          |           |
|       | BEQ/<br>BNE |      |           |             |             |           |            |           |           |              |          |              |          |           |
|       | J           |      |           |             |             |           |            |           |           |              |          |              |          |           |
| MEM   | LW          |      |           |             |             |           |            |           |           |              |          |              |          |           |
|       | SW          |      |           |             |             |           |            |           |           |              |          |              |          |           |
| WB    | ALU         |      |           |             |             |           |            |           |           |              |          |              |          |           |
|       | LW          |      |           |             |             |           |            |           |           |              |          |              |          |           |

#### **ALU Control**

|         | ALUC      | )p | Operation | Opcodes          | funct  | Next PC Address   |
|---------|-----------|----|-----------|------------------|--------|-------------------|
|         | 00        |    | Add       | LW/SW, All IF    | XXXXXX | Calculation       |
|         | 01        |    | Subtract  | BEQ/BNE -        | XXXXXX | - Branch Test     |
| 3 modes | 10        |    | funct     | add              | 100000 | — ALU Instruction |
|         |           |    |           | subtract         | 100010 | ALU IIISIIOCIIOII |
| ,       | $\bigcup$ |    |           | AND              | 100100 |                   |
|         |           |    |           | OR               | 100101 |                   |
|         |           |    |           | set-on-less-than | 101010 |                   |

12

#### Instruction Fetch (IF) Stage

- Use PC to get instruction and put it in the Instruction Register.
- ■Increment the PC by 4 and put the result back in the PC.
- Can be described succinctly using RTL "Register-Transfer Language"

```
IR = Memory[PC];
PC = PC + 4;
```

■What will be the values of the control signals?

ECE 3057 | Summer 2019 | L04: Multi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

# Instruction Fetch (IF) Stage IR = Memory[PC]; PC+=4



ECE 3057 | Summer 2019 | L04: Multi-Cycle

IRWrite=1;

David Anderson, School of ECE, Georgia Tech

May 21, 2019

ALUOp=00 (add);

#### Single-Cycle vs Multicycle Datapaths





Why did we need separate ALUs for PC calculation, LW/SW addr calculation and ALU ops in Single-cycle Datapath but reuse same ALU in Multi-cycle Datapath?

In Single-Cycle, a BEQ instruction needs to use all three ALUs at same time, but in Multi-cycle, same ALU can be used in different cycles

How would you implement the single-cycle datapath with one ALU? ALU will form a "structural hazard". Need to spend 3 cycles for BEQ

# Instruction Decode and Register Fetch (ID) Stage

16

- Decode the Instruction
  - Still do not have any idea what instruction it is
- Read registers rs and rt in case we need them
- Compute the branch address (used in next cycle in case the instruction is a branch)
- RTL:

```
A = Reg[IR[25-21]];
B = Reg[IR[20-16]];
ALUOut = PC + (sign-extend(IR[15-0]) << 2);</pre>
```

#### 18

#### Decode & Reg Fetch (ID) Stage:

17

Assign A and B; Calculate Branch Address



ECE 3057 | Summer 2019 | L04: Mulfi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

# Execute, memory or branch (EX): instruction dependent

R-type:

// Instruction specified ALU Operation

ALUOut = A op B;

■ Memory Reference:

// Addr Calculation

ALUOut = A + sign-extend(IR[15-0]);

Branch:

// Branch Test & PC Update

if (A==B) PC = ALUOut;

Jump:

// Jump PC Calculation

 $PC = \{PC[31:28] \mid | IR[25:0] \mid | 2 \text{ 'b00}\};$ 

ECE 3057 | Summer 2019 | L04: Multi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

#### Execute: R-Type

ALUOut = A op B



# Execute: Memory Type

ALUOut = A + sign-extend(IR[15-0]);



21

Execute: Jump Type

22

if (A==B) PC = ALUOut



ECE 3057 | Summer 2019 | L04: Multi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

 $PC = \{PC[31:28] \mid | IR[25:0] \mid | 2'b00\};$ 



ECE 3057 | Summer 2019 | L04: Multi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

23

#### Memory Access (MEM)

Load

MDR = Memory[ALUOut];

Store

Memory[ALUOut] = B;

MEM: Load

MDR = Memory[ALUOut]



25

#### Memory[ALUOut] = B



ECE 3057 | Summer 2019 | L04: Multi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

#### Write-back (WB)

■R-type Instruction Completion

Reg[IR[15-11]] = ALUOut;

■Load writes value to Register

Reg[IR[20-16]] = MDR;

ECE 3057 | Summer 2019 | L04: Multi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

27

#### WB for R-Type Instruction



#### WB for Load Instruction



#### Summary of Actions

| Step name                                                            | Action for R-type instructions              | Action for memory-<br>reference instructions | Action for branches | Action for jumps                    |  |  |  |  |  |  |
|----------------------------------------------------------------------|---------------------------------------------|----------------------------------------------|---------------------|-------------------------------------|--|--|--|--|--|--|
| Instruction fetch (IF)                                               | IR = Memory[PC]                             |                                              |                     |                                     |  |  |  |  |  |  |
| ,                                                                    | PC = PC + 4                                 |                                              |                     |                                     |  |  |  |  |  |  |
| Instruction                                                          | A = Reg [IR[25-21]]                         |                                              |                     |                                     |  |  |  |  |  |  |
| decode/<br>register read (ID)                                        | B = Reg [IR[20-16]]                         |                                              |                     |                                     |  |  |  |  |  |  |
| register redu (ID)                                                   | ALUOut = PC + (sign-extend (IR[15-0]) << 2) |                                              |                     |                                     |  |  |  |  |  |  |
| Execution, address<br>computation,<br>branch/jump<br>completion (EX) | ALUOut = A op B                             | ALUOut = A + sign-extend<br>(IR[15-0])       |                     | PC = PC [31-28] II<br>(IR[25-0]<<2) |  |  |  |  |  |  |
| Memory access<br>(MEM)                                               |                                             | Load: MDR =<br>Memory[ALUOut], or            |                     |                                     |  |  |  |  |  |  |
| (MEM)                                                                |                                             | Store: Memory [ALUOut] = B                   |                     |                                     |  |  |  |  |  |  |
| Memory read or<br>R-Type completion                                  | Reg [IR[15-11]] =<br>ALUOut                 | Load: Reg[IR[20-16]] = MDR                   |                     |                                     |  |  |  |  |  |  |

ECE 3057 | Summer 2019 | L04: Multi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

#### Summary of Control Signals

| Stage | Op<br>Code  | IorD | ALU<br>Op | ALU<br>SrcA | ALU<br>SrcB | Reg<br>Wr | Reg<br>Dst | Mem<br>Wr | Mem<br>Rd | Mem<br>toReg | IR<br>Wr | PCWr<br>Cond | PC<br>Wr | PC<br>Src |
|-------|-------------|------|-----------|-------------|-------------|-----------|------------|-----------|-----------|--------------|----------|--------------|----------|-----------|
| IF    |             | 0    | 00        | 0           | 01          | Х         | Х          | Х         | 1         | Χ            | 1        | Χ            | 1        | 00        |
| ID    |             | Х    | 00        | 0           | 11          | Х         | Х          | Х         | X         | X            | Χ        | Х            | Х        | Х         |
| EX    | ALU         | Х    | 10        | 1           | 00          | Х         | Х          | Х         | Х         | Χ            | Χ        | Χ            | Χ        | Х         |
|       | LW/<br>SW   | Х    | 00        | 1           | 10          | X         | X          | X         | Х         | X            | X        | X            | X        | X         |
|       | BEQ/<br>BNE | Х    | 01        | 1           | 00          | Х         | Х          | Х         | Х         | X            | X        | 01           | 0        | 01        |
|       | J           | Х    | Х         | Х           | Х           | Х         | Х          | Х         | Х         | Х            | Χ        | Х            | 1        | 10        |
| MEM   | LW          | 1    | Х         | Х           | Х           | Х         | Х          | Х         | 1         | Х            | Χ        | Х            | Χ        | Х         |
|       | SW          | 1    | Х         | Х           | Х           | Х         | Х          | 1         | Х         | Х            | Χ        | Х            | Χ        | Х         |
| WB    | ALU         | Х    | Х         | Х           | X           | 1         | 1          | Х         | Х         | 0            | Χ        | Х            | Χ        | Χ         |
|       | LW          | X    | X         | X           | X           | 1         | 0          | X         | X         | 1            | Χ        | X            | Χ        | Χ         |

Question

ECE 3057 | Summer 2019 | L04: Multi-Cycle

• How many cycles will it take to execute this code?

lw \$t2, 0(\$t3)
lw \$t3, 4(\$t3)

beq \$t2, \$t3, Label #assume not taken

David Anderson, School of ECE, Georgia Tech

add \$t5, \$t2, \$t3 sw \$t5, 8(\$t3)

Label: ...

■ 21 cycles

- What is going on during the 8th cycle of execution?
  - Address for second lw instruction being computed by ALU
- In what cycle does the actual addition of \$t2 and \$t3 takes place?
  - Cycle 16

31

#### Multi-Cycle Datapath Summary

- Programs take only as long as they need to
  - Variable timing per instruction
  - Pick a base cycle time
- Re-use hardware
  - Avoid unnecessary duplication of hardware

32

May 21, 2019

ECE 3057 | Summer 2019 | L04: Multi-Cycle

#### Implementing the Control

- Additional Reading: D.3
- Value of control signals is dependent upon:
  - What instruction is being executed
  - Which step is being performed
- Use the information we have accumulated to specify a finite state machine (FSM)
  - Implementation can be derived from specification
- Implementation choices
  - Specify the finite state machine graphically, or
  - Use microprogramming

ECE 3057 | Summer 2019 | L04: Mulfi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

#### Graphical Specification of FSM



ECE 3057 | Summer 2019 | L04: Multi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

#### 35

#### FSM for Control



Alternatives for implementing the control logic?

### **PLA Implementation**



ECE 3057 | Summer 2019 | L04: Mulfi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

ECE 3057 | Summer 2019 | L04: Multi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

# **ROM** Implementation

#### Microprogramming - Maurice Wilkes, 1954



- Embed the control logic state table in a memory array
- Load at boot time

ECE 3057 | Summer 2019 | L04: Mulfi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

#### Microprogramming – some history

- Microprogramming thrived in 70's
  - Significantly faster ROMs than DRAMs were available
  - For complex instruction sets (CISC), datapath and controller were cheaper and simpler
  - New instructions, e.g., floating point, could be supported without datapath modifications
  - Fixing bugs in the controller was easier
- ISA compatibility across various models could be achieved easily and cheaply
- Except for the cheapest and fastest machines, all computers were microprogrammed

ECE 3057 | Summer 2019 | L04: Multi-Cycle

David Anderson, School of ECE, Georgia Tech

May 21, 2019

39

37

#### Microprogramming – some history

- Early 80s
  - Evolution bred more complex micro-machines
  - Complex instruction sets led to the need for subroutine and call stacks in µcode
  - Need for fixing bugs in control programs was in conflict with read-only nature of µROM
  - With the advent of VLSI technology assumptions about ROM & RAM speed became invalid -> more complexity
  - Better compilers made complex instructions less important.
  - Use of numerous micro-architectural innovations, e.g., pipelining, caches and buffers, made multiplecycle execution of reg-reg instructions unattractive

Microprogramming – 90s to today

- Microcode plays an assisting role in most modern CISC ISAs (e.g., x86 in AMD and Intel)
- Most instructions are executed directly, i.e., with hard-wired control
- Infrequently-used and/or complicated instructions invoke the microcode engine
- Patchable microcode common for postfabrication bug fixes, e.g. Intel processors load ucode patches at bootup

40

# Pipelined Datapath