

#### **ECE 3057: Architecture, Concurrency** and Energy in Computation **Summer 2019**

http://tusharkrishna.ece.gatech.edu/teaching/uca\_f18/

# Lecture 6: Hazards and Stalls

#### **David Anderson**

School of Electrical and Computer Engineering Georgia Institute of Technology

Acknowledgment: Lecture slides adapted from GT ECE 3056 (S. Yalamanchilli, T. Krishna), MIT 6.823 (Arvind and J. Emer) and CMU 18-447 (O. Mutlu)

# Recap: Pipelining



ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

#### An "Ideal" Pipeline

- Goal: Increase throughput with little increase in cost (hardware cost, in case of instruction processing)
- Repetition of identical operations
  - The same operation is repeated on a large number of different inputs (e.g., all laundry loads go through the same steps)
- Repetition of independent operations
  - No dependencies between repeated operations
- Uniformly partitionable suboperations
  - Processing can be evenly divided into uniform-latency suboperations (that do not share resources)
- Fitting examples: automobile assembly line, doing laundry
  - What about a processor?

#### 5-stage Processor Pipeline

Instruction fetch (IF)

ECE 3057 | Su 2019 | L06: Hazards & Stalls

- Instruction decode and register operand fetch (ID)
- Execute/Evaluate memory address (EX)
- Memory operand fetch (MEM)
- Writeback result to register (WB)

### Instruction Pipelining Example



# Is the Processor an Ideal Pipeline?

- Repetition of identical operations?
  - The same operation is repeated on a large number of different inputs (e.g., all laundry loads go through the same steps)
    - ⇒ No. different instructions do not all need the same stages e.g., ADD instruction does not use Mem
- Repetition of independent operations?
  - No dependencies between repeated operations
    - $\Rightarrow$  **No.** Instructions depend on each other.
- Uniformly partitionable suboperations?
  - Processing can be evenly divided into uniformlatency suboperations (that do not share resources)
    - ⇒ **No.** Different stages may have different latency

ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

# How do we solve this?

- Repetition of identical operations?
  - ⇒ **No.** different instructions do not all need the same stages e.g., ADD instruction does not use Mem
    - => Some pipeline stages are idle for some instructions
- Repetition of independent operations?
  - $\Rightarrow$  **No.** Instructions depend on each other.
- Uniformly partitionable suboperations?
  - ⇒ **No.** Different stages may have different latency

## How to decide pipeline stages?



Since the slowest stage determines the clock, it may be possible to combine some stages without slowing down frequency

ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

#### How do we solve this?

- Repetition of identical operations?
  - ⇒ **No.** different instructions do not all need the same stages e.g., ADD instruction does not use Mem
    - => Some pipeline stages are idle for some instructions
- Repetition of independent operations?
  - $\Rightarrow$  **No.** Instructions depend on each other.
- Uniformly partitionable suboperations?
  - ⇒ **No.** Different stages may have different latency

=> Some pipe stages are too fast but all take the same cycle (as long as the slowest stage)

ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

#### Classic 5-stage Pipeline



ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

### 5-Stage Pipelined Execution



# 5-Stage Pipelined Execution

Resource Usage Diagram



ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

### Pipeline Implementation



Which register should  $I_1$  write back its result into? r1

But ws is pointing to r4!

Control signals per stage also need to go through pipeline registarers

ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

May 28, 2019

#### Pipeline Implementation



ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

# 5-Stage Pipeline Diagram



### **Pipelined Control**



- Control signals derived fron instruction
- As in single-cycle implementation
- Pass control signals along like data

|             |         | tion/Addr  |            |            |        | y access    | Write-back stage control lines |              |               |
|-------------|---------|------------|------------|------------|--------|-------------|--------------------------------|--------------|---------------|
| Instruction | Reg Dst | ALU<br>Op1 | ALU<br>Op0 | ALU<br>Src | Branch | Mem<br>Read | Mem<br>Write                   | Reg<br>write | Mem to<br>Reg |
| R-format    | 1       | 1          | 0          | 0          | 0      | 0           | 0                              | 1            | 0             |
| lw          | 0       | 0          | 0          | 1          | 0      | 1           | 0                              | 1            | 1             |
| sw          | Х       | 0          | 0          | 1          | 0      | 0           | 1                              | 0            | Х             |
| beq         | X       | 0          | 1          | 0          | 1      | 0           | 0                              | 0            | X             |

David Anderson, School of ECE, Georgia Tech

ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

# Datapath with Control



# Datapath with Control



### Datapath with Control



## Datapath with Control



### Datapath with Control



# Datapath with Control



# Datapath with Control



# Datapath with Control



#### Datapath with Control



#### Hazards

- An instruction in the pipeline may need a resource being used by another instruction in the pipeline  $\rightarrow$  structural hazard
- An instruction may depend on something produced by an earlier instruction
  - Dependence may be for a data value → data hazard
  - Dependence may be for the next instruction's address
    - → control hazard (branches, exceptions)

#### How do we solve this?

- Repetition of identical operations?
  - ⇒ **No.** different instructions do not all need the same stages e.g., ADD instruction does not use Mem
    - => Some pipeline stages are idle for some instructions
- Repetition of independent operations?
  - $\Rightarrow$  **No.** Instructions depend on each other.
    - => Called "Pipeline Hazards"
- Uniformly partitionable suboperations?
  - ⇒ No. Different stages may have different latency
    - => Some pipe stages are too fast but all take the same cycle (as long as the slowest stage)

ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

## Structural Hazard Example 1

| Instruction<br>Class | Instruction<br>Fetch<br>2ns | Decode<br>+ Reg<br>1ns | ALU<br>Operation<br>2ns | Memory<br>Access<br>2ns | Register<br>Write<br>1ns |
|----------------------|-----------------------------|------------------------|-------------------------|-------------------------|--------------------------|
| ALU                  | ✓                           | √                      | ✓                       |                         | ✓                        |
| Load                 | ✓                           | ✓                      | ✓                       | ✓                       | ✓                        |
| Store                | ✓                           | ✓                      | ✓                       | ✓                       |                          |
| Branch               | ✓                           | ✓                      | ✓                       |                         |                          |



#### Structural Hazard Example 2

#### Instruction Instruction Decode AI U Memory Register Class Fetch + Reg Access Write ADD: 2ns 2ns 1ns 2ns 1ns MUL: 4ns ALU $\checkmark$ $\checkmark$ $\checkmark$ $\sqrt{}$ $\checkmark$ $\checkmark$ Load Store $\checkmark$ $\checkmark$ Branch bubble Load F D E M W F D E E W MUL F D EE W **CPI?** 9/6 = 1.5MUL F D E E MUI E M W F D Load F D EMW Add

ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

Time

#### Structural Hazard Example 3

| Instruction<br>Class | Instruction<br>Fetch<br>2ns | Decode<br>+ Reg<br>1ns | ALU<br>Operation<br>2ns | Memory<br>Access<br>4ns | Register<br>Write<br>1ns |  |  |
|----------------------|-----------------------------|------------------------|-------------------------|-------------------------|--------------------------|--|--|
| ALU                  | ✓                           | ✓                      | <b>✓</b>                |                         | ✓                        |  |  |
| Load                 | ✓                           | ✓                      | ✓                       | ✓                       | ✓                        |  |  |
| Store                | ✓                           | ✓                      | ✓                       | ✓                       |                          |  |  |
| Branch               | ✓                           | ✓                      | ✓                       |                         |                          |  |  |



ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

31

#### Resolving Structural Hazards

- Structural hazard occurs when two instructions need same hardware resource at same time
- ■How to resolve a structure hazard?
  - ■Strategy 1: Stall
    - Stall newer instruction till older instruction finished with resource
    - Introduces bubbles in pipeline → lower CPI
  - Strategy 2: Add more hardware
    - E.g., if two instructions both need a port to memory at same time, could avoid hazard by adding second port to memory

Data Hazards



#### Types of Data Hazards

#### Flow dependence

 $r_3 \leftarrow r_1 \text{ op } r_2$  Read-after-Write  $r_5 \leftarrow r_3 \text{ op } r_4$  (RAW)

#### Anti dependence

 $r_3 \leftarrow r_1 \text{ op } r_2$  Write-after-Read  $r_1 \leftarrow r_4 \text{ op } r_5$  (WAR)

#### **Output-dependence**

 $r_3 \leftarrow r_1 \text{ op } r_2$  Write-after-Write  $r_5 \leftarrow r_3 \text{ op } r_4$  (WAW)  $r_3 \leftarrow r_6 \text{ op } r_7$ 

ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

#### Data Hazards Example



RAW Hazards WAR Hazards WAW Hazards

ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

#### 3

#### Register Data Dependence Analysis

- ■For a given pipeline, when is there a potential conflict between two data dependent instructions?
- □dependence type: RAW, WAR, WAW?
  - ■WAR and WAW do not cause a stall unless we do outof-order instruction scheduling

#### □instruction types involved?

□ Read – after – Write

| ALU      | LW       | SW       | BEQ/BNE | J | JR       |
|----------|----------|----------|---------|---|----------|
| <b>√</b> | <b>√</b> | <b>√</b> | ✓       | Χ | <b>√</b> |

| ALU      | LW       | SW | BEQ/BNE | J | JR |
|----------|----------|----|---------|---|----|
| <b>√</b> | <b>√</b> | Χ  | Х       | Χ | Χ  |

□distance between the two instructions?

□depends on pipeline length

# Resolving Data/Control Hazards

- Strategy 0: remove dependence
  - Detect and eliminate the dependence at the software level
- Strategy 1: stall
  - Wait for the result to be available by freezing earlier pipeline stages
- Strategy 2: bypass/forward
  - Route data as soon as possible after it is calculated to the earlier pipeline stage
- Strategy 3: speculate
  - Guess the result and proceed
  - Guessed correctly → no special action required
  - Guessed incorrectly → kill and restart
- Strategy 4: do something else
  - Switch to some other task/thread while dependence resolves

#### Remove Dependence

- Detect and eliminate the dependence at the software level
  - Challenge?
    - SW needs to know about the underlying implementation
    - Not scalable and inefficient

ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

#### Resolving Data/Control Hazards

- Strategy 0: remove dependence
  - Detect and eliminate the dependence at the software level
- Strategy 1: stall
- Wait for the result to be available by freezing earlier pipeline stages
- Strategy 2: bypass/forward
  - Route data as soon as possible after it is calculated to the earlier pipeline stage
- Strategy 3: speculate
  - Guess the result and proceed
    - Guessed correctly → no special action required
    - Guessed incorrectly → kill and restart
- Strategy 4: do something else
  - Switch to some other task/thread while dependence resolves

ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

#### Stall Example

Which one of the following flow dependences lead to conflicts in the 5-stage pipeline?



#### Stall Example

• What will be the actual execution with stalls?



#### Example

I1: SUB \$+5, \$+0, \$+0 I2: XOR \$+6, \$+5, \$+1

I3: SW \$t6, 0(\$t2)

I4: LW \$t1, 0(\$t2)

**CPI?** 14/5

I5: ADD \$t3, \$t1, \$t0

| Time | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17  | 18  | 19 | 20 |
|------|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|-----|-----|----|----|
| SUB  | F | D | Е | Μ | W |   |   |   |   |    |    |    |    |    |    |    |     |     |    |    |
| XOR  |   | F | D | D | D | D | Е | Μ | W | '  |    |    |    |    |    |    |     |     |    |    |
| SW   |   |   | F | F | F | F | D | D | D | D  | F  | М  | W  |    |    |    |     |     |    |    |
| LW   |   |   | · |   |   | • | F | F | F | F  | D  | E  | М  | W  |    |    |     |     |    |    |
| ADD  |   |   |   |   |   |   |   | · | Ċ |    |    | D  |    |    | D  | F  | 1.4 | \٨/ |    |    |

ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

# Dependence Detection (i.e., Stall Condition)

- Helper functions
  - rs(I) returns the rs field of I
  - use\_rs(I) returns true if I requires RF[rs] and rs!=r0
- Stall when
  - $(rs(\mathbf{IR}_{ID}) = = dest_{EX})$  && use\_rs $(\mathbf{IR}_{ID})$  && RegWrite<sub>EX</sub>
  - $(rs(iR_{ID}) == dest_{MEM}) \&\& use\_rs(iR_{ID}) \&\& RegWrite_{MEM}$  or
  - (rs(IR<sub>ID</sub>)==dest<sub>WB</sub>) && Use\_rs(IR<sub>ID</sub>) && RegWrite<sub>WB</sub> or
  - (rt(IR<sub>ID</sub>)==dest<sub>EX</sub>) && Use\_rt(IR<sub>ID</sub>) && RegWrite<sub>EX</sub>
  - $(rt(IR_{ID}) = = dest_{MEM})$  && use\_rt(IR\_{ID}) && RegWrite\_{MEM} or
  - (rt(IR<sub>ID</sub>)==dest<sub>WB</sub>) && use\_rt(IR<sub>ID</sub>) && RegWrite<sub>WB</sub>
- It is crucial that the EX, MEM and WB stages continue to advance normally during stall cycles

#### Implementing a Stall

- Detect the dependence
  - ■Instructions I<sub>A</sub> and I<sub>B</sub> (where I<sub>A</sub> comes before I<sub>B</sub>) have RAW dependence iff
    - $\blacksquare$  I<sub>B</sub> (R/I, LW, SW, Br or JR) reads a register written by I<sub>A</sub> (R/I or LW)
  - $\blacksquare$  dist( $I_A$ ,  $I_B$ )  $\leq$  dist(ID, WB) = 3
  - How do we detect this?
- Stall
  - stall the ID stage when I<sub>B</sub> in ID stage wants to read a register to be written by I<sub>A</sub> in EX, MEM or WB stage
- Hows

ECE 3057 | Su 2019 | L06: Hazards & Stalls

ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

## How to implement stalling



## Implementing a Stall



### Implementing a Stall



47

## Implementing a Stall



Implementing a Stall



#### Stall Condition Implementation

#### ■ Combinational logic

- Special logic that checks if any instruction in later stages is supposed to write to any source register of the instruction that is being decoded
  Lab Assignment 1
- Challenge?
- Logic complexity increases as pipeline becomes deeper
- Stall logic can increase critical path of pipeline stage, lowering overall frequency

#### Scoreboard

- Each register in register file has a Valid bit associated with it
- An instruction that is writing to the register resets the Valid bit
- An instruction in Decode stage checks if all its source and destination registers are Valid
  - Yes: No need to stall... No dependence
  - No: Stall the instruction

ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

#### Impact of Stall on Performance

- Each stall cycle corresponds to one lost cycle in which no instruction can be completed
- For a program with N instructions and S stall cycles
  - Average CPI=(N+S)/N
- S depends on
  - frequency of RAW dependences
  - exact distance between the dependent instructions
  - distance between dependences

ECE 3057 | Su 2019 | L06: Hazards & Stalls

David Anderson, School of ECE, Georgia Tech

May 28, 2019

51

#### Pipeline CPI Examples



#### Hazards due to loads and stores

Is there any possible data hazard in this instruction sequence?

SW r2, 7(r1)

LW r4, 5(r3)

What if (r1)+7 = (r3)+5 ?

- This is not a register dependence
  - This is a potential address dependence
- Is this a problem in our 5-stage pipeline?
  - No because we have assumed that our Mem stage finishes within one cycle.
  - Needs to be handled in more complex systems → ECF 6100 covers this