## The University of Alabama in Huntsville Electrical & Computer Engineering Department CPE 431 01 Test II Solution

- 2. (10 points) Here is a series of address references given as word addresses: 1, 4, 8, 5, 20, 17, 19, 56, 9, 11, 4, 43, 5, 6. Assuming a direct-mapped cache with four-word blocks and a total size of 16 words that is initially empty, (a) label each reference in the list as a hit or a miss and (b) show the final contents of the cache.

00 01 10 h

Block Offset - 2 bits, Index - 2 bits

| 0 | <del>0</del> , 16                                | <del>1</del> , 17                                | <del>2</del> , 18                                  | <del>3</del> , 19                                  |
|---|--------------------------------------------------|--------------------------------------------------|----------------------------------------------------|----------------------------------------------------|
| 1 | 4, <del>20</del> , 4                             | <del>5</del> , <del>21</del> , 5                 | <del>6</del> , <del>22</del> , 6                   | <del>7</del> , <del>23</del> , 7                   |
| 2 | <del>8</del> , <del>56</del> , <del>8</del> , 40 | <del>9</del> , <del>57</del> , <del>9</del> , 41 | <del>10</del> , <del>58</del> , <del>10</del> , 42 | <del>11</del> , <del>59</del> , <del>11</del> , 43 |
| 3 |                                                  |                                                  |                                                    |                                                    |

- 3. (1 point) In the \_\_\_\_\_\_ stage of the MIPS pipeline, the register file is written.
- 4. (15 points) Consider two machines with different cache configurations:

Cache 1: Direct-mapped with two-word blocks

Cache 2: Direct-mapped with four-word blocks

The following miss rate measurements have been made:

Cache 1: Instruction miss rate is 1%, data miss rate is 4%

Cache 2: Instruction miss rate is 2%, data miss rate is 5%

For these machines, one-half of the instructions contain a data reference. Assume that the cache miss penalty is 6 + Block size in words. The CPI for this workload was measured on a machine with cache 1 and was found to be 2.0. The cycle time for machine 1 is 1.4 and the cycle time for machine 2 is 1.0 ns. Determine which machine is the fastest and which is the slowest.

$$IC_1 = IC_2 = IC$$
  
 $CPI_{miss1} = (0.01 + 0.5 * 0.04) * (6 + 2) = (0.01 + 0.02) * 8 = 0.3 * 8 = 0.24$   
 $CPI_{miss2} = (0.02 + 0.5 * 0.05) * (6 + 4) = (0.02 + 0.025) * 10 = 0.045 * 10 = 0.45$ 

$$\begin{split} &CPI_1 = CPI_{perfect} + CPI_{miss1} \\ &CPI_{perfect} = CPI_1 - CPI_{miss} = 2.0 - 0.24 = 1.76 \\ &CPI_2 = CPI_{perfect} + CPI_{miss2} = 1.76 + 0.45 = 2.21 \end{split}$$

$$ET_1 = IC * CPI_1 * CC_1 = IC * 2.0 * 1.4 = 2.8 IC$$
  
 $ET_2 = IC * CPI_2 * CC_2 = IC * 2.21 * 1.0 = 2.21 IC$ 

- : Machine 2 is the faster machine
- 5. (1 point) \_\_\_Single-clock cycle\_\_\_\_\_ pipeline diagrams show the state of the entire datapath during a single clock cycle.
- 6. (1 point) A \_\_\_control hazard\_\_\_\_ is a delay in determining the proper instruction to fetch.
- 7. (1 point) \_Spatial locality\_\_\_\_ is the idea that if an item is referenced, items whose addressed are close by will tend to be referenced soon.
- 8. (1 point) If the data requested by the processor appears in some block in the cache, this is called a hit .
- 9. (15 points) Consider a memory hierarchy using one of the three organizations for main memory shown below. Assume that the cache block size is 8 words, that the width of organization b of the figure is four words, and that the number of banks in organization c is four. If the main memory latency for a new access is 40 cycles and the transfer time is 5 cycles, what are the miss penalties for organizations a and c?



- a. One-word-wide memory organization
- a. 5 send address + 8 \* (40 read + 5 transfer) = 5 + 8 \* 45 = 3 + 360 = 365 cycles
- a. 5 send address + 2 \* (40 read + 5 transfer) = 5 + 2 \* 45 = 95 cycles
- a. 5 send address + 2 \* 40 read + 8 \* 5 transfer = 5 + 80 + 40 = 125 cycles

10. (10 points) (a) Identify all of the data dependencies in the following code. (b) How is each data dependency either handled or not handled by forwarding? If forwarding occurs, state the source of the data.

add \$2, \$5, \$4 lw \$5, 25(\$2) add \$4, \$2, \$5 sw \$5, 100(\$2) add \$3, \$2, \$4



11. (20 points) Consider executing the following code on a pipelined datapath like the one shown, except that it has forwarding:



If the add \$s0 instruction one instruction before the for1tst label begins executing in cycle 1 and the beq \$t0, \$zero, exit1 is taken, what are the values stored in the following fields of the EX/MEM pipeline register in the  $10^{th}$  cycle? Assume that before the instructions are executed, the state of the machine was as follows:

The PC has the value  $500_{10}$ , the address of the addi instruction (with the label sort).

Every register has the initial value  $10_{10}$  plus the register number.

Every memory word accessed as data has the initial value 1000<sub>10</sub> plus the byte address of the word.

```
EX/MEM.WB = 11_2

EX/MEM.MEM = 010_2

EX/MEM.ALUResult = 0 + \$sp = 0 + \$29 = 0 + 39 = 39_{10}

EX/MEM.Readdata2 = \$s0 = \$16 = 26_{10}

EX/MEM.WriteRd = s0 = 16_{10}
```

| Cycle | IF        | ID        | EX        | MEM      | WB       |
|-------|-----------|-----------|-----------|----------|----------|
| 1     | add \$s0  |           |           |          |          |
| 2     | slt \$t0  | add \$s0  |           |          |          |
| 3     | beq \$t0  | slt \$t0  | add \$s0  |          |          |
| 4     | addi \$s1 | beq \$t0  | slt \$t0  | add \$s0 |          |
| 5     | slt \$t0  | addi \$s1 | beq \$t0  | slt \$t0 | add \$s0 |
| 6     | bne \$t0  | slt \$t0  | addi \$s1 | beq \$t0 | slt \$t0 |
| 7     | lw \$ s0  | bubble    | bubble    | bubble   | beq \$t0 |
| 8     | lw \$ s1  | lw \$ s0  | bubble    | bubble   | bubble   |
| 9     | lw \$ s2  | lw \$ s1  | lw \$ s0  | bubble   | bubble   |
| 10    | lw \$ s3  | lw \$ s2  | lw \$ s1  | lw \$ s0 | bubble   |

The instruction of interest is lw \$s0, 0 (\$sp).

12. (10 points) Using the figures provided below, indicate which portions of the datapath are active (performing an operation used later by the instruction s execution) in each of the five stages of an addi instruction.





13. (10 points) Consider the pipeline of Chapter 6, shown in Problem 11, which has no forwarding and in which branches complete in the MEM stage. Rewrite the following code to minimize performance on this datapath — that is, reorder the instructions so that this sequence takes the most clock cycles to execute while still obtaining the same result.

```
$3, 0($5)
lw
                                          lw
                                                $3, 0($5)
lw
      $4, 4($5)
                                          add
                                                $7, $7, $3
      $7, $7, $3
add
                                          SW
                                                $6, 0($5)
                                          lw
add
      $8, $8, $4
                                                $4, 4($5)
add
      $10, $7, $8
                                          add
                                                $8, $8, $4
      $6, 0($5)
                                                $10, $7, $8
SW
                                          add
                                                $10, $11, Loop
      $10, $11, Loop
beq
                                          beq
```