## The University of Alabama in Huntsville Electrical & Computer Engineering Department CPE 431 01 Test 2 Solution Fall 2011

## Show all work. You will not receive full credit for a problem if you do not show your work!

- 1. (3 points) The three Cs of cache misses are \_compulsory\_, \_capacity\_ and \_conflict\_.
- (1 point) Getting a missing data item early from the internal resources of the pipeline is called \_forwarding\_.
- 3 (1 point) \_F\_(True or False) The number of sets in a two-way set associative cache is two.
- 4. (10 points) Multilevel caching is an important technique to overcome the limited amount of space that a first level cache can provide while still maintaining its speed. Consider a processor with the following parameters.

| Base CPI, no<br>memory stalls | Processor speed | Main memory<br>access time | First-level cache<br>miss rate per<br>instruction | Second-level cache,<br>direct-mapped speed | Global miss rate<br>with second-level<br>cache, direct-mapped | Second-level cache,<br>eight-way s<br>et associative speed | Global miss rate<br>with second-level<br>cache, eight-way set<br>associative |
|-------------------------------|-----------------|----------------------------|---------------------------------------------------|--------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------|
| 2.0                           | 2.5 GHz         | 125 ns                     | 4.8 %                                             | 15 cycles                                  | 2.2 %                                                         | 25 cycles                                                  | 1.4 %                                                                        |

Calculate the CPI for the processor in the table using: 1) only a first-level cache, 2) a second-level direct-mapped cache, and 3) a second-level eight-way set-associative cache.

```
First-level cache: a) CPI _{total\ L1} = CPI_{base} + CPI_{L1\ hit} + CPI_{L1\ miss} = 2.0 + 0 + 0.048*125*2.5 = 2.0 + 15 = 17 Second-level direct-mapped a) CPI _{total\ L1L2} = CPI_{base} + CPI_{L1\ hit} + CPI_{L1\ miss\ L2\ hit} + CPI _{L1\ miss\ L2\ miss} = 2.0 + 0 + 0.048*15 + 0.022*125*2.5 = 2.0 + 0.72 + 6.875 = 9.60 Second-level eight way set-associative a) CPI _{total\ L1L2} = CPI_{base} + CPI_{L1\ hit} + CPI_{L1\ miss\ L2\ hit} + CPI _{L1\ miss\ L2\ miss} = 2.0 + 0 + 0.048*25 + 0.014*125*2.5 = 2.0 + 1.2 + 4.375 = 7.58
```

5. (10 points) Consider executing the following code on a pipelined datapath like the one shown (no forwarding) except that 1)it supports j instructions that complete in the ID stage,. The register file does support writing in the first half cycle and reading in the second half cycle.



If the addi \$sl instruction one instruction before the for2tst label begins executing in cycle 1 and the bne \$t0, \$zero, exit2 is taken, what instructions are found in each of the five stages of the pipeline in the 14<sup>th</sup> cycle? Show the instructions being executed in each stage of the pipeline during each cycle. Assume that before the instructions are executed, the state of the machine was as follows:

The PC has the value  $200_{10}$ , the address of the addi \$\$1 instruction Every register has the initial value  $20_{10}$  plus the register number.

Every memory word accessed as data has the initial value  $10000_{10}$  plus the byte address of the word.

| Cycle | IF        | ID        | EX        | MEM       | WB        |
|-------|-----------|-----------|-----------|-----------|-----------|
| 1     | addi \$s1 |           |           |           |           |
| 2     | slt \$t0  | addi \$s1 |           |           |           |
| 3     | bne \$t0  | slt \$t0  | addi \$s1 |           |           |
| 4     | bne \$t0  | slt \$t0  | bubble    | addi \$s1 |           |
| 5     | bne \$t0  | slt \$t0  | bubble    | bubble    | addi \$s1 |
| 6     | add \$t1  | bne \$t0  | slt \$t0  | bubble    | bubble    |
| 7     | add \$t1  | bne \$t0  | bubble    | slt \$t0  | bubble    |
| 8     | add \$t1  | bne \$t0  | bubble    | bubble    | slt \$t0  |
| 9     | add \$t1  | add \$t1  | bne \$t0  | bubble    | bubble    |
| 10    | add \$t2  | add \$t1  | add \$t1  | bne \$t0  | bubble    |
| 11    | addi \$s0 | bubble    | bubble    | bubble    | bne \$t0  |
| 12    | j for1tst | addi \$s0 | bubble    | bubble    | bubble    |
| 13    | lw \$s0   | j for1tst | addi \$s0 | bubble    | bubble    |
| 14    | slt \$t0  | bubble    | j for1tst | addi \$s0 | bubble    |

- 6. (10 points) Consider the MIPS five stage pipeline. For the base case, an instruction fetch takes 100 ps, a register read 60 ps, an ALU operation 150 ps, a data access 100 ps, and a register write 60 ps. If the register reads and write times can be shortened by 30 %, will the speedup obtained from pipelining be affected? If yes, by how much? Otherwise, why? What if the register reads and writes now take 30 % more time?
  - a. If the time for register file reads/writes is reduced to 42 ps, the pipeline needs not be changed because the clock cycle still needs to be 150 ps to accommodate the ALU. The register file time in this scenario is 42 ps (write) + 42 ps (read) = 84 ps, still much less than 150 ps.
  - b. If the time for register file reads/writes is increased to 78 ps, the pipeline must be changed because the time needed for the register file is greater than 150. The register file time in this scenario is 78 ps (write) + 78 ps (read) = 156 ps. The clock cycle must be adjusted to 156 ps.

## Original and 30 % reduction

$$\frac{P_{pipe}}{P_{nonpipe}} = \frac{Time between instructions_{nonpipe}}{Time between instructions_{pipe}} = \frac{470 \, ps}{150 \, ps} = 3.13$$

## Longer register file read/write

$$\frac{P_{pipe}}{P_{nonpipe}} = \frac{Timebet we eninstructions_{nonpipe}}{Timebet we eninstructions_{pipe}} = \frac{506 \, ps}{156 \, ps} = 3.24$$

7. (20 points) (a) Identify all of the data dependencies in the following code. (b) How is each data dependency either handled or not handled by forwarding? Draw a multiple clock cycle style diagram to support your answer.

| (a) add \$2, \$5, \$4 | Dependences | Handled by Forwarding               |
|-----------------------|-------------|-------------------------------------|
| (b) lw \$4, 28(\$2)   | (a) - (b)   | Forward from EX/MEM                 |
| (c) add \$3, \$4, \$5 | (a) - (d)   | Not a hazard, no forwarding needed  |
| (d) sw \$4, 100(\$2)  | (b) - (c)   | Stall, then forward from MEM/WB     |
| (e) add\$3, \$3, \$8  | (b) - (d)   | No forwarding necessary after stall |
|                       | (c) - (e)   | Forward from MEM/WB                 |



- 8. (20 points) Consider the following loop executing on a MIPS pipeline. Assume that the loop always executes an even number of iterations.
  - a) Calculate the number of cycles it takes to execute this loop 10 times, neglecting pipeline fill cycles under the following conditions.
  - b) Reorder the loop to optimize it as much as possible under the following conditions.
    - i) The pipeline has EX/MEM forwarding only
    - ii) The pipeline has MEM/WB forwarding only.

Assuming one cycle branch stall.

There are three dependencies lw \$1  $\rightarrow$  sw \$1, add \$5  $\rightarrow$  sw \$1 and lw \$1  $\rightarrow$  beq \$1

```
Loop: lw
               $1, 40($6)
       add
               $5, $5, $8
       add
               $6, $6, $8
               $1, 20($5)
       SW
       beq
               $1, $0, Loop
a-i)
                      $1, 40($6)
                                                                    $1, 40($6)
       Loop:
               lw
                                             b-i)
                                                    Loop: lw
               add
                      $5, $5, $8
                                                            add
                                                                    $6, $6, $8
               add
                      $6, $6, $8
                                                            add
                                                                    $5, $5, $8
               stall
                                                            sw
                                                                    $1,
                                                                        20($5)
                      $1, 20($5)
                                                            beq
                                                                    $1, $0, Loop
               beq
                      $1, $0, Loop
9 \times 7 + 6 = 69 \text{ cycles}
                                                    9 \times 6 + 5 = 59 \text{ cycles}
a-ii)
       Loop:
               lw
                      $1, 40($6)
                                             b-ii) Loop:
                                                            lw
                                                                    $1, 40($6)
                      $5, $5, $8
                                                                    $5, $5, $8
               add
                                                            add
               add
                      $6, $6, $8
                                                            add
                                                                    $6, $6, $8
                      $1, 20($5)
                                                                    $1, 20($5)
               sw
                                                            sw
                      $1, $0, Loop
                                                            beq
                                                                    $1, $0, Loop
               beq
                                                    No reordering needed.
                                                    9 \times 6 + 5 = 59 \text{ cycles}
9 \times 6 + 5 = 59 cycles
```

9. (10 points) The following code is written in MATLAB, where elements within the same column are stored contiguously. Consider each variable and answer whether it exhibits spatial locality and whether it exhibits temporal locality. A and B are both arrays of integers 8000 by 8000.

| Variable | I         | J         | A(I,J)      | B(J, 1)     | A(J, I)     |
|----------|-----------|-----------|-------------|-------------|-------------|
| Spatial  | Unknown   | Unknown   | No,         | Yes,        | Yes,        |
|          |           |           | elements    | elements    | elements    |
|          |           |           | are         | are         | are         |
|          |           |           | accessed by | accessed by | accessed by |
|          |           |           | row         | column      | column      |
| Temporal | Yes, used | Yes, used | No, a       | Yes, used   | No, a       |
|          | 64000     | 64000     | different   | 8000 times, | different   |
|          | times to  | times to  | element is  | once each 8 | element is  |
|          | access    | access    | accessed    | times       | accessed    |
|          | array     | array     | each time   |             | each time   |
|          | elements  | elements  |             |             |             |

10. (15 points) Here is a series of address references given as byte addresses: 0, 4, 16, 131, 232, 160, 1024, 30, 140, 3100, 179, 2180. Assuming a two-way set associative cache with one-word blocks and a total size of 8 words that is initially empty and uses LRU, (a) label each reference in the list as a hit or a miss and (b) show the entire history of the cache.

| Set | Element 0                              | Element 1                             |
|-----|----------------------------------------|---------------------------------------|
| 0   | MEM[0:3], MEM[128:131], MEM[1024:1027] | MEM[16:19],MEM[160:163], MEM[176:179] |
| 1   | MEM[4:7]                               | MEM[2180:2183]                        |
| 2   | MEM[232:235]                           |                                       |
| 3   | MEM[28:31]], MEM[3100:3103]            | MEM[140:143]                          |