## The University of Alabama in Huntsville **Electrical & Computer Engineering Department** CPE 431 01 **Final Exam solution** Fall 2018

- 1. (1 point) Task/process level parallelism utilizes multiple processors by running independent programs simultaneously.
- 2. (1 point) <u>Coarse-grained</u> multi-threading is a version of hardware multithreading that implies switching between threads only after significant events.
- 3. (1 point) A lock is a synchronization device that allows only one processor to access data at a time.
- (2 points) The two common data sharing mechanisms for multiprocessors are \_shared memory\_ 4. and message passing.
- 5. (8 points) What number does 0xC39B A000 0000 0000 represent, assuming the IEEE 754 double precision format? Express the answer in decimal. 0000 0000 0000 0000 0000 0000 0000 1 100 0011 1001 1011 1010 1000 0000 0000 0000 0000 0000 0000 0000 0000 0000 S = 1, the number is negative Stored exponent is 4 \* 256 + 3\* 16 + 9 = 1081, subtracting 1023 gives 58. The fraction is 1011  $1010\ 0000\ 0000\ 0000\ 0000\ 0000\ 0000\ 0000\ 0000\ 0000\ =\ (2^{51}\ +\ 2^{49}\ +\ 2^{48}\ +\$

 $2^{47} + 2^{45})/2^{52} = 0.7265625$ 

6. (15 points) Here is a series of address references given as hexadecimal word addresses: 21, 4, 8, 5, 20, 37, 19, 5E, 209, 11, 4, 43, 5, 3E, 16, 59, 42, 30. Assuming a direct mapped cache with two word blocks, a total size of 16 words that is initially empty, (a) label each reference in the list as a hit or a miss and (b) show the entire history of the cache, including tag and data. 16 words x 1 block/2 words x 1 set/1 block = 8 sets, 3 bits index, 1 bit block offset

| Word Address<br>(Hexadecimal) | Word Address (Decimal) | Binary                      | Miss/Hit |
|-------------------------------|------------------------|-----------------------------|----------|
| 0x21                          | 33                     | 0000 0000 0010 000 1        | Miss     |
| 0x4                           | 4                      | 0000 0000 0000 010 0        | Miss     |
| 0x8                           | 8                      | 0000 0000 0000 100 0        | Miss     |
| 0x5                           | 5                      | 0000 0000 0000 010 1        | Hit      |
| 0x20                          | 32                     | 0000 0000 0010 000 0        | Hit      |
| 0x37                          | 55                     | 0000 0000 0011 <b>011</b> 1 | Miss     |
| 0x19                          | 25                     | 0000 0000 0001 <b>100</b> 1 | Miss     |
| 0x5E                          | 94                     | 0000 0000 0101 111 0        | Miss     |
| 0x209                         | 521                    | 0000 0010 0000 <b>100</b> 1 | Miss     |
| 0x11                          | 17                     | 0000 0000 0001 000 1        | Miss     |
| 0x4                           | 4                      | 0000 0000 0000 010 0        | Hit      |
| 0x43                          | 67                     | 0000 0000 0100 001 1        | Miss     |
| 0x5                           | 5                      | 0000 0000 0000 <b>010</b> 1 | Hit      |
| 0x3E                          | 62                     | 0000 0000 0011 111 0        | Miss     |
| 0x16                          | 22                     | 0000 0000 0001 011 0        | Miss     |
| 0x59                          | 89                     | 0000 0000 0101 100 1        | Miss     |
| 0x42                          | 66                     | 0000 0000 0100 001 0        | Hit      |
| 0x30                          | 48                     | 0000 0000 0011 000 0        | Miss     |

| Index | Tag                    | Data                                              |  |  |  |  |  |
|-------|------------------------|---------------------------------------------------|--|--|--|--|--|
| 0     | 2, 1, 3                | <del>M[3233]</del> , <del>M[1617]</del> , M[4849] |  |  |  |  |  |
| 1     | 4                      | M[6667]                                           |  |  |  |  |  |
| 2     | 0                      | M[45]                                             |  |  |  |  |  |
| 3     | 3, 1                   | <del>M[5455]</del> , M[2223]                      |  |  |  |  |  |
| 4     | <del>0, 1, 32,</del> 5 | <del>M[89], M[2425], M[520521].</del> M[8889]     |  |  |  |  |  |
| 5     |                        |                                                   |  |  |  |  |  |
| 6     |                        |                                                   |  |  |  |  |  |
| 7     | <del>5,</del> 3        | <del>M[9495],</del> M[6263]                       |  |  |  |  |  |

7. (9 points) Consider the following portions of three programs running at the same time on three processors in a symmetric multicore processor (SMP). Assume that before this code is run, the int variables w, x, y, z, are 4, 2, 3, respectively. What are all the possible outcomes of executing these instructions?

Core 1: 
$$y = 5 + w/z$$
;  
Core 2:  $x = (x * y) + w$ ;  
Core 3:  $z = w*(x - y) + z$ ;

|     | w | X  | у | Z   |
|-----|---|----|---|-----|
| 123 | 4 | 16 | 6 | 43  |
| 132 | 4 | 16 | 6 | -13 |
| 213 | 4 | 8  | 6 | 11  |
| 231 | 4 | 8  | 5 | 27  |
| 312 | 4 | 16 | 6 | 3   |
| 321 | 4 | 8  | 6 | 3   |

- 8. (5 points) Assume that registers \$\$0 and \$\$1 hold the values  $0\times FFFF\_FFFF$  and  $0\times FFFF$  F\$00, respectively and that these values represent signed integers.
  - a. (3 points) What is the value of \$t0 for the following assembly code? add \$t0, \$s0, \$s1
  - b. (2 points) Is the result in \$t0 the desired result, or has there been overflow?

No overflow

9. (5 points) If the current value of the PC in a MIPS processor is  $0 \times 0000\_0600$ , can you use a single branch instruction to get to the PC address  $0 \times 2001\_4924$ ? Explain your answer.

Branch Target Desired = 0x2001 4924

For a current PC of 0x0000 0600, we can branch to 0x0000 0604 + 0x0001 FFFC = 0x0002 0600 and 0x0000 0604 + 0xFFFE 0000, or 0xFFFE 0604. That represents the memory 0x0000 0000 - 0x0002 0600 and 0XFFFE 0604 - 0xFFFF FFFC. So, no, the range doesn't include 0x2001 4924.

10. (8 points) Multilevel caching is an important technique to overcome the limited amount of space that a first level cache can provide while still maintaining its speed. Consider a processor with the following parameters.

| Base CPI, no<br>memory stalls | Processor speed | Main memory<br>access time | First-level cache<br>miss rate per<br>instruction | Second-level cache,<br>direct-mapped speed | Global miss rate<br>with second-level<br>cache, direct-<br>mapped | Second-level cache,<br>eight-way s<br>et associative speed | Global miss rate<br>with second-level<br>cache, eight-way set<br>associative |
|-------------------------------|-----------------|----------------------------|---------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------|
| 1.5                           | 2 GHz           | 100 ns                     | 7 %                                               | 12 cycles                                  | 3.5 %                                                             | 28 cycles                                                  | 1.5 %                                                                        |

A designer wants to use the second level eight-way set associative cache and add a third level cache. The third level cache takes 40 cycles to access and will reduce the global miss rate to 0.9%. What is the CPI for the total system with the addition of this third level cache?

CPI total = 
$$CPI_{base} + L1_{hit} + L1_{miss} L2_{hit} + L2_{miss} L3_{hit} + L3_{miss} main memory access = 1.5 + 0 + 0.07 L3 + 0.015 L40 + 0.009 100ns 2E9 cycles/s = 1.5 + 1.96 + 0.6 + 1.8 = 5.86$$

11. (6 points) The following list provides parameters of a virtual memory system.

| Virtual Address (bits) | Physical DRAM Installed | Page Size | PTE Size (byte) |
|------------------------|-------------------------|-----------|-----------------|
| 52                     | 64 GiB                  | 8 KiB     | 8               |

Using a multilevel page table can reduce the physical memory consumption of page tables, by only keeping active PTEs in physical memory.

- (a) (5 points) How many levels of page tables will be needed in this case?

  #Virtual pages = 2<sup>52</sup>/2<sup>13</sup> = 2<sup>39</sup>, Each page contains 2<sup>13</sup>/2<sup>3</sup> = 2<sup>10</sup> page table entries

  [39/10] = 4 levels of page tables
- (b) (1 point) how many memory references are needed for address translation if missing in TLB? 4, same as the number of levels
- 12. (4 points) Assume that individual stages of a MIPS datapath have the following latencies:

| IF     | ID     | EX     | MEM    | WB     |
|--------|--------|--------|--------|--------|
| 250 ps | 350 ps | 150 ps | 400 ps | 200 ps |

- a. (3 points) What is the clock cycle time in a pipelined and non-pipelined processor?

  Pipelined = max (IF, ID, EX, MEM, WB) = max (250, 350, 150, 400, 200) ps = 400 ps

  Non-Pipelined = sum (IF, ID, EX, MEM, WB) = (250 + 350 + 150 + 400 + 200) ps = 1350 ps
- b. (1 point) If we can split one stage of the pipelined datapath into two new stages, each with half the latency of the original stage, which stage would you split and what is the new clock cycle time of the processor?

Split the longest stage (MEM) into MEM0, MEM1

Pipelined = max (IF, ID, EX, MEM0, MEM1, WB) = max(250, 350, 150, 200, 200, 200) ps = 350 ps

13. (10 points) Add the instruction <code>jal</code> (jump and link) to the single-cycle datapath shown in the figure below. The <code>jal</code> instruction is a J-type instruction and its operation is defined below. Add any necessary datapaths and control signals and show the necessary additions to the table of control signals given.

$$\label{eq:pc} \mbox{ jump\_address} & \mbox{ PC} \leftarrow \mbox{ jump\_address} \\ \mbox{ $$ra} \leftarrow \mbox{ PC} + 8 \\ \mbox{ }$$



| Instruction | RegDst | ALUSrc | Memto | Reg   | Mem  | Mem   | Branch | ALUOp1 | ALUOp0 | jump | jal |
|-------------|--------|--------|-------|-------|------|-------|--------|--------|--------|------|-----|
|             |        |        | Reg   | Write | Read | Write |        |        |        |      |     |
| R-format    | 1      | 0      | 0     | 1     | 0    | 0     | 0      | 1      | 0      | 0    | 0   |
| lw          | 0      | 1      | 1     | 1     | 1    | 0     | 0      | 0      | 0      | 0    | 0   |
| SW          | d      | 1      | d     | 0     | 0    | 1     | 0      | 0      | 0      | 0    | 0   |
| beq         | d      | 0      | d     | 0     | 0    | 0     | 1      | 0      | 1      | 0    | 0   |
| jal         | d      | d      | d     | 1     | 0    | 0     | 0      | d      | d      | 1    | 1   |

14. (10 points) Consider adding an addressing mode to MIPS that allows arithmetic instructions to directly access memory, as is found on the 80x86. The primary benefit is that fewer instructions will be executed because we won't have to first load a register. The primary disadvantage is that the cycle time will have to increase to account for the additional time to read memory. Consider adding a new instruction:

```
addm $t2, 100($t3) # $t2 = $t2 + Memory[$t3 + 100]
```

Assume that the new instruction will cause the cycle time to increase by 15 %. Use the instruction frequencies given, and assume that three-fifths of the data transfers are loads and the rest are stores. Assume that the new instruction affects only the clock speed, not the CPI. What percentage of loads must be eliminated for the machine with the new instruction to have at least the same performance?

| Instruction Class  | Frequency |  |  |
|--------------------|-----------|--|--|
| Arithmetic         | 48 %      |  |  |
| Data Transfer      | 33 %      |  |  |
| Conditional branch | 17 %      |  |  |
| Jump               | 2 %       |  |  |

## \*x is the % of loads affected

```
 \begin{aligned} & \text{CC}_{\text{mod}} = \textbf{1.15} \ \text{CC}_{\text{orig}}, \text{CPI}_{\text{mod}} = \text{CPI}_{\text{orig}} = \text{CPI}, \text{IC}_{\text{mod}} = \text{IC}_{\text{orig}} (\textbf{1-0.33*0.6*x}) \\ & \text{ET} = \text{IC*CPI*CC. ET}_{\text{orig}} = \text{IC}_{\text{orig}} * \text{CPI}_{\text{orig}} * \text{CC}_{\text{orig}}, \text{ET}_{\text{mod}} = \text{IC}_{\text{mod}} * \text{CPI}_{\text{mod}} * \text{CC}_{\text{mod}} \\ & \text{For break even point,} \\ & \text{ET}_{\text{orig}} = \text{ET}_{\text{mod}} \\ & \text{IC}_{\text{orig}} * \text{CPI} * \text{CC}_{\text{orig}} = \text{IC}_{\text{mod}} * \text{CPI} * \textbf{1.15} * \text{CC}_{\text{orig}} \\ & \text{IC}_{\text{orig}} = \text{IC}_{\text{mod}} * \textbf{1.15} \\ & \text{IC}_{\text{orig}} = \text{IC}_{\text{orig}} (\textbf{1-0.198x}) * \textbf{1.15} \\ & \frac{1}{1.15} = 1 - 0.198x \\ & \textbf{0.198x} = \textbf{1-} \frac{1}{1.15} \\ & \text{x} = \textbf{65.9} \end{aligned}
```

15. (15 points) (a) (5 points) Identify all of the data dependencies in the following code. (b) (10 points) How is each data dependency either handled or not handled by **forwarding from the EX/MEM pipeline register only**? Draw a multiple clock cycle style diagram to support your answer.

```
a
      add
            $5, $5, $4
            $4, 28($5)
b
      lw
            $2, $4, $6
С
      add
d
      SW
            $4, 100($5)
е
      add
            $3, $2, $7
Dependencies
               Handled by EX/MEM forwarding?
     a-b
               yes
                     previous stalls take care of it
     a-d
               no
                      data is available in register file after 2 stalls
     b-c
               no
                     b-c stall takes care of it
     b-d
               no
                      data is available in register file after 1 stall
               no
```

