# **MyHDL FPGA Tutorial I (LED Strobe)**

Christopher Felton • February 1, 2012

Last updated 05-Nov-2015

# Introduction

From many perspectives the latest FPGA offerings from 'X' and 'A' are large devices - mucho programmable logic resources. Even the devices that one can get for sub \$10 are relatively large. Because of the size of these FPGAs they are implemented using an HDL. To manually configure each circuit would be a long and tedious task. It is not feasible to program an FPGA by manually defining the logic for each LUT and manually connecting the logic blocks. To implement (configure) an FPGA the use of an HDL or other high-level description tool is required. We rely on <a href="EDA software">EDA software</a> to translate the hardware descriptions to bit configurations used to program the FPGA.

Note: Yes, it is possible to program an FPGA schematically and build a hierarchy (similar to structural HDL). This is rarely used, schematic design is used for small "glue" logic or top-level stitching of the blocks together.

As mentioned, majority of FPGA designers and FPGA hobbyist will define their FPGA designs with an HDL (hardware description language). For many people doing an FPGA project, if they have been introduced to an HDL in the past, they will choose Verilog or VHDL as their HDL. They will select Verilog/VHDL because that is what they were taught. But doing so they are missing out on another excellent HDL called MyHDL. MyHDL is a Python package that allows digital hardware description in Python.

For reasons why you would want to use MyHDL see <u>Why MyHDL</u>. Also, the <u>MyHDL manual</u> is a good reference. <u>Jan Decaluwe</u> has done an excellent job creating and maintaining MyHDL.

The following is a tutorial using MyHDL to implement a design and run the FPGA tools generating a bit-stream for a development board. This tutorial has automated scripts to build the design for the following development boards: DSPtronics SignaX1 (SX1); Digilent Nexsys2, Atlys, Zybo; teraAsic DE2, DE0nano; XESS Xula, Xula2, CATBoard; and USBP boards. The design of the HDL is board independent, for this design all that is required is a bank of LEDs and a clock. The only board dependent constraints are the pin mappings and the clock frequency. The generation of the constraints is handled by the conversion script, creating the FPGA specific constraints and running the tools are handled via Python as well (one-stop language for this tutorial).

## **FPGA Development Boards**

Each of the development boards used in this tutorial have medium sized FPGAs and a bank of LEDs available. The boards used ares ones I had laying around that made it easy to download the designs once the bit files were created. As mentioned, for this tutorial everything after the design entry has been automated. There is one script to create a bit file. This does require that the FPGA tools be installed and accessible (path to the tools is in your PATH so that the script can access the tools). Thanks to <u>Guenter Dannoritzer</u> for creating a <u>Python script to run the Xilinx tools</u>. The script has been expanded and modified to support additional tools.

# **Prerequisites**

To walk through this tutorial it is presumed that the MyHDL manual has been reviewed and/or one is

# **LED Control**

The circuit that will be described here is a simple LED control circuit.\_ The module we want to define will strobe the LEDs on an FPGA development board. If you are familiar with the 80s pop-icon David Hasselhoff's Pontiac Trans Am (or the recent version of KnightRider) this might look familiar.



KnightRider stroby

To implement the design we are going to define the behavior of the circuit in MyHDL. We want to describe the behavior to strobe the LEDs back and forth at a constant rate. We will outline the main components that need to be described.

On the development boards we have a clock. This clock will usually run at some 10s of mega-hertz (MHz). On the SX1 board the main clock is 48MHz, ufo400 48MHz, the Nexsys2 50MHz, and the DE2 50MHz. The clock is the only input to our circuit. Based on this single input we will describe the behavior to create this strobe effect. The strobe will not operate at the frequency of the clock, the LEDs will shift at some rate much slower than the circuit clock. One of the components that needs to be described is a clock counter. A piece of logic that will count clock cycles and generate a pulse -much slower pulse- periodically. This will indicate when the LEDs should shift.

### **MyHDL Short Introduction**

At this point we will take a slight detour and take a quick look at a MyHDL module. We will use a shift register as an example. Describing a shift register in MyHDL is straight-forward. We need to declare a signal of *n* bits. And use the shift operator. The following gives the anatomy of a MyHDL module and implements the shift register logic.

```
from myhdl import Signal, intbv, always_seq, always_comb
   Module's Name
      def shift_reg(clock, reset, y):
         """ Shift register description
         Ports:
           clock: synchronous clock
           reset: logic reset
           y: parallel ouptut, contents of the shfit register
                    Fully Executable Elaboration
         # create an internal signal same type as output
         shift = Signal(intbv(1)[len(y):])
         mask = shift.max - 1
                                 Event Definition
         @always_seq(clock.posedge, reset=reset)

→ def beh shift(): ← Generator's Name

Sequential
              shift.next = (shift << 1) & mask
  Block
         @always_comb
         def beh_assign():
             y.next = shift
         return beh_shift, beh_assign
                             Return Generators
```

#### MyHDL code example

```
from myhdl import Signal, intbv, always_seq

def shift_reg(clock, reset, y):

shift = Signal(intbv(0)[len(y):])

mask = shift.max - 1

else:
    y.next = 1

else:
    y.next = (y << 1) & mask

return beh_shift</pre>
from myhdl import Signal, intbv, always_seq

shift_reg(clock, reset, y):

shift = Signal(intbv(0)[len(y):])

mask = shift.max - 1

else:
    y.next = 1

else:
    y.next = (y << 1) & mask

return beh_shift

fpga25_snip1.py hosted with by GitHub

view raw</pre>
```

The above code snip will simply set the collection of  $\underline{\text{flip-flops}}$  to 1 (0001b in the above example) and shift the 1 to the left 1 bit on each clock cycle.

I did not implement a self checking testbench in the above example but I will below for the complete example.

### Back to the design example

The previous section was a short introduction to MyHDL modules, that is, what is involved to describe a hardware block using MyHDL/Python. We want to continue on with our basic design example. We are defining a digital hardware block that will "strobe" a bank of LEDs. The digital hardware will turn an LED on for a period of time and then move to the next LED. A strobe is defined as the "ON" LED moving left or right at a defined rate.



The above graphic, each line, is a snapshot in time. The on LED will move one to the left or right. When the on LED is the most left or right the direction will change. The dummy LEDs are used so no LEDs are on when the LED moves off the end (i.e. the on is a dummy bit). The number of dummies are the delay that will occur (x2) at each end. In the above example 4 dummy bits are defined and the LEDs are on for .3 seconds each. The off delay will be 2\*4\*.3 = 2.4 seconds on each end.

At this point we have enough description of our design to capture important design parameters.

- Frequency of the input clock
- The rate the LEDs strobe
- The number of LEDs in the LED bank (number of LEDs on the hardware development board)
- The number of dummy bits (delay on the ends)

The above defines the parameters to our module and the following is the module definition using the design parameters.

```
def led stroby(
 # ~~~[Ports]~~~
 clock,
                         # input: system sync clock
                         # output: to IO ports drive LEDs
 led,
 reset=None,
                         # input: reset
 # ~~~[Parameters]~~~
 clock frequency=48e6,
                         # clock frequency
 led_rate=333e-3,
                         # strobe change rate of 333ms
 num_dumb=4,
                         # The number of dummy LEDS on each side
):
```

From the above definition two inputs are defined: *clock* and *reset* and one LED bit-vector output. In addition to the ports, the parameters for the module. We have described the functionality requirements, ports, parameters to the design. Now lets look at testing the design.

#### **Test**

One of the big benefits of using Python/MyHDL as the HDL is that all the tools of the Python language are available for verification. We are going to define a test before we actually code up the design. The test in this tutorial is basic, verify that the logic moves the "ON" LED to the right or left. The test will monitor the LED port and verify that the LED is shifting. The following code-snip shows the generator function to verify the LED movement and configured delay.

```
1
     def verify(clock, led, clock frequency, led rate, numled, numdumb):
         cnt, numclk = 0, int(clock frequency*led rate)
         nloops, direction = 30000, 'wait'
 4
         ledlsb, ledmsb = 1, 1 << len(led)</pre>
         led last = led.val
         for ii in range(nloops):
             yield clock.posedge
             cnt += 1
             if direction == 'wait':
                 if (led & ledmsb) == ledmsb:
                     direction = 'right'
                     led last = led.val
                 elif (led & ledlsb) == ledlsb:
                     direction = 'left'
                     led last = led.val
             elif led == 0:
                 direction = 'wait'
             if led != led last:
                 if direction == 'right':
                      assert led last>>1 == led.val, \
                        "\{:x\} != \{:x\}".format(led, led last)
                 elif direction == 'left':
                      assert led last<<1 == led.val, \</pre>
                        "\{:x\} != \{:x\}".format(led, led last)
                 assert cnt == numclk
                 cnt = 0
fpga25_snip2.py hosted with by GitHub
                                                                                                      view raw
```

The above will monitor for one of the LEDs to be "ON". When one of the ends is on it will determine the direction and keep track of the time (ticks) between the current led being on and the next on.

Refer to the <u>code-listing</u> for the complete testbench and verification code.

The code referenced is the simulation testbench. This will instantiate the design and verify that the LED is shifting back and forth. The testbench uses a generic template so that it can be used with the <u>py.test</u> unit test framework. The portion of the code that verifies the LED and count is wrapped in a generator, this way different tests (configurations) can utilize the same functionality. In other words, additional tests can easily be added.

Also notice, the test\_random function includes constraint random testing. Python is a full-blown modern programming language and, essentially, is unlimited in the tools available for verification.

At this point we don't implemented any of the module functionality but provide a minimal stub to run the test.

```
from myhdl import always seq
    def led stroby(
 4
      # ~~~[Ports]~~~
      clock,
                              # input: system sync clock
                            # output: to IO ports drive LEDs
      led.
                              # input: reset, many boards don't have reset
      reset=None,
      # ~~~[Parameters]~~~
      clock frequency=48e6, # clock frequency
      led rate=333e-3,
                            # strobe change rate of 333ms
      num dumb=4,
                              # The number of dummy LEDS on each side
    ):
         # empty module, it is good practice to create the test first
14
         # and use the empty module to verify the test fails, this
        # stub contains the myhdl generator but doesn't implement
         # any of the logic.
        @always_seq(clock.posedge, reset=reset)
        def beh stroby():
            led.next = 0
        return beh stroby
fpga25 snip3.py hosted with
                        by GitHub
                                                                                                  view raw
```

Create the following files in your local environment:

- stroby.py (fpga25 snip3.py in the gist)
- test\_stroby.py (test\_stroby in the gist)

With the files created we can run the test and verify it fails.

```
>> py.test test_stroby
```

#### **HDL**

To describe our functionally we need *storage* elements that we will call led\_bit\_mem. We also need a counter to divide our FPGA clock down and generate a strobe to shift. Basically, we need to describe a counter and a shifter with some states (shift left, shift right, change direction).

Below is the complete code listing for our behavioral model.

```
from myhdl import Signal, intbv, always_seq, always_comb

def led_stroby(
    # ~~~[Ports]~~~
```

```
clock,
                              # input : system sync clock
       led,
                              # output : to IO ports drive LEDs
       reset=None,
                              # input : reset
       # ~~~[Parameters]~~~
       clock frequency=48e6,
                              # clock frequency
       led rate=333e-3,
                              # strobe change rate of 333ms
       num dumb=4,
                              # The number of dummy LEDS on each side
14
    ) :
         # Number of LEDs
         led bank = len(led)
         # Need to calculate some constants. Want the value to
         # be an integer (non-fractional value only whole number)
         cnt max = int(clock frequency * led rate)
         # Some useful definitions
         mb = led bank + 2*num dumb
         lsb, msb = 0, mb-1
         msb\_reverse\_val = (1 << mb-2)
         lsb reverse val = 2
         # Declare the internal Signals in our design
         led bit mem = Signal(intbv(1)[mb:])
         left not right = Signal(True)
         clk cnt = Signal(intbv(0, min=0, max=cnt max))
         strobe = Signal(False)
         @always seq(clock.posedge, reset=reset)
         def beh strobe():
             # Generate the strobe event, use the "greater
             # than" for initial condition cases. Count the
             # number of clock ticks that equals the LED strobe rate
             if clk_cnt >= cnt_max-1:
40
                 clk cnt.next = 0
41
                 strobe.next = True
42
43
             else:
                 clk cnt.next = clk cnt + 1
                 strobe.next = False
4.5
46
             # Describe the strobing, note the following always
47
             # changes direction and "resets" when either the lsb
             # or msb is set. This handles our initial condition
             # as well.
             if strobe:
                 if led_bit_mem[msb]:
                     led bit mem.next = msb reverse val
                     left_not_right.next = False
                 elif led bit mem[lsb]:
                     led bit mem.next = lsb reverse val
                     left_not_right.next = True
                 else:
```

```
if left_not_right:
    led_bit_mem.next = led_bit_mem << 1
else:
    led_bit_mem.next = led_bit_mem >> 1

else

led_bit_mem.next = led_bit_mem >> 1

else

led_bit_mem.next = led_bit_mem >> 1

else

return beh_map_output():
    led.next = led_bit_mem[led_bank+num_dumb:num_dumb]

return beh_strobe, beh_map_output

fpga25_snip4.py hosted with by GitHub
view raw
```

With the complete HDL description the tests can be rerun and the test should now pass! In addition, the test\_stroby.py will convert the design to Verilog. A Verilog compiler such as <u>lcaraus Verilog</u> can be used to verify the converted Verilog compiles without error.

>> iverilog led\_stroby.v

#### **FPGA** tools

Now we have a couple other tasks to complete before we can download the design to the FPGA development boards.

- 1. Convert the design to Verilog/VHDL
- 2. Run the FPGA vendor tool chain (synthesis, PaR, bit-stream generation)
- 3. Download the design to the FPGA development board

See the <u>tool install page</u> for more information on installing the packages and tools. The build process has been automated, the test\_and\_build\_stroby.py script can be used to build the FPGA bit file.

```
>> python test_and_build_stroby.py --build --board=cat
```

The above command will map the correct pins and invoke the FPGA toolchain for the appropriate board. The automation has only been tested on a Linux machine. The automation does not need to be used, the converted file can be imported into the vendor toolchain.

#### FPGA vendor tool chain

We are not going to specifically review how to use the vendor FPGA tools in this tutorial. If you are unfamiliar with the FPGA vendor tools the following links might be useful.

FPGAs now what

The automation process creates projects for each of the toolflows. The generated projects have been saved.

#### **Download**

Downloading the design will depend on the board and software tools used. The USBP and SX1 have separate software programs to load the bit-files. The nexsys2 and DE2 can be programmed with the vendor design software. The xula boards have an easy to use Python package <u>xstools</u> that can be installed via <u>pip</u>. Refer to the development board documentation for the appropriate configuration methods.

### Video Slow Blinking on UFO400

### Conclusion

This was an introductory tutorial using MyHDL as the design language for FPGA implementations. Questions on this tutorial can be submitted in the comments section of this blog post. As mentioned the full source code can be found in a gist.

If you have any questions or issues feel free to leave a comment in the "comment" section below.

# **Blog post log**

04-Dec-2015: The previous code embedding method was broken, moved to a new method (gist) of embedded code snips. Also updated the code examples and updated the development boards.

**Previous post by Christopher Felton:** 

**USB-FPGA**: Introduction

**Next post by Christopher Felton:** 

Grandiose Delusions