## EXERCISE 2 (Asynchronous FIFO)

## Daniel Duggan

## March 21<sup>th</sup> 2025

### **Contents**

| 1 | Intr     | oduction                                                                               | 2  |
|---|----------|----------------------------------------------------------------------------------------|----|
| 2 | Task     | x 1                                                                                    | 2  |
| 3 | Task 2   |                                                                                        | 3  |
|   | 3.1      | Logical Equations for Binary Code to Grey Code Conversion and Grey Code to Binary Code |    |
|   |          | Conversion                                                                             | 3  |
| 4 | Task 3   |                                                                                        | 5  |
|   | 4.1      | Test Results from Simulation                                                           | 7  |
| 5 | Appendix |                                                                                        | 14 |
|   | 5.1      | Async_FIFO.vhd                                                                         | 14 |
|   | 5.2      | FIFO_write_control.vhd                                                                 | 16 |
|   | 5.3      | FIFO_read_control.vhd                                                                  | 18 |
|   | 5.4      | write_pointer_sync.vhd                                                                 | 20 |
|   | 5.5      | read_pointer_sync.vhd                                                                  | 21 |
|   | 5.6      | Async_FIFO_tb.sv                                                                       | 22 |
|   |          | 5.6.1 Output Delayed by Extra Clock due to Output Registers                            | 26 |

#### 1 Introduction

The purpose of this exercise is to design an asynchronous First In First Out (FIFO) buffer as shown in figure 1. Such asynchronous FIFO's are typically used in designs that have a CDC i.e. were communication is required between sections of a design that run on different clock periods. This report details the implementation of an asynchronous FIFO that can be used in such circumstances as outlined in the exercise sheet found here (task 3). Furthermore, it answers the questions asked in task 2 and task 1. All code can be found on github at url: https://github.com/duggan9265/FPGA-Design-For-Communication-Systems/tree/master/Course\_work/Ex\_2\_Async\_Fifo Note: Updates have been made to correct the functionality of the async FIFO, which did not operate correctly originally. These updates are written in blue. Design changes are given via images from GitHub Desktop.



Figure 1: Block diagram of the asynchronous FIFO.

#### 2 Task 1

Task 1 enquires as to why the circuit in figure 2 is insufficient for use in an asynchronous design. This circuitry is insufficient as the write pointer (wrptr), which is a multi-bit signal, can have propagation delays. As we have asynchronous sampling, a metastable state is more likely, as is partial or invalid data capture. The latter is shown in figure 3. It can be seen from this figure that the 3 bit wrptr has initial value (1 1 1). When it's clock goes high, this data changes to (0 0 0) i.e. 3 bits change. There is a propagation delay. When read clock (rd\_clk) goes high, this propagation delay causes incorrect data to be captured. Instead of (0 0 0), (0 0 1) is captured instead. Thus data from an incorrect memory address may be read out. A metastable state would occur if the data change occurs on the same rising edge as the rd\_clk i.e. violating setup or hold time requirements. Adding more flip-flops will not solve the fundamental issue of incorrect multi-bit sampling. Furthermore, it is only useful for reducing



Figure 2: Circuitry that is insufficient to handle correct synchronisation in an asynchronous FIFO design.

the probability of having metastable states when transferring *single* bits between clock domains, as opposed to multiple bits as is the case here. It is required to use a circuitry that involves a binary to grey code mapping as seen in figure 4.

#### 3 Task 2

The correct synchronisation circuitry is given in figure 4. Here, binary to grey code and grey code to binary code is used. The reason this circuitry is a better design is the binary to grey code ensures that only one bit changes at a time when the pointer is incremented or decremented which reduces the likelihood of incorrect data capture and/or metastable states. This circuitry introduces a delay however, which is very important. The longer the delay, the larger ones FIFO must be in order to not fill the buffer too early and cause data loss. Typically, one would impose a timing constraint on this delay in order for the tools to sufficiently implement the design. However, due to the small size of the FIFO, this delay should not be an issue here.



Figure 4: Synchronisation circuit for the write pointer.

# 3.1 Logical Equations for Binary Code to Grey Code Conversion and Grey Code to Binary Code Conversion

The logical equation for binary to grey code conversion is



Figure 3: Example as to how circuitry in figure 2 can lead to incorrect output

$$G_{n-1} = B_{n-1}$$
$$G_i = B_{i+1} \oplus B_i$$

Here, the top equation states that the most significant bit is the same. The lower equation states that an XOR operation is conducted between bit i and bit i+1 up to n where n is the number of bits. For n=5 one has

$$G_4 = B_4$$

$$G_3 = B_4 \oplus B_3$$

$$G_2 = B_3 \oplus B_2$$

$$G_1 = B_2 \oplus B_1$$

$$G_0 = B_1 \oplus B_0$$

To do the reverse, and go from grey code to binary code, one uses:

$$B_{n-1} = G_{n-1}$$
$$B_i = G_i \oplus B_{i+1}$$

where the top equation states that the most significant bit is the same. For n=5, one has To do the reverse, and go from grey code to binary code, one uses:

$$B_4 = G_4$$

$$B_3 = G_3 \oplus B_4$$

$$B_2 = G_2 \oplus B_3$$

$$B_1 = G_1 \oplus B_2$$

$$B_0 = G_0 \oplus B_1$$

#### 4 Task 3

For task 3, the block diagram in figure 1 is designed. A top level entity called Async\_FIFO.vhd is created. This contains the external inputs RST, WCLK, RCLK, READ\_ENABLE, WRITE\_ENABLE, WRITE\_DATA\_IN and the external output READ\_DATA\_OUT. Instantiated within the top level are the entites for the read and write control (FIFO\_read\_control.vhd and FIFO\_write\_control.vhd respectively), the dual-port memory (blk\_mem\_gen\_0 IP from AMD) and the read and write pointer synchronisation entities (read\_pointer\_sync.vhd and write\_pointer\_sync.vhd respectively.) Within the FIFO\_write\_control (FIFO\_read\_control) entity, the data is written (read) to the memory. Part of the synchronisation circuit in figure 4, namely that shown in figure 6 is coded within this entity, namely the binary code to grey code converter and first flip-flop.



Figure 5: Partial synchronisation circuit carried out inside FIFO\_write\_control. The corresponding circuit for the read control is carried out inside FIFO\_read\_control.

```
35
                  elsif rising_edge(WCLK) then
36
37
38
                      wr_ptr_grey_code(4) \leftarrow wr_ptr_sig(4); -- Binary code to grey code
                      wr_ptr_grey_code(3) <= wr_ptr_sig(4) xor (wr_ptr_sig(3));</pre>
39
40
                      wr_ptr_grey_code(2) <= wr_ptr_sig(3) xor (wr_ptr_sig(2));</pre>
                      41
                      wr\_ptr\_grey\_code(\emptyset) \ \ \ \ \ \ wr\_ptr\_sig(1) \ \ xor \ \ (wr\_ptr\_sig(\emptyset));
42
43
                      if WRITE\_ENABLE(0) = '1' and full\_sig = '0' then --don't write to full memory
44
                          wr_ptr_sig <= (wr_ptr_sig + 1); --unsigned so naturally wraps to 0
write_enable_sig <= (others => '1');
45
46
47
                          write_enable_sig <= (others => '0');
48
49
50
                     end if:
                     WPTR <= wr_ptr_grey_code; -- WPTR is now in grey code. Sent to write_pointer_sync for sync
51
52
                  end if;
53
          end process;
54
```

Figure 6: Code to create the partial synchronisation circuit carried out inside FIFO\_write\_control. The corresponding code for the read control is inside FIFO\_read\_control which can be viewed in the appendix.

The rest of the synchronisation circuit is contained within write\_pointer\_sync (read\_pointer\_sync). It's architecture is shown in figure 7

```
17
     architecture rtl of write pointer sync is
18
          signal wptr ff 1 : unsigned(4 downto 0);
          signal wptr ff 2 : unsigned(4 downto 0);
19
20
          signal grey2binary : unsigned(4 downto 0);
21
22
     begin
23
24
          second FF process : process (RCLK, RST)
          begin
25
              if rst = '0' then
26
                  WRITE_POINTER_SYNC <= (others => '0');
27
28
                  wptr_ff_1 <= (others => '0');
                  wptr_ff_2 <= (others => '0');
29
30
31
              elsif rising edge(RCLK) then
32
                 -- wptr_ff_0 <= WPTR;
33
                  wptr ff 1 <= WPTR;
34
                  wptr ff 2 <= wptr ff 1;
35
36
                  -- Grey code to binary code
37
                  grey2binary(4) <= wptr_ff_2(4);</pre>
38
                  grey2binary(3) <= wptr_ff_2(3) xor grey2binary(4);</pre>
39
                  grey2binary(2) <= wptr ff 2(2) xor grey2binary(3);</pre>
40
                  grey2binary(1) <= wptr ff 2(1) xor grey2binary(2);</pre>
41
                  grey2binary(0) <= wptr ff 2(0) xor grey2binary(1);</pre>
42
43
              end if;
44
             WRITE POINTER SYNC <= grey2binary;
45
          end process;
          --WRITE POINTER SYNC <= grey2binary;
46
47
     end architecture rtl;
```

Figure 7: Architecture of write\_pointer\_sync that completes the block diagram of figure 4 i.e. the synchronisation of the write pointer between clock domains. The corresponding code for the read pointer synchronisation is inside read\_pointer\_sync which can be viewed in the appendix. This design has been updated. Please see section 4.1.

#### **4.1 Test Results from Simulation**

The created entity Async\_FIFO is tested in simulation using the Async\_FIFO\_tb.sv script. This script can be viewed in the appendix. The write operation and full flags are tested first. There are 19 data inputs for this test: 8'h11 (0), 8'h22 (1), 8'h33 (2), 8'h44 (3), 8'h55 (4), 8'h66 (5), 8'h77 (6), 8'h88 (7), 8'h99 (8), 8'haa (9), 8'hbb (10), 8'hcc (11), 8'hdd (12), 8'hee (13), 8'hff (14), 8'h01 (15), 8'h03 (16), 8'h05 (17), 8'h06 (18). As such, the last bit of data that should enter is 8'h01 (the 16th piece of data, as there are 16 memory locations in the memory. It is seen from figure 8 that this is the case. Data is read in to the correct memory address. When all 15 memory locations have been written to, and no data has been read, the FULL flag goes high as required. No more data is written to the memory.



Figure 8: Simulation showing data is read in correctly, FULL flag operates correctly, and data is not read in once FULL flag is set.

Update FIFO\_read\_control.vhd: The design for the write enable output(i.e. WEN) has been corrected. Before, the WEN signal was delayed by 1 clock cycle, due to it being dependent on an internal signal write\_enable\_sig. This caused data to be read a clock cycle too late, such that the first data input was read to address 1 and not 0. To correct for this, the write pointer was delayed by 1 clock cycle by instantiating another flip flop. Therefore, data was written to the correct address. However, a better design is now used whereby write enable out (WEN) is directly dependent on the enable in port (WRITE\_ENABLE(0)) and the full\_sig i.e. we do not use any internal signals. Therefore the extra flip-flop is not needed. These changes can be seen in figure 9.

```
@@ -30,9 +29,8 @@ begin
                   begin
                          if RST = 'A' then --reset active low
                               wr_ptr_grey_code <= (others => '0
                      write_enable_sig <= (others => '0');
                               wr ptr sig delay <= (others => '0');
             @@ -45,12 +43,7 @@ begin
                               wr_ptr_grey_code(0) <= wr_ptr_sig(1) xor (wr_ptr_sig(0));
                               if WRITE_ENABLE(0) = '1' and full_sig = '0' then --don't write to full memory
                                 wr_ptr_sig_delay <= (wr_ptr_sig_delay + 1);
wr_ptr_sig <= wr_ptr_sig_delay; --unsigned so naturally wraps to 0
write_enable_sig <= (others => '1');
                                   write_enable_sig <= (others => '0');
                                  wr_ptr_sig <= (wr_ptr_sig + 1);
55
                              WPTR <= wr_ptr_grey_code; -- WPTR is now in grey code. Sent to write_pointer_sync for sync
                           end if:
            @@ -62,5 +55,5 @@ begin
                     -WPTR <= wr_ptr_grey_code; -- WPTR is now in grey code. Sent to write_pointer_sync for sync
                  FULL <= full sig:
                   WADDR <= (wr_ptr_sig(3 \text{ downto } \theta)); -- sent to the Dual-port memory
                 WEN <= write_enable_sig; --sent to the Dual-port memory
                  WEN <= (others => '1') when (WRITE_ENABLE(0)='1' AND full_sig = '0') else (others => '0'); --sent to the Dual-port me
```

Figure 9: Screenshot from Git Desktop showing changes made to the design of the FIFO\_write\_control entity, particularly with respect to the WEN output signal.

The read side however does not work as expected (figure 10). Firstly, although the read\_pointer works as required (and the RD\_ADDR is thus correct), the output from the dual-port memory is delayed by 2 clock cycles. It is seen that 0x11 is read out at address 0x2 instead of 0x0. The author is unable to explain the cause of this. Furthermore, the synchronised write pointer WPTR\_SYNC also has an incorrect value. This means the design inside write\_pointer\_sync.vhd is incorrect. Its simulation output is shown in figure 11. As WPTR\_SYNC is incorrect, the empty flag is thus incorrect. The RDPTR\_SYNC signal also increments incorrectly. The author did not have enough time to fully debug either of these issues. This will be done, but not in time for this report. It is not immediately clear as to the reasons for any of these issues, thus likely causes are held in reserve.



Figure 10: Simulation showing the read control side of the design does not operate as required.



Figure 11: Simulation showing the synchronised write pointer circuitry does not operate as expected. WPTR is the input, which has undergone binary code to grey code conversion. WRITE\_PO...NC = WRITE\_POINTER\_SYNC is the write pointer that has gone through two flip flops with the read side clock as the clock input, and through grey code to binary code conversion. It's output in decimal is 1, 2, 3, 5, 7, 6... which is clearly incorrect. The WRITE\_POINTER\_SYNC shows similar behaviour.

Update FIFO\_write\_control.vhd: The read side has been corrected. Similar to as in the FIFO\_write\_control, in FIFO\_read\_control, we remove any dependency that the read enable output REN has on internal signals. Further, within the block memory generator, the option of selecting registers on the output of the simple dual-port memory

has been selected. This is so the Async FIFO can be used for large dual port memories. This has the affect of delaying the output of the block memory (doutb) by 1 additional clock cycle (see figure 17 in appendix). The corrected testbench waveforms are shown in figure 12.



Figure 12: Waveform showing correct operation of the read control portion of the Async FIFO.

```
rd_enable_out <= '0';
             rd_ptr_sig <= (others => '0'); --this gives multiple load error
             rd ptr sig_delay <= (others => '0');
             rd_ptr_sig2 <= (others => '0');
@@ -47,21 +43,15 @@ begin
            rd_ptr_grey_code(0) <= rd_ptr_sig(1) xor (rd_ptr_sig(0));
            if READ_ENABLE(0) = '1' and empty_sig = '0' then --don't read from empty m
                rd_ptr_sig_delay <= (rd_ptr_sig_delay + 1); --unsigned so naturally wraps to 0 rd_ptr_sig <= rd_ptr_sig_delay;
                 --rd_ptr_sig <= rd_ptr_sig2;
rd_enable_out <= '1';
            else
                rd_ptr_sig <= (rd_ptr_sig + 1); --unsigned so naturally wraps
    empty sig <= '1' when (rd ptr sig delay = WPTR SYNC) else '0'; --Check if empty or not. Uses synced wr ptr which has 5 cc delay
    empty_sig <= '1' when (rd_ptr_sig = WPTR_SYNC) else '0'; --Check if empty or not. Uses synced wr_ptr which has 5 cc delay
    RADDR <= (rd ptr sig(3 downto 0)):
     RPTR <= rd_ptr_grey_code; -- RPTR is now in grey code.
    EMPTY <= empty sig;
    REN <= '1' when (READ_ENABLE(0)='1' AND empty_sig ='0') else '0';
 end architecture rtl; --all 5 bits and equal, empty, all 5 bits and difference is 16 is full.
```

Figure 13: GitHub Desktop image showing main changes to fix the FIFO\_read\_control entity.

Update write\_pointer\_sync, read\_pointer\_sync: The synchronisation between the read and write point didn't was as required. This was due to an incorrect design inside the write\_pointer\_sync and read\_pointer\_sync entities. Before, the binary code output (grey2binary) was updated via signal assignments. This resulted in incorrect output

as previous values of wptr\_ff\_2 (the grey code after the 2nd flip-flop) were being used to do the binary code to grey code conversion as opposed to the current values. Therefore the output did not increment as required. Instead, grey2binary was redesigned as a variable to allow for it's immediate update and correct incrementation of WRITE\_POINTER\_SYNC and WRITE\_POINTER\_SYNC.

```
Course\_work \\ Ex\_2\_A sync\_Fifo \\ VHDL\ Code \\ sources \\ Read\_pointer\_sync \\ \\ read\_pointer\_sync. \\ vhd
        23 23
                                 if RST = '0' then
        24 24
        25 25
                                       READ_POINTER_SYNC <= (others => '0');
                                     rptr_ff_1 <= (others => '0');
                  _ _. (others => '0');
rptr_ff_2 <= (others => '0');
                                       elsif rising_edge(WCLK) then
                          READ_POINTER_SYNC <= (others => '0');
                            elsif rising_edge(WCLK) then
              31
               32
                                       rptr_ff_1 <= RPTR;
                                       rptr_ff_2 <= rptr_ff_1;
                             -- MSB of binary is the same as MSB of gray code grey2binary(4) <= rptr_ff_2(4);
-- Other hits of binary at the same as MSB of gray code
                                       -- Other bits of binary are the XOR of corresponding gray code and previous binary bit
                                grey2binary(3) <= rptr_ff_2(3) xor grey2binary(4);
grey2binary(2) <= rptr_ff_2(2) xor grey2binary(3);
grey2binary(1) <= rptr_ff_2(1) xor grey2binary(2);</pre>
                                      grey2binary(0) <= rptr_ff_2(0) xor grey2binary(1);</pre>
                              grey2binary(4) := rptr_ff_2(4);
grey2binary(3) := rptr_ff_2(3) xor grey2binary(4);
grey2binary(2) := rptr_ff_2(2) xor grey2binary(3);
                                     grey2binary(1) := rptr_ff_2(1) xor grey2binary(2);
grey2binary(0) := rptr_ff_2(1) xor grey2binary(2);
                                        grey2binary(0) := rptr_ff_2(0) xor grey2binary(1);
                                     READ_POINTER_SYNC <= grey2binary; -- Needs to be inside process so it happens on rising_edge of clock!
                      - READ_POINTER_SYNC <= grey2binary; -- Needs to be inside process so it happens on rising_edge of clock!
                              end process;
                     - -- READ_POINTER_SYNC <= grey2binary;
        45 44
                         end architecture rtl;
```

Figure 14: Updates to the read\_point\_sync entity. Similar changes are made in the write\_point\_sync entity.



Figure 15: Waveform showing correct operation of the synchronised read and write pointers..

Update to testbench: Lastly, some slight changes were made to the testbench. The original testbench caused delta cycles when inputting data to the DUT. Thus, a slight delay has been added before the if statement to write data, and before the if statement for reading data. Further, when data is not being written, X's i.e. unknowns are read out. This allows for easier viewing of incorrect operation if it exists.



Figure 16: Changes made to the test bench.

#### 5 Appendix

#### 5.1 Async\_FIFO.vhd

```
1 -- vhdl-linter-disable type-resolved component. component
2 -- Author Daniel Duggan
  library IEEE;
  use ieee.std_logic_1164.all;
  use ieee.numeric_std.all;
  -- LIBRARY blk_mem_gen_v8_4_7;
  -- USE blk_mem_gen_v8_4_7.blk_mem_gen_v8_4_7;
   entity Async_FIFO is
       port (
10
           RST_top : in std_logic;
11
           WCLK_top : in std_logic;
12
           RCLK_top : in std_logic;
13
           WRITE_ENABLE_TOP : in std_logic_vector(0 downto 0);
14
           READ_ENABLE_TOP : in std_logic_vector(0 downto 0);
15
           FULL_top : out std_logic; --output if memory is full
           EMPTY_top : out std_logic; -- output if memory is empty
           WRITE_DATA_IN_top : in std_logic_vector(7 downto 0);
           WRITE_DATA_OUT_top : out std_logic_vector(7 downto 0)
       );
20
   end entity;
21
22
   architecture rtl of Async_FIFO is
23
24
       -- Declare the component
25
       COMPONENT blk_mem_gen_0
           PORT (
28
               clka
                      : IN std_logic;
                     : IN std_logic_vector(0 DOWNTO 0);
29
               addra : IN std_logic_vector(3 DOWNTO 0);
30
               dina : IN std_logic_vector(7 DOWNTO 0);
31
               clkb
                      : IN std_logic;
32
                     : IN std_logic;
               enb
33
               addrb : IN std_logic_vector(3 DOWNTO 0);
34
               doutb : OUT std_logic_vector(7 DOWNTO 0)
           );
       END COMPONENT;
37
38
       -- FIFO_WRITE_CONTROL SIGNALS.
39
       signal wen_sig : std_logic_vector(0 downto 0); -- write enable from
40
          FIFO_WRITE_Control
```

```
--write address from FIFO_WRITE_Control
41
       signal wr_pointer_sig : unsigned(4 downto 0); --write address from
42
          FIFO_WRITE_Control are bits (3 downto 0)
       signal wr_addr_a : unsigned(3 downto 0);
       signal wr_pointer_sync : unsigned(4 downto 0);
44
       --FIFO_READ_CONTROL SIGNALS.
       signal ren_sig : std_logic; -- write enable from FIFO_READ_CONTROL
47
       signal rd_pointer_sig : unsigned(4 downto 0);
48
       signal rd_addr_b : unsigned(3 downto 0);
49
       signal rd_pointer_sync : unsigned(4 downto 0);
50
51
  begin
52
53
       Fifo_write_control_inst : entity work.FIFO_write_control
54
       port map(
55
           WCLK => WCLK_top,
56
           RST => RST_top,
57
           WRITE_ENABLE => WRITE_ENABLE_TOP,
58
           RPTR_SYNC => rd_pointer_sync, --Input from Read_pointer_sync.
59
              Synchronised read pointer.
           FULL => FULL_top,
60
           WPTR => wr_pointer_sig, --Write pointer goes to the sync
           WEN => wen_sig, -- goes to block_mem via sig wen_sig in async_FIFO
62
           WADDR => wr_addr_a -- Output to addra of Memory (Write Address).
63
64
       );
65
66
       Dual_port_memory_inst : blk_mem_gen_0 -- vhdl-linter-disable-line not-
67
          declared
       port map(
           clka => WCLK_top,
           wea => wen_sig, -- write enable from FIFO_WRITE_Control
71
           addra => std_logic_vector(wr_addr_a), -- write address from
72
              FIFO_WRITE_Control
           dina => WRITE_DATA_IN_top,
73
           clkb => RCLK_top,
74
           enb => ren_sig, -- read enable from FIFO_READ_CONTROL
75
           addrb => std_logic_vector(rd_addr_b), --read address from
              FIFO_READ_CONTROL
           doutb => WRITE_DATA_OUT_top
       );
```

79

```
Fifo_read_control_inst : entity work.FIFO_read_control -- vhdl-linter-
80
           disable-line not-declared
       port map(
81
           RCLK => RCLK_top,
           RST => RST_top,
           READ_ENABLE => READ_ENABLE_TOP, -- read enable from TOP
           REN => ren_sig, -- write enable to BLOCK_MEM
           WPTR_SYNC => wr_pointer_sync, -- Input sig from WRITE_POINTER_SYNC.
86
               To determine occupancy and empty/full.
           EMPTY => EMPTY_top, -- Output sig. Goes to TOP
87
           RPTR => rd_pointer_sig, -- output sig to Read_pointer_sync entity.
88
               Signal to be synchronised with wr_pointer_sig
           RADDR => rd_addr_b -- Output sig to Dual port memory. Read address.
       );
91
92
       Write_pointer_sync_inst : entity work.write_pointer_sync
93
       port map(
94
                RCLK => RCLK_top,
95
                --WCLK => WCLK_top,
                RST => RST_top,
97
                WPTR => wr_pointer_sig,
                WRITE_POINTER_SYNC => wr_pointer_sync
       );
100
101
       Read_pointer_sync_inst : entity work.read_pointer_sync
102
       port map(
103
                --RCLK => RCLK_top,
104
                WCLK => WCLK_top,
105
                RST => RST_top,
106
                RPTR => rd_pointer_sig, -- input from FIFO_read_control.
107
                READ_POINTER_SYNC => rd_pointer_sync -- Output to
                   FIFO_write_control. Synchronised read_pointer.
       );
109
110
   end architecture rtl;
111
```

#### 5.2 FIFO\_write\_control.vhd

```
1 -- vhdl-linter-disable type-resolved
2 -- Author Daniel Duggan
3 library ieee;
4 use ieee.std_logic_1164.all;
5 use ieee.numeric_std.all;
```

```
6
   entity FIFO_WRITE_CONTROL is
       port (
8
           WCLK : in std_logic;
           RST : in std_logic;
           WRITE_ENABLE : in std_logic_vector(0 downto 0);
11
           RPTR_SYNC : in unsigned(4 downto 0); --rd pointer that comes from
12
               the sync
           FULL : out std_logic;
13
           WPTR : out unsigned(4 downto 0); --Write pointer goes to the sync i.
14
               e. grey-coded
           WEN : out std_logic_vector(0 downto 0); -- goes to block_mem via sig
15
                wen_sig in async_FIFO
           WADDR : out unsigned(3 downto 0) -- write address. Goes to block_mem
                via signal waddr_sig in async_FIFO
       );
17
   end entity;
18
19
   architecture rtl of FIFO_WRITE_CONTROL is
20
21
       signal wr_ptr_grey_code : unsigned(4 downto 0);
22
       signal wr_ptr_sig : unsigned(4 downto 0);
23
       signal full_sig : std_logic;
25
26
   begin
27
28
       write_control_process : process (WCLK,RST) --asyn reset
29
       begin
30
                if RST = '0' then --reset active low
31
                    wr_ptr_grey_code <= (others => '0');
32
                    wr_ptr_sig <= (others => '0');
33
34
35
36
37
                elsif rising_edge(WCLK) then
38
39
                    wr_ptr_grey_code(4) <= wr_ptr_sig(4); -- Binary code to grey</pre>
40
                         code
                    wr_ptr_grey_code(3) <= wr_ptr_sig(4) xor (wr_ptr_sig(3));</pre>
                    wr_ptr_grey_code(2) <= wr_ptr_sig(3) xor (wr_ptr_sig(2));</pre>
43
                    wr_ptr_grey_code(1) <= wr_ptr_sig(2) xor (wr_ptr_sig(1));</pre>
                    wr_ptr_grey_code(0) <= wr_ptr_sig(1) xor (wr_ptr_sig(0));</pre>
44
```

45

```
if WRITE_ENABLE(0) = '1' and full_sig = '0' then --don't
46
                       write to full memory
                        wr_ptr_sig <= (wr_ptr_sig + 1);</pre>
47
                   end if;
                  WPTR <= wr_ptr_grey_code; -- WPTR is now in grey code. Sent
                      to write_pointer_sync for sync
               end if;
       end process;
51
52
       full_sig <= '1' when (wr_ptr_sig - RPTR_SYNC = 15) else '0';</pre>
53
54
55
       --WPTR <= wr_ptr_grey_code; -- WPTR is now in grey code. Sent to
          write_pointer_sync for sync
       FULL <= full_sig;</pre>
57
       WADDR <= (wr_ptr_sig(3 downto 0)); -- sent to the Dual-port memory
58
       WEN <= (others =>'1') when (WRITE_ENABLE(0)='1' AND full_sig = '0')
59
          else (others => '0'); --sent to the Dual-port memory '1' when (
          rd_ptr_sig_delay = WPTR_SYNC) else '0';
60 end architecture rtl;
```

#### 5.3 FIFO\_read\_control.vhd

```
I -- vhdl-linter-disable type-resolved
2 -- Author Daniel Duggan
3 library ieee;
  use ieee.std_logic_1164.all;
  use ieee.numeric_std.all;
  entity FIFO_READ_CONTROL is
       port (
           RCLK : in std_logic;
           RST : in std_logic;
10
           READ_ENABLE : in std_logic_vector(0 downto 0);
11
           WPTR_SYNC : in unsigned(4 downto 0); --wp pointer that comes from
12
              the sync
           EMPTY : out std_logic;
13
           RPTR : out unsigned(4 downto 0); --Write pointer goes to the sync i.
14
              e. grey-coded
           REN : inout std_logic; -- goes to block_mem via sig wen_sig in
15
              async_FIF0
           RADDR : out unsigned(3 downto 0) -- write address. Goes to block_mem
16
               via signal waddr_sig in async_FIFO
      );
17
```

```
end entity;
18
19
   architecture rtl of FIFO_READ_CONTROL is
20
21
       signal rd_ptr_grey_code : unsigned(4 downto 0);
22
       signal rd_ptr_sig : unsigned(4 downto 0);
23
       signal empty_sig : std_logic;
24
25
26
   begin
27
28
       FIFO_read_control_process : process (RCLK, RST) --asyn reset
29
       begin
30
            if RST = '0' then --reset active low
31
                --RPTR <= (others => '0');
32
                rd_ptr_grey_code <= (others => '0'); -- this gives multiple load
33
                rd_ptr_sig <= (others => '0'); --this gives multiple load error
34
35
36
37
            elsif rising_edge(RCLK) then
39
                rd_ptr_grey_code(4) <= rd_ptr_sig(4); -- Binary code to grey</pre>
40
                rd_ptr_grey_code(3) <= rd_ptr_sig(4) xor (rd_ptr_sig(3));</pre>
41
                rd_ptr_grey_code(2) <= rd_ptr_sig(3) xor (rd_ptr_sig(2));</pre>
42
                rd_ptr_grey_code(1) <= rd_ptr_sig(2) xor (rd_ptr_sig(1));</pre>
43
                rd_ptr_grey_code(0) <= rd_ptr_sig(1) xor (rd_ptr_sig(0));</pre>
44
45
                if READ_ENABLE(0) = '1' and empty_sig = '0' then --don't read
                    from empty memory
                    rd_ptr_sig <= (rd_ptr_sig + 1); --unsigned so naturally</pre>
                        wraps to 0
                end if;
48
            end if;
49
50
       end process;
51
52
       empty_sig <= '1' when (rd_ptr_sig = WPTR_SYNC) else '0'; --Check if</pre>
53
           empty or not. Uses synced wr_ptr which has 5 cc delay
       RADDR <= (rd_ptr_sig(3 downto 0));</pre>
54
55
       RPTR <= rd_ptr_grey_code; -- RPTR is now in grey code.
       EMPTY <= empty_sig;</pre>
56
```

```
REN <= '1' when (READ_ENABLE(0)='1' AND empty_sig ='0') else '0'; --use rd_eable

se end architecture rtl; --all 5 bits and equal, empty, all 5 bits and difference is 16 is full.
```

#### 5.4 write\_pointer\_sync.vhd

```
1 -- vhdl-linter-disable type-resolved
2 -- Author Daniel Duggan
3 library IEEE;
4 use ieee.std_logic_1164.all;
   use ieee.numeric_std.all;
   entity write_pointer_sync is
       port (
8
           RCLK : in std_logic;
           --WCLK : in std_logic;
10
           RST : in std_logic;
11
           WPTR : in unsigned(4 downto 0);
12
           WRITE_POINTER_SYNC : out unsigned(4 downto 0)
13
14
       );
15
   end entity;
16
17
   architecture rtl of write_pointer_sync is
18
       signal wptr_ff_1 : unsigned(4 downto 0);
       signal wptr_ff_2 : unsigned(4 downto 0);
   begin
21
22
       second_FF_process : process (RCLK, RST)
23
           variable grey2binary : unsigned(4 downto 0);
24
       begin
25
           if rst = '0' then
26
                WRITE_POINTER_SYNC <= (others => '0');
27
                wptr_ff_1 <= (others => '0');
28
                wptr_ff_2 <= (others => '0');
           elsif rising_edge(RCLK) then
                -- wptr_ff_0 <= WPTR;</pre>
31
                wptr_ff_1 <= WPTR;</pre>
32
                wptr_ff_2 <= wptr_ff_1;</pre>
33
34
                -- Grey code to binary code
35
                grey2binary(4) := wptr_ff_2(4);
36
                grey2binary(3) := wptr_ff_2(3) xor grey2binary(4);
37
```

```
grey2binary(2) := wptr_ff_2(2) xor grey2binary(3);
grey2binary(1) := wptr_ff_2(1) xor grey2binary(2);
grey2binary(0) := wptr_ff_2(0) xor grey2binary(1);
WRITE_POINTER_SYNC <= grey2binary; -- Needs to be inside process
so it happens on rising_edge of clock!
end if;
end process;
end architecture rtl;</pre>
```

#### 5.5 read\_pointer\_sync.vhd

```
1 -- vhdl-linter-disable type-resolved
 -- Author Daniel Duggan
  library IEEE;
  use ieee.std_logic_1164.all;
  use ieee.numeric_std.all;
   entity read_pointer_sync is
       port (
           -- RCLK : in std_logic;
           WCLK : in std_logic;
10
           RST : in std_logic;
11
           RPTR : in unsigned(4 downto 0);
12
           READ_POINTER_SYNC : out unsigned(4 downto 0)
13
       );
14
   end entity;
15
   architecture rtl of read_pointer_sync is
       signal rptr_ff_1 : unsigned(4 downto 0);
18
       signal rptr_ff_2 : unsigned(4 downto 0);
19
20
   begin
21
       second_FF_process : process (WCLK, RST)
22
           variable grey2binary : unsigned(4 downto 0);
23
       begin
24
           if RST = '0' then
                READ_POINTER_SYNC <= (others => '0');
26
                rptr_ff_1 <= (others => '0');
27
                rptr_ff_2 <= (others => '0');
28
                READ_POINTER_SYNC <= (others => '0');
29
30
           elsif rising_edge(WCLK) then
31
32
                rptr_ff_1 <= RPTR;</pre>
33
```

```
rptr_ff_2 <= rptr_ff_1;</pre>
34
35
               grey2binary(4) := rptr_ff_2(4);
36
               grey2binary(3) := rptr_ff_2(3) xor grey2binary(4);
               grey2binary(2) := rptr_ff_2(2) xor grey2binary(3);
               grey2binary(1) := rptr_ff_2(1) xor grey2binary(2);
               grey2binary(0) := rptr_ff_2(0) xor grey2binary(1);
              READ_POINTER_SYNC <= grey2binary; -- Needs to be inside process
41
                  so it happens on rising_edge of clock!
           end if:
42
43
       end process;
44
  end architecture rtl;
```

#### 5.6 Async\_FIFO\_tb.sv

```
1 // Testbench for Async_FIF0
2 // Author Daniel Duggan
3 module Async_FIFO_tb;
5 // Signals
6 logic RST_top;
7 logic WCLK_top;
8 logic RCLK_top;
9 logic [0:0] WRITE_ENABLE_TOP;
10 logic [0:0] READ_ENABLE_TOP;
11 logic FULL_top;
12 logic EMPTY_top;
  logic [7:0] WRITE_DATA_IN_top;
  logic [7:0] WRITE_DATA_OUT_top;
  // Clock periods
16
  parameter CLK_PERIOD_WR = 10; // Write clock period (e.g., 100MHz)
  parameter CLK_PERIOD_RD = 12; // Read clock period (e.g., 66.6MHz)
  // FIFO instance
   Async_FIFO uut (
       .RST_top(RST_top),
22
       .WCLK_top(WCLK_top),
23
       .RCLK_top(RCLK_top),
24
       .WRITE_ENABLE_TOP(WRITE_ENABLE_TOP),
25
       .READ_ENABLE_TOP(READ_ENABLE_TOP),
26
       .FULL_top(FULL_top),
27
       .EMPTY_top(EMPTY_top),
```

```
.WRITE_DATA_IN_top(WRITE_DATA_IN_top),
29
       .WRITE_DATA_OUT_top(WRITE_DATA_OUT_top)
30
  );
31
32
  // Clock Generation
  always #(CLK_PERIOD_WR/2) WCLK_top = ~WCLK_top;
   always #(CLK_PERIOD_RD/2) RCLK_top = ~RCLK_top;
  // Predefined data array
37
   logic [7:0] predefined_data [0:18] = '{
       8'h11, 8'h22, 8'h33, 8'h44, 8'h55, 8'h66, 8'h77, 8'h88,
       8'h99, 8'haa, 8'hbb, 8'hcc, 8'hdd, 8'hee, 8'hff, 8'h01,
40
       8'h03, 8'h05, 8'h06
41
  };
  // Queue for verification
  logic [7:0] fifo_queue [$];
46
  initial begin
47
       // Initialize
48
       WCLK_top = 0;
49
       RCLK_top = 0;
50
       RST_top = 0; //reset active low
51
       WRITE_ENABLE_TOP = 0;
52
       READ_ENABLE_TOP = 0;
53
       //WRITE_DATA_IN_top = 8'h00;
54
55
       // Apply Reset
56
       #(5*CLK_PERIOD_WR);
57
       RST_top = 1;
58
       #(5*CLK_PERIOD_WR);
       // Write to FIFO
61
       for (int i = 0; i < 19; i++) begin
62
           @(posedge WCLK_top);
63
           #1;
           if (!FULL_top) begin
65
                WRITE_ENABLE_TOP = 1;
                WRITE_DATA_IN_top = predefined_data[i];
                fifo_queue.push_back(predefined_data[i]); // Store for
                   verification
                $display("Written: \( \) \( \) h", predefined_data[i]);
69
           end else begin
                WRITE_ENABLE_TOP = 0;
71
                WRITE_DATA_IN_top = 8'hx;
72
```

```
end
73
        end
74
        WRITE_ENABLE_TOP = 0;
75
        WRITE_DATA_IN_top = 8'hx;
77
        // Small delay before reading
        #(5*CLK_PERIOD_WR);
80
        // Read from FIFO
81
        for (int i = 0; i < 20; i++) begin</pre>
82
            @(posedge RCLK_top);
83
            #1;
84
            if (!EMPTY_top) begin
                 READ_ENABLE_TOP = 1;
                 //#7;
87
                 //@(posedge RCLK_top); // Wait for data to be valid
88
                 if (fifo_queue.size() > 0) begin
89
                     automatic logic [7:0] expected_value = fifo_queue.pop_front
90
                         ();
                     display("Read_Data: _ %h,_ Expected: _ %h,_ Match: _ %s",
91
                                WRITE_DATA_OUT_top, expected_value,
92
                                (WRITE_DATA_OUT_top == expected_value) ? "YES" : "
93
                                   NO");
                 end
94
            end else begin
95
                 READ_ENABLE_TOP = 0;
96
            end
97
        end
98
        READ_ENABLE_TOP = 0;
99
100
        // End Simulation
101
        #(20*CLK_PERIOD_WR);
102
        $stop;
103
   end
104
105
   endmodule
106
```

#### 5.6.1 Output Delayed by Extra Clock due to Output Registers



Figure 17: Hand drawn waveforms displaying where doubt would first output data if no output registers were enabled v were it does when output registers are enabled