# 컴퓨터공학 기초 실험2

Lab #4

Carry Look-ahead Adder(CLA)

## **CARRY LOOK-AHEAD ADDER**

### **Carry Look-ahead Adder**

- ➤ Ripple Carry Adder(RCA)가 계산이 완료될 때까지의 시간이 많이 걸리는 단점을 보완하기 위해 입력 a, b 그리고 carry가 주어질 때, 모든 올림수가 동시에 구해져 계산시간을 단축시킨 가산기
  - ✓ Carry만을 계산해주는 별도의 carry look-ahead block이 존재



**RCA** 

**CLA** 

## **Carry Look-ahead Adder(Cont.)**

 $\triangleright$  CLA로 carry out 값을 미리 계산해주기 위해서는 generation signal( $G_i$ ), propagation signal( $P_i$ )을 아래와 같이 정의한다.

$$G_i = A_i B_i$$
$$P_i = A_i + B_i$$

▶ 위 식을 full adder의 carry out에 적용하면 다음과 같다.

$$C_{i+1} = A_i B_i + (A_i + B_i) C_i = G_i + P_i C_i$$

▶ 이를 적용하여 4-bit adder의 carry를 미리 계산하면 다음과 같다.

$$C_1 = C_2 = C_3 = C_3 = C_0 = C_0$$

Boolean Equation

4-bit Carry Look-ahead Adder

#### **PRACTICE I**

#### **Carry Look-ahead Adder**

- New Project Wizard
  - ✓ Project name : cla4
  - ✓ Family & Device: Cyclone V 5CSXFC6D6F31C6(밑에서 6번째)
- Verilog file
  - ✓ Add file : gates.v
  - ✓ New file: fa\_v2.v, clb4.v, cla4.v, tb\_cla4.v



## **Basic Logic Gates (1/2)**

#### > Inverter

```
module _inv(a,y);
input a;
output y;
assign y=~a;
endmodule
```

#### > 2-to-1 nand gate

```
module _nand2(a,b,y);
input a,b;
output y;
assign y=~(a&b);
endmodule
```

#### > 2-to-1 and gate

```
module _and2(a,b,y);
input a,b;
output y;
assign y=a&b;
endmodule
```

#### > 2-to-1 or gate

```
module _or2(a,b,y);
input a,b;
output y;
assign y=a|b;
endmodule
```

#### > 2-to-1 xor gate

```
module _xor2(a,b,y);
input a, b;
output y;
wire inv_a, inv_b;
wire w0, w1;
_inv U0_inv(.a(a), .y(inv_a));
_inv U1_inv(.a(b), .y(inv_b));
_and2 U2_and2(.a(inv_a), .b(b), .y(w0));
_and2 U3_and2(.a(a),.b(inv_b), .y(w1));
_or2 U4_or2(.a(w0), .b(w1),.y(y));
endmodule
```

### **Basic Logic Gates (2/2)**

- > 3-to-1 and gate
  module \_and3(a,b,c,y);
  input a,b,c;
  output y;
  assign y=a&b&c;
  endmodule
- 4-to-1 and gate module \_and4(a,b,c,d,y); input a,b,c,d; output y; assign y=a&b&c&d; endmodule
- 5-to-1 and gate module \_and5(a,b,c,d,e,y); input a,b,c,d,e; output y; assign y=a&b&c&d&e; endmodule

- 3-to-1 or gate module \_or3(a,b,c,y); input a,b,c; output y; assign y=a|b|c; endmodule
- > 4-to-1 or gate
  module \_or4(a,b,c,d,y);
  input a,b,c,d;
  output y;
  assign y=a|b|c|d;
  endmodule
- 5-to-1 or gate
  module \_or5(a,b,c,d,e,y);
  input a,b,c,d,e;
  output y;
  assign y=a|b|c|d|e;
  endmodule

#### **Revision of Full Adder**

#### > Full Adder

- ✓ RCA에서 작성했던 full adder와 다르게 CLA에서는 full adder의 carry out 이 필요하지 않다.
- ✓ module name : fa\_v2
- ✓ Exclusive or gate 2개를 instance하여 작성한다.

|    | Output |   |   |
|----|--------|---|---|
| Ci | a      | b | S |
| 0  | 0      | 0 | 0 |
| 0  | 0      | 1 | 1 |
| 0  | 1      | 0 | 1 |
| 0  | 1      | 1 | 0 |
| 1  | 0      | 0 | 1 |
| 1  | 0      | 1 | 0 |
| 1  | 1      | 0 | 0 |
| 1  | 1      | 1 | 1 |

```
module fa_v2(a,b,ci,s);
input a,b,ci;
output s;
wire w0;
```

#### **Instances**

endmodule

#### Carry Look-ahead Block (1/2)

> Module name : clb4



```
module clb4 (a, b, ci, c1, c2, c3, co);
 input [3:0]a,b;
 input ci;
 output c1, c2, c3, co;
 wire [3:0] q,p;
 wire w0 c1;
 wire w0 c2, w1 c2;
 wire w0 c3, w1 c3, w2 c3;
 wire w0 co, w1 co, w2 co, w3 co;
  // Generate
  Instances about generate signal (Gi)
   // Propagate
  Instances about propagate signal (Pi)
```

#### Carry Look-ahead Block (2/2)

```
// c1 = g[0] | (p[0] & ci);
                           Instances about c1
 // c2 = g[1] | (p[1] & g[0]) | (p[1] & p[0] & ci);
                           Instances about c2
 // c3 = g[2] | (p[2] & g[1]) | (p[2] & p[1] & g[0]) | (p[2] & p[1] & p[0] & ci);
                           Instances about c3
 // co = q[3]
 // | (p[3] \& g[2])
 // | (p[3] & p[2] & g[1])
 // | (p[3] & p[2] & p[1] & g[0])
 // | (p[3] & p[2] & p[1] & p[0] & ci)
                           Instances about co
endmodule
```

#### **Carry Look-ahead Adder**

> cla4



```
module cla4(a, b, ci, s, co);
  input [3:0] a, b;
  input ci;
  output [3:0] s;
  output co;

wire [3:0] c;

fa_v2 U0_fa
  fa_v2 U1_fa
  fa_v2 U2_fa
  fa_v2 U3_fa
  clb4 U4_clb4
endmodule
Instances of fa_v2 and clb4
```

#### **Testbench**

#### > Testbench

✓ Functional simulation을 수행

```
`timescale 1ns/100ps
module tb cla4;
  reg [3:0] tb a, tb b;
  reg tb ci;
 wire [3:0] tb s;
  wire tb co;
  wire [4:0] tb result;
  assign tb result = {tb co, tb s};
  cla4 U0 cla4(.a(tb a), .b(tb b), .ci(tb ci), .s(tb s), .co(tb co));
  initial
  begin
```

Testbench

end endmodule

## RTL Viewer (1/2)



## RTL Viewer (2/2)



## **Compilation Report**

> RCA와 비교하여 본다.

| Flow Status                     | Successful                                  |
|---------------------------------|---------------------------------------------|
| Quartus Prime Version           | 15.1.0 Build 185 10/21/2015 SJ Lite Edition |
| Revision Name                   |                                             |
| Top-level Entity Name           | cla4                                        |
| Family                          | Cyclone V                                   |
| Device                          | 5CSXFC6D6F31C6                              |
| Timing Models                   | Final                                       |
| Logic utilization (in ALMs)     | N/A                                         |
| Total registers                 | 0                                           |
| Total pins                      | 14                                          |
| Total virtual pins              | 0                                           |
| Total block memory bits         | 0                                           |
| Total DSP Blocks                | 0                                           |
| Total HSSI RX PCSs              | 0                                           |
| Total HSSI PMA RX Deserializers | 0                                           |
| Total HSSI TX PCSs              | 0                                           |
| Total HSSI PMA TX Serializers   | 0                                           |
| Total PLLs                      | 0                                           |
| Total DLLs                      | 0                                           |
| I .                             |                                             |

Timing Analysis of 32-bit CLA

## **PRACTICE II**

#### **Timing Analysis**

- > Timing analysis
  - ✓ A process of analyzing delays in a logic circuit to determine the conditions under which the circuit operates reliably
  - $\checkmark$  These conditions include, but are not limited to, the maximum clock frequency( $f_{max}$ ) for which the circuit will produce a correct output



### **Timing Analysis of CLA**

- New Project Wizard
  - ✓ Project name : cla\_clk
  - ✓ Family & Device: Cyclone V 5CSXFC6D6F31C6(밑에서 6번째)
- Verilog file
  - ✓ Add file: gates.v, fa\_v2.v, clb4.v, cla4.v
  - ✓ New file : cla32.v, cla\_clk.v, tb\_cla\_clk.v

#### 32-bit CLA

- > 32-bit CLA
  - ✓ File name : cla32.v Module name : cla32
  - ✓ 앞서 구현한 4-bit cla 8개를 instance하여 직렬로 연결하여 구현



```
module cla32(a, b, ci, s, co);
  input [31:0] a, b;
  input ci;
  output [31:0] s;
  output co;

wire c1, c2, c3, c4, c5, c6, c7;
```

Instance of cla4

endmodule

p. 20

## CLA with Register (1/2)

> cla\_clk module

✓ 32-bit cla에 앞 뒤로 flip-flop을 추가하여 clock과 연결하는 module

✓ 해당 모듈에서 clock을 인가하여 valid한 결과가 나오는 데 필요한 clock

period를 확인하는 게 목적



#### CLA with Register (2/2)

> cla\_clk module





#### **Testbench**

```
`timescale 1ns/100ps
module tb cla clk;
      clk;
 reg
 reg [31:0] tb a, tb b;
 reg tb ci;
 wire [31:0] tb s cla;
 wire tb co cla;
 parameter STEP = 10;
 cla clk U0 cla clk(.clk(clk), .a(tb a), .b(tb b), .ci(tb ci),
        .s cla(tb s cla), .co cla(tb co cla));
 always #(STEP/2) clk = ~clk;
 initial
 begin
                                Testbench
 end
endmodule
```



#### **RTL Viewer**



## **Compilation Report**

#### > Flow Summary

| Flow Summary                    |                                             |
|---------------------------------|---------------------------------------------|
| Flow Status                     | Successful -                                |
| Quartus Prime Version           | 15.1.0 Build 185 10/21/2015 SJ Lite Edition |
| Revision Name                   |                                             |
| Top-level Entity Name           | cla_clk                                     |
| Family                          | Cyclone V                                   |
| Device                          | 5CSXFC6D6F31C6                              |
| Timing Models                   | Final                                       |
| Logic utilization (in ALMs)     | 48 / 41,910 ( < 1 % )                       |
| Total registers                 | 98                                          |
| Total pins                      | 99 / 499 ( 20 % )                           |
| Total virtual pins              | 0                                           |
| Total block memory bits         | 0 / 5,662,720 ( 0 % )                       |
| Total DSP Blocks                | 0 / 112 ( 0 % )                             |
| Total HSSI RX PCSs              | 0/9(0%)                                     |
| Total HSSI PMA RX Deserializers | 0/9(0%)                                     |
| Total HSSITX PCSs               | 0/9(0%)                                     |
| Total HSSI PMA TX Serializers   | 0/9(0%)                                     |
| Total PLLs                      | 0 / 15 ( 0 % )                              |
| Total DLLs                      | 0/4(0%)                                     |

### **TimeQuest Timing Analyzer (1/2)**

➤ Tools → TimeQuest Timing Analyzer





## **TimeQuest Timing Analyzer (2/2)**

Report not available

#### > TimeQuest

- ✓ Report pane & Tasks Pane
- √ Report pane
  - Contains any reports generated when using the tool
- ✓ Tasks pane
  - Contains a sequence of actions that can be performed to obtain timing reports

#### ✓ Double click

#### 1. Create Timing Netlist

To create a timing netlist, which will be used to perform the analysis.

#### 2. Read SDC File

- To instruct the analyzer to read a Synopsys Design Contraints(SDC) file and apply the constantly analysis.
- Specifying the constraints enables the analyzer to determine which parts of the design will operate correctly and which will not.
- Initially, no constraints are specified and the default constraint of 1 GHz on the clock signal is applied automatically.

#### 3. Update Timing Netlist

To use the specified constraints to determine which parts of the circuit fail to meet them.



## Timing Analysis of CLA (1/11)

- Double click
  - ✓ Report Setup Summary

| Slow 1100mV 85C Model |       |        |               |  |
|-----------------------|-------|--------|---------------|--|
|                       | Clock | Slack  | End Point TNS |  |
| 1                     | clock | -3.496 | -75.364       |  |



- ✓ Slack and TNS(Total Negative Slack)
  - Indicate how well the design meets setup constraints for each clock domain
    - Slack shows the difference between the time a signal is required to arrive at a destination FF, as per the desired clock period, and the actual arrival time.
    - When the slack is negative, the path takes too long to compute, and the timing is considered to violate the clock constraint.

## Timing Analysis of CLA (2/11)

#### > Report Timing





### Timing Analysis of CLA (3/11)

> Setup: clock – Summary of Paths



### Timing Analysis of CLA (4/11)

- > Setup: clock waveform
  - ✓ Slack이 음수이기 때문에 clock을 조절할 필요가 발생



#### Timing Analysis of CLA (5/11)

➤ Constraints → Create Clock



CLA module의 clock signal

name을 적을 것 Create Clock Clock name: clock Period: ns Waveform edges Rising: ns Falling: ns 0.00 3.50 7.00 Targets: clock Don't overwrite existing clocks on target nodes SDC command: | create\_clock -name clock -period 7 clock Run Help Cancel

#### Timing Analysis of CLA (6/11)

#### > Double clock

#### Write SDC File





#### Timing Analysis of CLA (7/11)

> Assignments > Settings

Assignments Processing Tools Window Help

◆ Device...

✓ Settings...

Ctrl+Shift+E

Assignment Editor

Ctrl+Shift+A

Ctrl+Shift+N

➤ TimeQuest Timing Analyzer → Add sdc file



#### Timing Analysis of CLA (8/11)

> Recompile



➤ Tools → TimeQuest Timing Analyzer



## Timing Analysis of CLA (9/11)

- > Double click
  - ✓ Create Timing Netlist
  - ✓ Read SDC File
  - ✓ Update Timing Netlist
  - ✓ Report Setup Summary







### Timing Analysis of CLA (10/11)

- Setup: clock
  - ✓ Waveform에서 slack이 양수이기 때문에 violation이 발생하지 않음을 확인



### Timing Analysis of CLA (11/11)

- > Double click
  - ✓ Report Fmax Summary



✓ 해당 모듈(cla\_clk)에서 violation이 발생하지 않는 최대의 frequency는 162.34 MHz인 것을 확인



Timing Analysis of 32-bit RCA

### **PRACTICE III**

### **Timing Analysis of RCA**

- New Project Wizard
  - ✓ Project name : rca\_clk
  - ✓ Family & Device: Cyclone V 5CSXFC6D6F31C6(밑에서 6번째)
- Verilog file
  - ✓ Add file: gates.v, ha.v, fa.v,
  - ✓ New file: rca4.v, rca32.v, rca\_clk.v



### **4-bits Ripple Carry Adder**

#### > 4-bits RCA

```
module rca4(a, b, ci, s, co);
  input [3:0] a,b;
  input ci;
  output [3:0] s;
  output co;

wire [2:0] c;

fa U0_fa(.a(a[0]), .b(b[0]), .ci(ci),.s(s[0]), .co(c[0]));
  fa U1_fa(.a(a[1]), .b(b[1]), .ci(c[0]),.s(s[1]), .co(c[1]));
  fa U2_fa(.a(a[2]), .b(b[2]), .ci(c[1]),.s(s[2]), .co(c[2]));
  fa U3_fa(.a(a[3]), .b(b[3]), .ci(c[2]),.s(s[3]), .co(co));

endmodule
```

```
module fa(a,b, ci, s, co);
  input a, b, ci;
  output s, co;

wire [2:0]w;

ha U0_ha(.a(b), .b(ci), .s(w[0]), .co(w[1]));
  ha U1_ha(.a(a), .b(w[0]), .s(s), .co(w[2]));
  _or2 U2_or(.a(w[1]),.b(w[2]), .y(co));
endmodule
```

```
module ha(a, b, s, co);
  input a, b;
  output s, co;
  assign s = a ^ b;
  assign co = a & b;
endmodule
```

ha의 경우, 위와 같이 assign 구문을 사용하는 방법으로 변경한다.

### **32-bits Ripple Carry Adder**

- > 32-bits RCA
  - ✓ File name: rca32.v Module name: rca32
  - ✓ 앞서 구현한 4-bit rca 8개를 instance하여 직렬로 연결하여 구현



endmodule ab2, p. 42

### **RCA** with Register

> rca\_clk module



```
module rca clk(clk,a,b,ci,s,co);
  input
                      clk;
  input [31:0]
                      a,b;
  input
                      ci;
  output [31:0]
                       s;
  output
                       co;
  reg [31:0] reg a, reg b;
             reg ci;
  reg
  reg [31:0] reg s;
               reg co;
  reg
  wire [31:0] wire s;
  wire wire co;
  always@(posedge clk)
  begin
                      always
  end
                Instance of rca32
                       assign
endmodule
```

#### **Testbench**

```
`timescale 1ns/100ps
module tb rca clk;
 reg clk;
 reg [31:0] tb a, tb b;
 reg tb ci;
 wire [31:0] tb s;
 wire tb co;
 parameter STEP = 10;
 rca clk U0 rca clk(.clk(clk), .a(tb a), .b(tb b), .ci(tb ci),
       .s(tb s), .co rca(tb co));
 always # (STEP/2) clk = ~clk;
 initial
 begin
                                Testbench
 end
endmodule
```

### **RTL Viewer**



### **Compilation Report**

- > Flow Summary
  - ✓ cla\_clk module과 크기를 비교하여 본다.

| low Summary                    |                                             |
|--------------------------------|---------------------------------------------|
| low Status                     | Successful -                                |
| Quartus Prime Version          | 15.1.0 Build 185 10/21/2015 SJ Lite Edition |
| Revision Name                  |                                             |
| op-level Entity Name           | rca_clk                                     |
| amily                          | Cyclone V                                   |
| )evice                         | 5CSXFC6D6F31C6                              |
| iming Models                   | Final                                       |
| ogic utilization (in ALMs)     | 37 / 41,910 ( < 1 % )                       |
| otal registers                 | 98                                          |
| otal pins                      | 99 / 499 ( 20 % )                           |
| otal virtual pins              | 0                                           |
| otal block memory bits         | 0 / 5,662,720 ( 0 % )                       |
| otal DSP Blocks                | 0 / 112 ( 0 % )                             |
| otal HSSI RX PCSs              | 0/9(0%)                                     |
| otal HSSI PMA RX Deserializers | 0/9(0%)                                     |
| otal HSSITX PCSs               | 0/9(0%)                                     |
| otal HSSI PMA TX Serializers   | 0/9(0%)                                     |
| otal PLLs                      | 0 / 15 ( 0 % )                              |
| otal DLLs                      | 0/4(0%)                                     |

### **Timing Analysis of RCA(Cont.)**

- > TimeQuest
  - ✓ CLA에서 했던 방법처럼 TimeQuest를 사용하여 timing을 분석한다.



| Slow 1100mV 85C Model |      |                 |            |      |  |  |  |  |
|-----------------------|------|-----------------|------------|------|--|--|--|--|
|                       | Fmax | Restricted Fmax | Clock Name | Note |  |  |  |  |
| 1                     |      | ?               |            |      |  |  |  |  |

### **Assignment 3**

- > Report
  - ✓ 자세한 사항은 lab document 참고
- > Submission
  - ✓ 과제 기한은 공지 참고
  - ✓ 늦은 숙제는 제출 이틀 후 까지만 받음(20% 감점)

# 채점기준

| 세부사항          |                                                          | 점수  | 최<br>상 | 상  | 장  | 하 | 최하 |
|---------------|----------------------------------------------------------|-----|--------|----|----|---|----|
| 소스코드          | Source code가 잘 작성 되었는가?<br>(Structural design으로 작성되었는가?) | 10  | 10     | 8  | 5  | 3 | 0  |
|               | 주석을 적절히 달았는가?<br>(반드시 영어로 주석 작성)                         | 20  | 20     | 15 | 10 | 5 | 0  |
| 설계검증<br>(보고서) | 보고서를 성실히 작성하였는가?<br>(보고서 형식에 맞추어 작성)                     | 30  | 30     | 20 | 10 | 5 | 0  |
|               | 합성결과를 설명하였는가?                                            | 10  | 10     | 8  | 5  | 3 | 0  |
|               | 검증을 제대로 수행하였는가?<br>(모든 입력 조합, waveform 설명)               | 30  | 30     | 20 | 10 | 5 | 0  |
| 총점            |                                                          | 100 |        |    |    |   |    |

### **References**

- ➤ Altera Co., <u>www.altera.com/</u>
- > 이준환, 디지털논리회로2 강의자료, 광운대학교, 컴퓨터 공학과, 2021

Q&A

## **THANK YOU**