#### **Half Adder**

## **CODE:**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;

entity half_adder is
    Port ( a : in STD_LOGIC;
        b : in STD_LOGIC;
        sum : out STD_LOGIC;
        carry : out STD_LOGIC);
end half_adder;

architecture Behavioral of half_adder is

begin
sum<=a xor b;
carry<=a and b;

end Behavioral;</pre>
```

#### **PIN LOCK:**

```
set_property PACKAGE_PIN R2 [get_ports a]
set_property PACKAGE_PIN T1 [get_ports b]
set_property PACKAGE_PIN U16 [get_ports carry]
set_property PACKAGE_PIN E19 [get_ports sum]
set_property IOSTANDARD LVCMOS33 [get_ports a]
set_property IOSTANDARD LVCMOS33 [get_ports b]
set_property IOSTANDARD LVCMOS33 [get_ports carry]
set_property IOSTANDARD LVCMOS33 [get_ports sum]
```

# **POWER CONSUMPTION:**



# **SCHEMATIC:**



# **SIMULATION:**



```
CODE:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_arith.ALL;
use IEEE.STD_LOGIC_unsigned.ALL;
entity alu is
  Port ( areg,breg : in STD_LOGIC_VECTOR (3 downto 0);
     cin,al: in STD_LOGIC;
      op: in STD_LOGIC_VECTOR (1 downto 0);
     dout : out STD_LOGIC_VECTOR (3 downto 0);
      cout : out STD_LOGIC);
end alu;
architecture Behavioral of alu is
signal at ,bt,dt:std_logic_vector(4 downto 0);
begin
at<='0'&areg;
bt<='0'&breg;
process(at,bt,cin,al,op)
begin
if al='0' then
case op is
when "00" => dt<=at+bt;
when "01" => dt<=at+bt+cin;
when "10" => dt<=at-bt;
when "11" => dt<=at-bt-cin;
when others =>null;
end case;
else
case op is
when "00" => dt<=at and bt;
when "01" => dt<=at or bt;
when "10" => dt<=at xor bt;
when "11" => dt<= not at;
when others =>null;
end case;
end if;
end process;
cout <= dt(4);
dout<=dt(3 downto 0);</pre>
end Behavioral;
```

#### **PIN LOCK:**

```
set property PACKAGE PIN T1 [get ports areg[2]]
set_property PACKAGE_PIN U1 [get_ports areg[1]]
set property PACKAGE PIN W2 [get ports areg[0]]
set property PACKAGE PIN R3 [get ports breg[3]]
set_property PACKAGE_PIN T2 [get_ports breg[2]]
set property PACKAGE PIN T3 [get ports breg[1]]
set_property PACKAGE_PIN V2 [get_ports breg[0]]
set property PACKAGE PIN V17 [get ports cin]
set_property PACKAGE_PIN V16 [get_ports al]
set property PACKAGE PIN W17 [get ports op[1]]
set property PACKAGE PIN W16 [get ports op[0]]
set property PACKAGE PIN V19 [get ports dout[3]]
set_property PACKAGE_PIN U19 [get_ports dout[2]]
set_property PACKAGE_PIN E19 [get_ports dout[1]]
set_property PACKAGE_PIN U16 [get_ports dout[0]]
set_property PACKAGE_PIN L1 [get_port cout]
set property IOSTANDARD LVCMOS33 [get_ports {areg[3]}]
set property IOSTANDARD LVCMOS33 [get_ports {areg[2]}]
set_property IOSTANDARD LVCMOS33 [get_ports {areg[1]}]
set_property IOSTANDARD LVCMOS33 [get_ports {areg[0]}]
set property IOSTANDARD LVCMOS33 [get ports {breg[3]}]
set_property IOSTANDARD LVCMOS33 [get_ports {breg[2]}]
set property IOSTANDARD LVCMOS33 [get ports {breg[1]}]
set_property IOSTANDARD LVCMOS33 [get_ports {breg[0]}]
set property IOSTANDARD LVCMOS33 [get ports {cin}]
set property IOSTANDARD LVCMOS33 [get_ports {al}]
set property IOSTANDARD LVCMOS33 [get ports {op[1]}]
set property IOSTANDARD LVCMOS33 [get ports {op[0]}]
set_property IOSTANDARD LVCMOS33 [get_ports {dout[3]}]
set_property IOSTANDARD LVCMOS33 [get_ports {dout[2]}]
set_property IOSTANDARD LVCMOS33 [get_ports {dout[1]}]
set property IOSTANDARD LVCMOS33 [get ports {dout[0]}]
set_property IOSTANDARD LVCMOS33 [get_ports {cout}]
```

set property PACKAGE PIN R2 [get ports areg[3]]



# **SCHEMATIC:**



# **SIMULATION:**



#### **DISPLAY**

# CODE:

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_arith.ALL;
use IEEE.STD_LOGIC_unsigned.ALL;
entity display is
  Port ( clk,rst : in STD_LOGIC;
      data: out STD_LOGIC_VECTOR (7 downto 0);
      sw1 : out STD_LOGIC_VECTOR (3 downto 0));
end display;
architecture Behavioral of display is
signal tmp: STD_LOGIC_VECTOR (23 downto 0);
signal sclk,srst : STD_LOGIC;
signal sw : STD_LOGIC_VECTOR (1 downto 0);
begin
process(clk,rst)
begin
if clk='1' and clk'event then
if rst='1' then
tmp <= x"00000";
srst<='1';
sclk<='0';
else
tmp<=tmp+1;
if tmp(23)='1' then
srst <= '0';
end if;
sclk <= tmp(22);
end if;
end if;
end process;
process(sclk,srst)
begin
if sclk='1' and sclk'event then
if srst='1' then
sw <="00";
else
case sw is
```

```
when "00" => data <= "11111001"; sw1 <= "1110";
when "01" => data <= "10100100"; sw1 <= "1101";
when "10" => data <= "10110000"; sw1 <= "1011";
when "11" => data <= "10011001"; sw1 <= "0111";
when others => null;
end case;
sw \le sw + 1;
end if;
end if:
end process;
end Behavioral;
PIN LOCK:
set_property PACKAGE_PIN w5 [get_ports clk]
set property PACKAGE PIN w16 [get ports rst ]
set_property PACKAGE_PIN w7 [get_ports data[0]]
set property PACKAGE PIN w6 [get ports data[1]]
set_property PACKAGE_PIN u8 [get_ports data[2]]
set property PACKAGE PIN v8 [get ports data[3]]
set_property PACKAGE_PIN u5 [get_ports data[4]]
set_property PACKAGE_PIN v5 [get_ports data[5]]
set_property PACKAGE_PIN u7 [get_ports data[6]]
set_property PACKAGE_PIN v7 [get_ports data[7]]
set_property PACKAGE_PIN w4 [get_ports sw1[0]]
set_property PACKAGE_PIN v4 [get_ports sw1[1] ]
set property PACKAGE PIN u4 [get ports sw1[2]]
set_property PACKAGE_PIN u2 [get_ports sw1[3] ]
set_property IOSTANDARD LVCMOS33 [get_ports {clk}]
set_property IOSTANDARD LVCMOS33 [get_ports {rst}]
set property IOSTANDARD LVCMOS33 [get_ports {data[0]}]
set property IOSTANDARD LVCMOS33 [get_ports {data[1]}]
set property IOSTANDARD LVCMOS33 [get_ports {data[2]}]
set property IOSTANDARD LVCMOS33 [get_ports {data[3]}]
set property IOSTANDARD LVCMOS33 [get_ports {data[4]}]
set property IOSTANDARD LVCMOS33 [get_ports {data[5]}]
set property IOSTANDARD LVCMOS33 [get ports {data[6]}]
set property IOSTANDARD LVCMOS33 [get_ports {data[7]}]
set_property IOSTANDARD LVCMOS33 [get_ports {sw1[0]} ]
set_property IOSTANDARD LVCMOS33 [get_ports {sw1[1]}]
set_property IOSTANDARD LVCMOS33 [get_ports {sw1[2]}]
set property IOSTANDARD LVCMOS33 [get ports {sw1[3]}]
```



# **SCHEMATIC:**



#### **COUNTER**

# CODE: library IEEE; use IEEE.STD\_LOGIC\_1164.ALL; use IEEE.STD\_LOGIC\_unsigned.ALL; use IEEE.STD\_LOGIC\_arith.ALL; entity counter is Port (clk,rst: in STD\_LOGIC; y: out STD\_LOGIC\_VECTOR (7 downto 0)); end counter; architecture Behavioral of counter is signal tmp: std\_logic\_vector(23 downto 0); signal sclk,srst : std\_logic; signal yt:std\_logic\_vector(7 downto 0); begin process(clk,rst) begin if clk='1' and clk'event then if rst='1' then $tmp \le x"000000";$ srst <= '1'; sclk <= '0'; else tmp <= tmp + 1; if tmp(23) = '1' thensrst <= '0'; end if; $sclk \le tmp(22);$ end if; end if; end process; process(sclk,srst) begin if sclk ='1' and sclk'event then if srst='1' then $yt \le x''00'';$ else $yt \le yt + 1;$ end if; end if; end process;

y <= yt;

#### end Behavioral;

#### **PIN LOCK:**

```
set_property PACKAGE_PIN w5 [get_ports clk]
set_property PACKAGE_PIN w16 [get_ports rst]
set_property PACKAGE_PIN U16 [get_ports y[0]]
set_property PACKAGE_PIN E19 [get_ports y[1]]
set_property PACKAGE_PIN U19 [get_ports y[2]]
set_property PACKAGE_PIN V19 [get_ports y[3]]
set_property PACKAGE_PIN W18 [get_ports y[4]]
set_property PACKAGE_PIN U15 [get_ports y[5]]
set_property PACKAGE_PIN U14 [get_ports y[6]]
set_property PACKAGE_PIN V14 [get_ports y[7]]
```

set\_property IOSTANDARD LVCMOS33 [get\_ports {clk}] set\_property IOSTANDARD LVCMOS33 [get\_ports {rst}] set\_property IOSTANDARD LVCMOS33 [get\_ports {y[0]}] set\_property IOSTANDARD LVCMOS33 [get\_ports {y[1]}] set\_property IOSTANDARD LVCMOS33 [get\_ports {y[2]}] set\_property IOSTANDARD LVCMOS33 [get\_ports {y[3]}] set\_property IOSTANDARD LVCMOS33 [get\_ports {y[4]}] set\_property IOSTANDARD LVCMOS33 [get\_ports {y[5]}] set\_property IOSTANDARD LVCMOS33 [get\_ports {y[6]}] set\_property IOSTANDARD LVCMOS33 [get\_ports {y[6]}]

#### **POWER CONSUMPTION:**



#### **SCHEMATIC:**



#### **FIFO**

```
CODE:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_unsigned.ALL;
use IEEE.STD_LOGIC_arith.ALL;
entity fifo is
  Port ( din : in STD_LOGIC_VECTOR (3 downto 0);
      dout : out STD_LOGIC_VECTOR (3 downto 0);
      rw,rst,clk: in STD_LOGIC);
end fifo;
architecture Behavioral of fifo is
type mem is array (0 to 3) of std_logic_vector(3 downto 0);
signal add: std_logic_vector(1 downto 0);
signal a:mem;
begin
process(clk, rst)
begin
if clk='1' and clk'event then
if rst='1' then
add<="00";
else
if rw='0' then
case add is
when "00" => a(0) \le din;
when "01" => a(1) \le din;
when "10" => a(2) \le din;
when "11" => a(3) \le din;
when others => null;
end case;
add \le add+1;
else
case add is
when "00" => dout <= a(0);
when "01" => dout <= a(1);
when "10" => dout <= a(2);
when "11" => dout <= a(3);
when others => null;
end case;
add<= add+1;
end if;
```

```
end if:
end if;
end process;
end Behavioral;
PIN LOCK:
set property CLOCK DEDICATED ROUTE FALSE [get nets clk IBUF]
set property PACKAGE PIN R2 [get ports clk]
set property PACKAGE PIN T1 [get ports rst ]
set_property PACKAGE_PIN U1 [get_ports rw ]
set property PACKAGE PIN V17 [get ports din[0]]
set_property PACKAGE_PIN V16 [get_ports din[1] ]
set property PACKAGE PIN W16 [get ports din[2]]
set property PACKAGE PIN W17 [get ports din[3]]
set_property PACKAGE_PIN U16 [get_ports dout[0]]
set property PACKAGE PIN E19 [get ports dout[1]]
set_property PACKAGE_PIN U19 [get_ports dout[2]]
set property PACKAGE PIN V19 [get ports dout[3]]
set property IOSTANDARD LVCMOS33 [get ports {clk}]
set property IOSTANDARD LVCMOS33 [get_ports {rst}]
set_property IOSTANDARD LVCMOS33 [get_ports {rw}]
set_property IOSTANDARD LVCMOS33 [get_ports {din[0]}]
set_property IOSTANDARD LVCMOS33 [get_ports {din[1]}]
set_property IOSTANDARD LVCMOS33 [get_ports {din[2]}]
set_property IOSTANDARD LVCMOS33 [get_ports {din[3]}]
set property IOSTANDARD LVCMOS33 [get_ports {dout[0]}]
set property IOSTANDARD LVCMOS33 [get ports {dout[1]}]
set_property IOSTANDARD LVCMOS33 [get_ports {dout[2]}]
set_property IOSTANDARD LVCMOS33 [get_ports {dout[3]}]
```



#### **SCHEMATIC:**



# **SIMULATION:**



# **Universal Shift Register**

```
CODE:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity shift reg is
  Port (din:inSTD_LOGIC_VECTOR (3 downto 0);
     dsl: in STD LOGIC;
     dsr:in STD LOGIC;
     q: out STD_LOGIC_VECTOR (3 downto 0);
     rst: in STD_LOGIC;
     clk: in STD LOGIC;
     mode: in STD_LOGIC_VECTOR (1 downto 0));
end shift reg;
architecture Behavioral of shift_reg is
signal count:integer:=1;
signal tmp: std_logic:='0';
signal tep: std logic vector(3 downto 0);
signal clock_out : std_logic;
begin
p1:process(clk)
begin
if clk='1' and clk'event then
count<= count + 1;
if(count= 25000000)
then
tmp <= NOT tmp;
count <=1;
end if;
end if;
clock_out <= tmp;
end process p1;
p2:process(clock out, rst,dsl,dsr, din, mode)
begin
if rst = '1' then
tep <= "0000";
elsif( clock_out='1' and clock_out'event) then
case mode is
when "00" => tep <= din; --parallel load
when "01" => tep <= dsr & tep(3 downto 1); --right shift
when "10" => tep <= tep (2 downto 0) & dsl;
when others => null;
```

end case;

```
end if:
end process p2;
q<=tep;
end Behavioral;
PIN LOCK:
set property PACKAGE PIN W2 [get ports {din[0]}]
set property PACKAGE PIN U1 [get ports {din[1]}]
set_property PACKAGE_PIN T1 [get_ports {din[2]}]
set_property PACKAGE_PIN R2 [get_ports {din[3]}]
set_property PACKAGE_PIN R3 [get_ports dsl]
set_property PACKAGE_PIN T2 [get_ports dsr]
set_property PACKAGE_PIN V2 [get_ports {mode[0]}]
set property PACKAGE PIN T3 [get ports {mode[1]}]
set property PACKAGE PIN W13 [get ports rst]
set_property PACKAGE_PIN W5 [get_ports clk]
set_property PACKAGE_PIN V19 [get_ports {q[3]}]
set property PACKAGE PIN U19 [get ports {q[2]}]
set_property PACKAGE_PIN E19 [get_ports {q[1]}]
set_property PACKAGE_PIN U16 [get_ports {q[0]}]
set_property IOSTANDARD LVCMOS33 [get_ports {din[3]}]
set property IOSTANDARD LVCMOS33 [get ports {din[2]}]
set property IOSTANDARD LVCMOS33 [get_ports {din[1]}]
set_property IOSTANDARD LVCMOS33 [get_ports {din[0]}]
set_property IOSTANDARD LVCMOS33 [get_ports {mode[1]}]
set_property IOSTANDARD LVCMOS33 [get_ports {mode[0]}]
set property IOSTANDARD LVCMOS33 [get_ports {q[3]}]
set_property IOSTANDARD LVCMOS33 [get_ports {q[2]}]
set property IOSTANDARD LVCMOS33 [get ports {q[1]}]
set_property IOSTANDARD LVCMOS33 [get_ports {q[0]}]
set property IOSTANDARD LVCMOS33 [get ports clk]
```

set\_property IOSTANDARD LVCMOS33 [get\_ports dsl]



# **SCHEMATIC:**



#### **INVETER**



#### **NAND**





# **NOR**





# **Half Adder**





## 2:1 MUX



