### **Datasheet**

### MM32F013x

## 32-Bit Microcontroller Based on ARM® Cortex® M0

Version: 1.00

### Content

| 1 | Gen   | eral Intr | roduction                                                       | 1  |
|---|-------|-----------|-----------------------------------------------------------------|----|
|   | 1.1   | Introdu   | ction                                                           | 1  |
|   | 1.2   | Produc    | ct Characteristics                                              | 1  |
| 2 | Spe   | cificatio | on                                                              | 4  |
|   | 2.1   | Device    | Comparison                                                      | 4  |
|   | 2.2   | Introdu   | ction                                                           | 5  |
|   |       | 2.2.1     | ARM Cortex-M0 as the Kernel with Embedded Flash Memory and SRAM | 6  |
|   |       | 2.2.2     | Embedded Flash Memory                                           | 6  |
|   |       | 2.2.3     | Embedded SRAM                                                   | 6  |
|   |       | 2.2.4     | CRC (Cyclical Redundancy Check) Computing Unit                  | 6  |
|   |       | 2.2.5     | Nested Vectored Interrupt Controller (NVIC)                     | 6  |
|   |       | 2.2.6     | External Interrupt/Event Controller (EXTI)                      | 7  |
|   |       | 2.2.7     | Clock and Startup                                               | 7  |
|   |       | 2.2.8     | Boot Mode                                                       | 7  |
|   |       | 2.2.9     | Scheme of Power Supply                                          | 7  |
|   |       | 2.2.10    | Power Supply Monitor                                            | 8  |
|   |       | 2.2.11    | Voltage Regulator                                               | 8  |
|   |       | 2.2.12    | Low-power modes                                                 | 8  |
|   |       | 2.2.13    | DMA                                                             | 9  |
|   |       | 2.2.14    | Real Time Clock (RTC)                                           | 9  |
|   |       | 2.2.15    | Backup Register                                                 | 9  |
|   |       | 2.2.16    | Timers and Watchdog                                             | 9  |
|   |       | 2.2.17    | Universal Asynchronous Receiver and Transmitter (UART)          | 12 |
|   |       | 2.2.18    | I2C Bus                                                         | 13 |
|   |       | 2.2.19    | Serial Peripheral Interface (SPI)                               | 13 |
|   |       | 2.2.20    | Universal Serial Bus (USB)                                      | 13 |
|   |       | 2.2.21    | Controller Area Network (CAN)                                   | 13 |
|   |       | 2.2.22    | General Purpose Input/Output Interface (GPIO)                   | 13 |
|   |       | 2.2.23    | Analog-to-Digital Converter(ADC)                                | 13 |
|   |       | 2.2.24    | Temperature Sensor                                              | 14 |
|   |       | 2.2.25    | Serial Wire Debug Port (SW-DP)                                  | 14 |
|   |       | 2.2.26    | Comparator (COMP)                                               | 14 |
| 3 | Pin ( | definitio | on                                                              | 17 |
| 4 | Mem   | nory ma   | pping                                                           | 30 |
| 5 | Elec  | trical cl | haracteristics                                                  | 32 |
|   | 5.1   |           | ondition                                                        |    |
|   | 0     | 5.1.1     | Typical Value                                                   |    |
|   |       | 5.1.2     | Typical curve                                                   |    |
|   |       | 5.1.3     | Load Capacitance                                                |    |
|   |       | 5.1.4     | Input Voltage on Pin                                            |    |
|   |       | 5.1.5     | Power Supply Scheme                                             |    |
|   |       | 20        |                                                                 | -  |

| 8 | Revi | ision Re | ecords                                                     | 73 |
|---|------|----------|------------------------------------------------------------|----|
| 7 | Mod  | el Desi  | gnation                                                    | 72 |
|   | 6.4  | Packag   | ge QFN32                                                   | 70 |
|   | 6.3  | Packag   | ge LQFP32                                                  | 68 |
|   | 6.2  | Packag   | ge LQFP48                                                  | 66 |
|   | 6.1  | Packag   | ge LQFP64                                                  | 64 |
| 6 | Pack | kage inf | formation                                                  | 64 |
|   |      | 5.3.18   | Comparator characteristics                                 | 62 |
|   |      |          | Temperature Sensor Characteristics                         |    |
|   |      |          | 12-bit ADC characteristics                                 |    |
|   |      |          | CAN (Controller Area Network) Interface                    |    |
|   |      | 5.3.14   | Communication Interface                                    | 52 |
|   |      | 5.3.13   | TIM Timer characteristics                                  | 51 |
|   |      | 5.3.12   | NRST pin Characteristics                                   | 50 |
|   |      | 5.3.11   | I/O Port Characteristics                                   | 48 |
|   |      | 5.3.10   | Absolute Maximum Value (Electrical Sensitivity)            | 47 |
|   |      | 5.3.9    | EMC Characteristics                                        | 46 |
|   |      | 5.3.8    | Memory Characteristics                                     | 46 |
|   |      | 5.3.7    | PLL Characteristics                                        | 45 |
|   |      | 5.3.6    | Internal Clock Source Characteristics                      | 44 |
|   |      | 5.3.5    | External Clock Source Characteristics                      | 39 |
|   |      | 5.3.4    | Supply Current Characteristics                             | 37 |
|   |      | 5.3.3    | Characteristics of Embedded Reset and Power-Control Models |    |
|   |      | 5.3.2    | Operating Condition when Power is On and Power is Down     |    |
|   |      | 5.3.1    | General operating conditions                               |    |
|   | 5.3  |          | ing Condition                                              |    |
|   | 5.2  | Absolu   | te Maximum Rating                                          |    |
|   |      | 5.1.6    | Measurement of Current Consumption                         | 33 |

### **List of Figures**

| 1  | Module Diagram                                             | 15 |
|----|------------------------------------------------------------|----|
| 2  | Clock Tree                                                 | 16 |
| 3  | LQFP64 Pin Distribution                                    | 17 |
| 4  | LQFP48 Pin Distribution                                    | 18 |
| 5  | LQFP32 Pin Distribution                                    | 19 |
| 6  | QFN32 Pin Distribution                                     | 20 |
| 7  | Load Condition of Pin                                      | 32 |
| 8  | Input Voltage on Pin                                       | 33 |
| 9  | Power Supply Scheme                                        | 33 |
| 10 | Measurement of Current Consumption                         | 34 |
| 11 | AC Timing Diagram of High-Speed External Clock Source      | 41 |
| 12 | AC Timing Diagram of Low-Speed External Clock Source       | 41 |
| 13 | Typical Application with an 8MHz Crystal                   | 43 |
| 14 | Typical application with a 32.768 kHz Crystal              | 44 |
| 15 | Definiton of I/O AC characteristics                        | 50 |
| 16 | Recommended NRST Pin Protection                            | 51 |
| 17 | I2C Bus AC Waveform and Measurement Circuit <sup>(1)</sup> | 53 |
| 18 | SPI Timing Diagram-Slave Mode and CPHA = 0                 | 55 |
| 19 | SPI Timing Diagram-Slave Mode and CPHA = 1 <sup>(1)</sup>  | 56 |
| 20 | SPI Timing Diagram-Master Mode <sup>(1)</sup>              | 57 |
| 21 | USB Timing: Definition of Data Signal Rise and Fall Times  | 58 |
| 22 | Typical Connection Diagram Using the ADC                   | 61 |
| 23 | Power Supply and Reference Supply Decoupling Circuit       | 62 |
| 24 | LQFP64, 64-Pin Low-Profile Quad Flat Package Outline       | 64 |
| 25 | LQFP48, 48-Pin Low-Profile Quad Flat Package Outline       | 66 |
| 26 | LQFP32, 32-Pin Low-Profile Quad Flat Package Outline       | 68 |
| 27 | QFN32 , 32-Pin Low-Profile Quad Flat Package Outline       | 70 |
| 28 | Designation of Model MM32                                  | 72 |

### **List of Tables**

| 1  | MM32F0131 Function and Peripheral Configuration                                                                                       | 4  |
|----|---------------------------------------------------------------------------------------------------------------------------------------|----|
| 2  | MM32F0132 Function and Peripheral Configuration                                                                                       | 4  |
| 3  | MM32F0133 Function and Peripheral Configuration                                                                                       | 5  |
| 4  | Timer Function Comparison                                                                                                             | 10 |
| 5  | Pin Definition                                                                                                                        | 20 |
| 6  | PA Port Alternate Function AF0-AF7                                                                                                    | 28 |
| 7  | PB Port Alternate Function AF0-AF7                                                                                                    | 28 |
| 8  | PC Port Alternate Function AF0-AF7                                                                                                    | 29 |
| 9  | PD Port Alternate Function AF0-AF7                                                                                                    | 29 |
| 10 | Memory mapping                                                                                                                        | 30 |
| 11 | Voltage Characteristics                                                                                                               | 34 |
| 12 | Current Characteristics                                                                                                               | 34 |
| 13 | General Operating Condition                                                                                                           | 35 |
| 14 | Operating Condition when Power is On and Power is Down                                                                                | 36 |
| 15 | Characteristics of Embedded Reset and Power-Control Models                                                                            | 36 |
| 16 | Typical and maximum current consumption in stop and standby modes <sup>(2)</sup>                                                      | 37 |
| 17 | Maximum Current Consumption in Operating Mode, with Data Processing Code Running from                                                 |    |
|    | Internal Flash Memory $^{(1)(2)(3)(4)(5)}$                                                                                            | 38 |
| 18 | Maximum Current Consumption in Sleep Mode, with Data Processing Code Running from Internal                                            |    |
|    | Flash Memory $^{(1)(2)(3)(4)(5)}$                                                                                                     | 38 |
| 19 | Current Consumption of Built-in Peripherals <sup>(1)</sup>                                                                            | 39 |
| 20 | High-Speed External User Clock Characteristics                                                                                        | 40 |
| 21 | Low-Speed External User Clock Characteristics                                                                                         | 40 |
| 22 | $\mbox{HSE 2} \sim \mbox{24MHz Oscillator Characteristics}^{(1)(2)}  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $ | 42 |
| 23 | LSE Oscillator Characteristics (f <sub>LSE</sub> =32.768KHz) (1)                                                                      | 43 |
| 24 | HSI Oscillator Characteristics <sup>(1)(2)</sup>                                                                                      | 44 |
| 25 | LSI oscillator characteristics <sup>(1)</sup>                                                                                         | 44 |
| 26 | Wake-up Time in Low Power Mode                                                                                                        | 45 |
| 27 | PLL Characteristics <sup>(1)</sup>                                                                                                    | 46 |
| 28 | Flash Memory Characteristics                                                                                                          | 46 |
| 29 | Flash Memory Life and Data Retention Period <sup>(1)(2)</sup>                                                                         | 46 |
| 30 | MCU ESD Characteristics                                                                                                               | 48 |
| 31 | I/O Static Characteristics                                                                                                            | 48 |
| 32 | Output Voltage Characteristics <sup>(1)(2)</sup>                                                                                      | 49 |
| 33 | Input and Output AC Characteristics (1)(2)                                                                                            | 50 |
| 34 | NRST Pin Characteristics                                                                                                              | 51 |
| 35 | TIMx <sup>(1)</sup> Characteristics                                                                                                   | 52 |
| 36 | I2C Characteristics                                                                                                                   | 52 |
| 37 | SPI Characteristics <sup>(1)</sup>                                                                                                    | 54 |
| 38 | USB DC Characteristics <sup>(1)</sup>                                                                                                 |    |
| 39 | ADC Characteristics                                                                                                                   | 58 |
| 40 | Max $R_{AIN}$ for $f_{ADC}$ = 15MHz <sup>(1)</sup>                                                                                    | 59 |
|    |                                                                                                                                       |    |

| 41 | ADC Accuracy - Limited Test Conditions <sup>(1)(2)</sup> | 60 |
|----|----------------------------------------------------------|----|
| 42 | Temperature Sensor Characteristics (3)(4)                | 62 |
| 43 | Comparator characteristics                               | 63 |
| 44 | LQFP64 Size Description                                  | 65 |
| 45 | LQFP48 Size Description                                  | 66 |
| 46 | LQFP32 Size Description                                  | 68 |
| 47 | QFN32 Size Description                                   | 70 |
| 48 | Revision Records                                         | 73 |

## **General Introduction**

**General Introduction** 

#### 1.1 Introduction

This product is a 32-bit microcontroller using the high-performance ARM® Cortex®-M0 as the kernel. The highest operating frequency is up to 72MHz. It has built-in high speed memory, rich enhanced I/O ports and peripherals which are connected to the external bus. 1 x 12-bit ADC, 2 x Comparators, 1 x 16-bit universal timer, 1 x 32-bit universal timer, 3 x 16-bit basic timers, 1 x 16-bit advanced timer, It also contains standard communication interfaces:  $1 \times 12C$ ,  $2 \times$ 

The operating voltage of this product series is  $2.0V \sim 5.5V$ . The operating temperature range of conventional type is  $-40^{\circ}$ C  $\sim +85^{\circ}$ C. Multiple power-down modes are provided to ensure the requirements of low-power applications.

The product is available for four types of packages: LQFP64, LQFP48, LQFP32 and QFN32.

The configuration of peripherals for the product varies according to different packages.

Rich peripherals make the microcontroller suitable for a variety of applications:

- Motor drive and application control
- · Medical and handheld devices
- · PC game peripherals and GPS platforms
- Industrial applications: programmable logic controllers (PLC), frequency converters, printers and scanners
- Alarm systems, video intercom systems, heating, ventilation and air conditioning systems

#### 1.2 Product Characteristics

- · Kernel and system
  - 32-bit ARM® Cortex®-M0 processor as the kernel
  - Highest operating frequency up to 72MHz
- Memory
  - 64K Bytes of Flash memory
  - 16K Bytes of SRAM
  - Boot loader supports embedded flash and UART In Application Programming (IAP)/In System Programming (ISP)

- · Clock, reset and power management
  - Power supply 2.0V ~ 5.5V
  - Power-on/Power-down reset (POR/PDR), Programmable voltage detector (PVD)
  - POR reset voltage is as low as 1.7V
  - PVD voltage threshold can be as low as 1.8V
  - External 8 ~ 24MHz high speed crystal oscillator
  - Embedded 48 MHZ high speed oscillator with factory calibration
  - Embedded 40KHz low speed oscillator
  - PLL supports CPU running up to 72MHz
  - External 32.768K low speed oscillator
- · Low power consumption
  - Sleep, Stop and Standby modes
- 1 x 12-bit ADC, 1μS A/D converters (up to 10 channels)
  - Conversion range: 0 ∼ V<sub>DDA</sub>
  - Support the configuration of sampling time and resolution
  - On-chip temperature sensor
  - On-chip voltage sensor
- 2 x Comparators
- 5 x Channel DMA controller
  - Supported peripherals: Timer, UART, I2C, SPI, USB and ADC
- Up to 56 fast I/Os:
  - All mappable on 16 external interrupt vectors
- · Debug mode
  - Serial wire debug (SWD)
- Up to 9 timers
  - One 16-bit 4-channel advanced control timer providing 4-channel PWM output, with dead zone generation and emergency stop functions
  - One 16-bit timer and one 32-bit timer providing up to 4 input captures/output comparisons, which can be used for IR control decoding
  - Two 16-bit timers providing 1 input capture/output comparison and 1 OCN, with functions of dead zone generation, emergency stop and modulator gate circuit for IR control
  - One 16-bit timer providing 1 input capture/output comparison
  - Two watchdog timers (independent type and window type)
  - One system time timer: 24-bit downcounter
- · Up to 7 Communication interfaces
  - 2 x UARTs
  - 1 x I2C
  - 2 x SPIs
  - 1 x CAN
  - 1 x USB
- 96-bit unique ID (UID)
- Packages LQFP64, LQFP48, LQFP32 and QFN32.

For more information about the complete product, refer to Section 2.2 of this Datasheet. The relevant information about the Cortex®-M0, please refer to *Cortex®-M0 Technical Reference Manual.* 

## **Specification**

Specification

#### 2.1 Device Comparison

Table 1. MM32F0131 Function and Peripheral Configuration

|               | Device    | MM32F0131C7P | MM32F0131C6P | MM32F0131C4P | MM32F0131C4N    |  |  |  |
|---------------|-----------|--------------|--------------|--------------|-----------------|--|--|--|
| Peripheral    |           |              |              |              | MINIOZI OTOTOTI |  |  |  |
| Flash - K     | Bytes     | 64           | 64           | 64           | 64              |  |  |  |
| SRAM - I      | < Bytes   | 16           | 16           | 16           | 16              |  |  |  |
|               | Universal | _            | _            | _            | _               |  |  |  |
|               | (16-bit)  | 1            | 1            | 1            | 1               |  |  |  |
| Timer         | Universal | 4            | 4            | 4            | 4               |  |  |  |
|               | (32-bit)  | 1            | 1            | 1            | 1               |  |  |  |
|               | Basic     | 3            | 3            | 3            | 3               |  |  |  |
|               | Advanced  | 1            | 1            | 1            | 1               |  |  |  |
| Communication | UART      | 2            | 2            | 2            | 2               |  |  |  |
|               | I2C       | 1            | 1            | 1            | 1               |  |  |  |
| interface     | SPI       | 2            | 2            | 1            | 1               |  |  |  |
| GPIO I        | Ports     | 55           | 39           | 25           | 27              |  |  |  |
| 12-bit        | Number    | 1            | 1            | 1            | 1               |  |  |  |
| ADC           | Channels  | 10           | 10           | 10           | 10              |  |  |  |
| Compa         | ırator    | 2            |              |              |                 |  |  |  |
| CPU fred      | quency    | 72 MHz       |              |              |                 |  |  |  |
| RT            | С         | V            |              |              |                 |  |  |  |
| Operating     | Voltage   | 2.0V ~ 5.5V  |              |              |                 |  |  |  |
| Packa         | iges      | LQFP64       | LQFP48       | LQFP32       | QFN32           |  |  |  |

Table 2. MM32F0132 Function and Peripheral Configuration

|            | Device                | MM32F0132C7P    | MM32F0132C6P    | MM32F0132C4P/B4P    | MM32F0132C4N/B4N      |
|------------|-----------------------|-----------------|-----------------|---------------------|-----------------------|
| Peripheral |                       | WIWISZI OTSZC7F | WIWI321 0132COF | WIWI321 013204F/D4F | WIWI321 01320414/D414 |
| Flash      | - K Bytes             | 64              | 64              | 64/32               | 64/32                 |
| SRAM       | - K Bytes             | 16              | 16              | 16/8                | 16/8                  |
| Timer      | Universal<br>(16-bit) | 1               | 1               | 1                   | 1                     |
| Tilliei    | Universal<br>(32-bit) | 1               | 1               | 1                   | 1                     |
|            | Basic                 | 3               | 3               | 3                   | 3                     |

|               | Device     | MM32F0132C7P | MM32F0132C6P           | MM32F0132C4P/B4P | MM32F0132C4N/B4N |  |  |  |
|---------------|------------|--------------|------------------------|------------------|------------------|--|--|--|
| Peripheral    |            |              |                        |                  |                  |  |  |  |
| Timer         | Advanced   | 1            | 1                      | 1                | 1                |  |  |  |
|               | UART       | 2            | 2                      | 2                | 2                |  |  |  |
| Communication | I2C        | 1            | 1                      | 1                | 1                |  |  |  |
| interface     | SPI        | 2            | 2                      | 1                | 1                |  |  |  |
|               | USB        | 1            | 1                      | 1                | 1                |  |  |  |
| GPIC          | ) Ports    | 56           | 39 25                  |                  | 27               |  |  |  |
| 12-bit        | Number     | 1            | 1                      | 1                | 1                |  |  |  |
| ADC           | Channels   | 10           | 10                     | 10               | 10               |  |  |  |
| Com           | parator    | 2            |                        |                  |                  |  |  |  |
| CPU fr        | equency    | 72 MHz       |                        |                  |                  |  |  |  |
| R             | RTC        | V            |                        |                  |                  |  |  |  |
| Operatir      | ng Voltage |              | 2                      | 2.0V ~ 5.5V      |                  |  |  |  |
| Pac           | kages      | LQFP64       | LQFP64 LQFP48 LQFP32 ( |                  |                  |  |  |  |

Table 3. MM32F0133 Function and Peripheral Configuration

|               | Device                | MM32F0133C7P    | MM32F0133C6P   | MM32F0133C4P  | MM32F0133C4N   |  |  |
|---------------|-----------------------|-----------------|----------------|---------------|----------------|--|--|
| Peripheral    |                       | WIWI321 013307F | WW1521 0155C0F | WW321 013304F | WIWI32FU133C4N |  |  |
| Flash - k     | ( Bytes               | 64              | 64             | 64            | 64             |  |  |
| SRAM - I      | K Bytes               | 16              | 16             | 16            | 16             |  |  |
|               | Universal<br>(16-bit) | 1               | 1              | 1             | 1              |  |  |
| Timer         | Universal<br>(32-bit) | 1               | 1              | 1             | 1              |  |  |
|               | Basic                 | 3               | 3              | 3             | 3              |  |  |
|               | Advanced              | 1               | 1              | 1             | 1              |  |  |
|               | UART                  | 2               | 2              | 2             | 2              |  |  |
| Communication | I2C                   | 1               | 1              | 1             | 1              |  |  |
|               | SPI                   | 2               | 2              | 1             | 1              |  |  |
| interface     | USB                   | 1               | 1              | 1             | 1              |  |  |
|               | CAN                   | 1               | 1              | 1             | 1              |  |  |
| GPIO I        | Ports                 | 56              | 39             | 25            | 27             |  |  |
| 12-bit        | Number                | 1               | 1              | 1             | 1              |  |  |
| ADC           | Channels              | 10              | 10             | 10            | 10             |  |  |
| Compa         | arator                | 2               |                |               |                |  |  |
| CPU free      | quency                | 72 MHz          |                |               |                |  |  |
| RT            | С                     |                 |                | V             |                |  |  |
| Operating     | Voltage               | 2.0V ~ 5.5V     |                |               |                |  |  |
| Packa         | ages                  | LQFP64          | LQFP48         | LQFP32        | QFN32          |  |  |

#### 2.2 Introduction

## 2.2.1 ARM Cortex-M0 as the Kernel with Embedded Flash Memory and SRAM

The ARM® Cortex®-M0 processor is the latest embedded ARM processor. It provides a low-cost platform, reduced pins, decreased system power consumption, superior computing performance and advanced interrupt servicing system to realize the requirements of MCU.

The ARM® Cortex®-M0 is a 32-bit RISC processor that improves the code efficiency and makes full use of the high-performance ARM kernel in the storage space of common 8-and 16-bit systems.

This product has a built-in ARM core, so it is compatible with all ARM tools and software.

#### 2.2.2 Embedded Flash Memory

Embedded flash memory up to 64K bytes for storing programs and data.

#### 2.2.3 Embedded SRAM

Embedded SRAM up to 16K bytes.

#### 2.2.4 CRC (Cyclical Redundancy Check) Computing Unit

The CRC (Cyclic Redundancy check) computing unit uses a fixed polynomial generator to generate a CRC code from a 32-bit data word. The CRC-based technique is used to verify the consistency of data transfer or storage in its numerous applications.

Within the scope of the EN/IEC60335-1 standard, it provides a method of detecting flash memory errors. CRC computing unit can be used to calculate the software signature in real time and compare it to the signature generated when linking to and generating the software.

#### 2.2.5 Nested Vectored Interrupt Controller (NVIC)

This product has a built-in nested vectored interrupt controller, which can process multiple maskable interrupting channels (excluding 16 Cortex<sup>™</sup>-M0interrupt lines) and 16 programmable priorities.

- Tightly coupled NVIC enables low latency interrupt response
- · Interrupt vector entry address directly enters into the kernel
- Tightly coupled NVIC interfaces
- Allow early processing of interrupts
- · Handle higher-priority interrupts that arrive late
- · Support tail link of interrupts
- · Automatically save the processor state

· Offer automatic recovery when the interrupt returns with no additional instruction

This module provides flexible interrupt management with minimal interrupt latency.

#### 2.2.6 External Interrupt/Event Controller (EXTI)

The external interrupt/event controller contains multiple edge detectors which are used to generate interrupt/event requests. Each interrupt line can be independently configured with its trigger event (rising edge or falling edge or double edge) and can be screened separately. A pending register maintains the states of all interrupt requests.

EXTI can detect clock cycles whose pulse width is smaller than the internal APB2. All universal I/O ports are connected to 16 external interrupt lines.

#### 2.2.7 Clock and Startup

The system clock is selected during startup. The internal 48 MHz oscillator with 6 fractional frequencies is selected as the default CPU clock after reset. Then external 2~24 MHz clocks with failure monitoring function can be selected. When an external clock failure is detected, the clock will be isolated. The system automatically switches to an internal oscillator. If an interrupt is enabled, the software can receive the corresponding interrupt. Similarly, complete interrupt management of the PLL clock can be taken when needed (e.g., when an external indirectly-used oscillator fails to work).

Multiple prescalers are used to configure AHB frequency and high-speed APB(APB2 and APB1) areas. The highest frequency of AHB and high-speed APB is 72MHz. Please refer to the clock drive diagram in figure 2.

#### 2.2.8 Boot Mode

During startup, one of three boot modes can be selected through the boot pin:

- · Boot from the Flash memory
- · Boot from the System Memory
- · Boot from the internal SRAM

Boot loader resides in the system memory. The flash memory can be reprogrammed through UART1.

#### 2.2.9 Scheme of Power Supply

- $V_{DD}$  = 2.0V  $\sim$  5.5V: The VDD pin supplies power to the I/O pins and the internal voltage regulator.
- $V_{DD}$  = 2.5V ~ 5.5V: It supplies power to the ADC, reset module, oscillator, and analog part of PLL.  $V_{DDA}$  and  $V_{SSA}$  must be connected to  $V_{DD}$  and  $V_{SS}$  respectively.

#### 2.2.10 Power Supply Monitor

This product is integrated with power on reset (POR)/power down reset (PDR) circuit. The circuit remains in the working state to ensure the system works when the power supply exceeds 2.0V. When  $V_{\rm DD}$  is below the set threshold ( $V_{\rm POR/PDR}$ ), the device will be placed in the reset state. An external reset circuit is not necessary.

Additionally, there is a programmable voltage monitor (PVD) in the device that monitors the  $V_{\rm DD}/V_{\rm DDA}$  power supply and compares it to the threshold  $V_{\rm PVD}$ . When  $V_{\rm DD}$  is below or above the threshold  $V_{\rm PVD}$ , the device will be interrupted. The interrupt handler will send a warning message or switch the microcontroller to safe mode. The PVD function should be enabled by a program.

#### 2.2.11 Voltage Regulator

The voltage regulator converts the external voltage into the internal digital logic operating voltage. The voltage regulator remains in the working state after reset.

#### 2.2.12 Low-power modes

The product supports a low power mode that provides the best balance among low power requirements, short startup time, and multiple wake-up events.

#### Sleep mode

In the sleep mode, only the CPU stops working. All peripherals are working and can wake up the CPU in the event of an interrupt/event.

#### Stop mode

The shutdown mode minimizes the power consumption while keeping the SRAM and register contents intact. In the shutdown mode, the HSI oscillator and HSE crystal oscillator are shut down. The microcontroller can be woken from the shutdown mode by any signal configured as EXTI. The EXTI signal can be a wake-up signal from one of the 16 external I/O ports and the output of the PVD.

#### Standby mode

The standby mode can minimize the power consumption of the system. In the standby mode, the voltage regulator turns off when the CPU is in the deep sleep mode. All internal power supply areas in the 1.5V section are disconnected. PLL, HSI, and HSE oscillators are also turned off. They can be woken by the rising edge of WKUP pin, external reset of NRST pin, and IWDG reset. They also can be woken and reset by the watchdog timer.

The contents of SRAM and registers will be lost. Only backup registers and standby circuits remain powered.

#### 2.2.13 DMA

Flexible 5-way universal DMA can manage the data transfer from memory to memory, from device to memory and from memory to device. The DMA controller supports the management of the ring buffer, avoiding the interrupt which occurs during the controller transfer at the end of the buffer.

Each channel has its own hardware DMA request logic and can be triggered by software. The length, the source address, and the destination address of the transfer can be set separately by the software.

DMA can be used for major peripherals: UART, I2C, SPI, ADC, USB, and universal/basic /advanced control timer TIMx.

#### 2.2.14 Real Time Clock (RTC)

The real time clock is a separate timer. RTC module has a set of counters that count continuously, which can provide the function of clock calendar in the corresponding software configuration. The current time and date of the system can be reset by changing values of the counters. The RTC module and the clock configuration system (RCC\_BDCR register) resides in the backup area, which means RTC settings and time remain the same.

After the system is reset or the standby mode is awakened.

#### 2.2.15 Backup Register

Backup registers include twenty 16-bit registers that are used to store user application data.

They will not be reset even when the system is woken up in the standby mode, or when the system is reset or when the power is reset.

#### 2.2.16 Timers and Watchdog

The product includes one advanced timer, two universal timers, three basic timers, two watchdog timers and one system tick timer.

The following table compares the functions of advanced control timer, universal timer and basic timer:

Table 4. Timer Function Comparison

|            |          | Counter    | Counter   | Prescaler         | DMA        | Capture/ | Comple   |
|------------|----------|------------|-----------|-------------------|------------|----------|----------|
| Timer type | Name     | Resolution |           | Coeffi-           | Request    | compare  | -mentary |
|            |          | Resolution | type      | cient             | Generation | channels | outputs  |
|            |          |            |           | Any               |            |          |          |
| Advanced   | TIM1     | 16-bit     | Up, down, | integer           | Yes        | 4        | Yes      |
| Auvanceu   | I IIVI I | 10-011     | up/down   | between           | res        | 4        | 165      |
|            |          |            |           | 1~65536           |            |          |          |
|            |          |            |           | Any               |            |          |          |
|            | TIM2     | 32-bit     | Up, down, | integer           | Yes        | 4        | No       |
| Universal  | TIIVIZ   | JZ-DIL     | up/down   | between 1         | res        |          | INO      |
|            |          |            |           | $\sim 2^{32} - 1$ |            |          |          |
|            |          |            |           | Any               |            |          |          |
|            | TIM3     | 16-bit     | Up, down, | integer           | Yes        | 4        | No       |
|            |          |            | up/down   | between           |            |          |          |
|            |          |            |           | 1~65536           |            |          |          |
|            |          |            |           | Any               |            |          |          |
|            | TIM14    | 16-bit     | Up        | integer           | Yes        | 1        | No       |
| Basic      | 1110114  | 10-51      | Ор        | between           | 103        | '        | INO      |
|            |          |            |           | 1~65536           |            |          |          |
|            |          |            |           | Any               |            |          |          |
|            | TIM16 /  | 16-bit     | Un        | integer           | Yes        | 1        | Yes      |
|            | TIM17    | M17        | Up        | between           |            |          | 162      |
|            |          |            |           | 1~65536           |            |          |          |

#### Advanced control timer (TIM1)

Advanced control timer is composed of one 16-bit counter, 4 capture/comparison channels and three-phase complementary PWM generator. It has complementary PWM output with dead zone insertion and can be used as a complete universal timer. Four separate channels can be used for the followings:

- · Input capture
- · Output comparison
- PWM generation (edge or center alignment mode)
- · Single pulse output

When it is configured as a 16-bit universal timer, it has the same function as a TIMx timer. When it is configured as a 16-bit PWM generator, it has full modulation capability (0  $\sim$  100%).

In the debug mode, the counter can be frozen while the PWM output is disabled. Therefore, switches controlled by these outputs are cut off.

Many of its features are the same as the universal TIM timer. Their internal structures are identical. Therefore the advanced control timer can be used in conjunction with the TIM timer to support synchronization or event linking.

#### **Universal timer (TIMx)**

Two synchronously running universal timers (TIM2, TIM3) are built into the product. The universal timer has one 32-bit automatic up-down counter, one 16-bit prescaler and four separate channels. Each channel can be used for input capture, output comparison, PWM and single pulse output.

#### **Universal Timer 32-bit**

The universal timer has one 32-bit automatic up-down counter, one 16-bit prescaler and four separate channels. Each channel can be used for input capture, output comparison, PWM and single pulse output.

#### Universal Timer\_16-bit

The universal timer has one 16-bit automatic up-down counter, one 16-bit prescaler and four separate channels. Each channel can be used for input capture, output comparison, PWM and single pulse output.

They can also be used in conjunction with the advanced control timer to support synchronization or event linking. Counters can be frozen in the debug mode. Any universal timer can be used to produce PWM output. Each timer has its own DMA request mechanism.

These timers can also handle signals from incremental encoders and digital outputs from 1~4 Hall sensors. Each timer can produce PWM output, or be seen as a simple time reference.

#### TIM3

The timer is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. The feature is 4 independent channels each for input capture/output compare, PWM or one-pulse mode output.

The timer can work together or with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs. They all have independent DMA request generation.

These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

#### **Basic timer**

#### **TIM14**

The timer contains one 16-bit automatically reloadable count-up counter and one 16-bit

prescaler. It has a single channel for input capture/output comparison, PWM or single pulse output. Its counter can be frozen in the debug mode.

#### **TIM16/TIM17**

Both timers contain one 16-bit automatically reloadable count-up counter and one 16-bit prescaler. Both timers have a single channel for input capture/output comparison, PWM or single pulse output. They have complementary outputs with functions of dead zone generation and independent DMA request generation. In the debug mode, the timers are off.

#### Independent watchdog (IWDG)

The independent watchdog contains one 12-bit count-down counter and one 8-bit prescaler. There is an internal independent 40KHz clock oscillator. This oscillator is independent of the master clock, so it can work in the shutdown and standby modes. It can be used to reset the entire system in the event of system failure or used as a free timer to provide timeout management for applications. The options can be configured to boot watchdog via software or hardware. In the debug mode, the watchdog is off.

#### System window watchdog (WWDG)

The window watchdog has one 7-bit count-down counter and can be set to run freely. It can be used as a watchdog to reset the entire system in the event of a problem. It is driven by the master clock, providing the early warning of an interrupt. In the debug mode, the watchdog is off.

#### **System Time Base Timer**

This timer is dedicated to the real-time operating system and can also be used as a standard count-down counter. It has the following characteristics:

- · A 24-bit count-down counter
- Automatic reloading
- · A maskable system interrupt can be produced when the counter is 0
- · Programmable clock source

#### 2.2.17 Universal Asynchronous Receiver and Transmitter (UART)

The UART interface supports hardware CTS and RTS signal management. It also supports LIN master-slave function and it is compatible with ISO7816 smart card mode. The supported length of output data from UART interface can be 5, 6, 7, 8 and 9 bits, which are configurable.

All UART interfaces are compatible with DMA.

#### 2.2.18 I2C Bus

I2C bus interface can operate in the multi-master mode or slave mode and it supports the standard and fast mode.

The I2C interface supports 7-bit or 10-bit addressing.

#### 2.2.19 Serial Peripheral Interface (SPI)

The SPI interface can be configured as 1-32 bits per frame in the slave or master mode.

All SPI interfaces are compatible with DMA.

#### 2.2.20 Universal Serial Bus (USB)

A device controller compatible with full-speed USB is built into the product, following the full-speed USB (12 Mb/s) standard. The endpoints can be configured by the software. The dedicated 48MHz clock for USB is generated directly from the internal PLL or internal clock (HSI) at room temperature.

#### 2.2.21 Controller Area Network (CAN)

The CAN interface is compatible with specifications 2.0A and 2.0B (active), with bit rate up to 1 Mb/s. It can receive and send standard frames with 11-bit identifiers or extended frames with 29-bit identifiers.

#### 2.2.22 General Purpose Input/Output Interface (GPIO)

The product is embedded with a 12-bit analog-to-digital converter (ADC), with up to 10 external channels available for single, one-cycle and continuous scan conversion. In the scan mode, the acquisition value conversion is automatically performed on a selected set of analog inputs.

ADC is compatible with DMA.

The analog watchdog function allows to monitor one or all selected channels precisely. An interrupt will occur when the monitored signal exceeds a preset threshold.

Events generated by a general timer (TIMx) and an advanced control timer can be cascaded internally to the trigger of the ADC respectively. The application can convert the ADC to synchronize with the clock.

#### 2.2.23 Analog-to-Digital Converter(ADC)

The one 12-bit analog-to-digital converters is embedded into microcontrollers and the ADC shares up to 10 external channels, performing conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller.

The analog watchdog function allows very precise monitoring of all the way, multiple or all selected channels, and an interruption occurs when the monitored signal exceeds the preset threshold.

Events generated by a general timer (TIMx) and an advanced control timer can be cascaded internally to the trigger of the ADC respectively. The application can convert the ADC to synchronize with the clock.

#### 2.2.24 Temperature Sensor

The temperature sensor generates a voltage that varies with temperature in a linear relation. The temperature sensor is internally connected to the ADC input channel to convert the sensor output to a digital value.

#### 2.2.25 Serial Wire Debug Port (SW-DP)

Two-wire serial debug port (SW-DP) is embedded in ARM.

The ARM SW-DP allows to be connected to single-chip microcomputer through serial wire debugging tools.

#### 2.2.26 Comparator (COMP)

The product has two built-in comparators, which can be used independently (suitable for I/O ports on all terminals) or in combination with the timer. It can also be used for a variety of functions, including:

- Trigger wake-up events in the low power mode by analog signals
- · Adjust the analog signal
- Combine with PWM from timer to form a cycle-by-cycle current control loop
- · Rail-to-rail comparator
- · Each comparator has an optional threshold
  - Multiplexed I/O pins
  - The internal comparison voltage CRV can be AVDD or the partial voltage value of the internal reference voltage
- · Programmable hysteresis voltage
- Programmable rate and power consumption
- The output terminal can be redirected to an I/O port or multiple timer input terminals, which can trigger the following events:
  - Capture event
  - OCref\_clr event (cycle-by-cycle current control)
  - Brake event to shut off PWM rapidly



Figure 1. Module Diagram



Figure 2. Clock Tree

## Pin definition

Pin definition



Figure 3. LQFP64 Pin Distribution



Figure 4. LQFP48 Pin Distribution



Figure 5. LQFP32 Pin Distribution



Figure 6. QFN32 Pin Distribution

Note: For details about pin functions, please refer to the product selection table.

Table 5. Pin Definition

|      | Pin C | ode  |     |           |                     | I/O       |          | Alternate | Additional |   |   |   |  |      |     |    |      |          |  |
|------|-------|------|-----|-----------|---------------------|-----------|----------|-----------|------------|---|---|---|--|------|-----|----|------|----------|--|
| LQFP | LQFP  | LQFP | QFN | Pin name  | Type <sup>(1)</sup> |           | Main     |           |            |   |   |   |  |      |     |    |      |          |  |
| 64   | 48    | 32   | 32  |           |                     | Level (2) | Function | Functions | Functions  |   |   |   |  |      |     |    |      |          |  |
| 1    | _     |      |     | PD7       | I/O                 | тс        | PD7      | TIM3_CH1  |            |   |   |   |  |      |     |    |      |          |  |
| '    | _     | _    | _   | PD/       | 1/0                 |           |          | TIM17_CH1 | -          |   |   |   |  |      |     |    |      |          |  |
| 2    | 2     |      |     |           | _                   | _         | _        |           |            |   | _ | _ |  | DC42 | I/O | тс | PC13 | TIM2_CH1 |  |
| ۷    |       | _    | _   | PC13      | 1/0                 |           | 1010     | TIM2_ETR  | -          |   |   |   |  |      |     |    |      |          |  |
| 3    | 3     | -    |     | PC14      | I/O                 | тс        | PC14     | TIMO CHO  |            |   |   |   |  |      |     |    |      |          |  |
| 3    |       |      | -   | _         | OSC32_IN            | 1/0       | 10       | PC14      | TIM2_CH2   | - |   |   |  |      |     |    |      |          |  |
| 4    | 4     |      |     | PC15      | I/O                 | тс        | PC15     | TIMO CHO  |            |   |   |   |  |      |     |    |      |          |  |
|      | 4     | _    | -   | OSC32_OUT |                     | 10        | 1013     | TIM2_CH3  | -          |   |   |   |  |      |     |    |      |          |  |

| Pin Code |               |    |          |                     | I/O       | Main     | Alternate | Additional           |              |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|----------|---------------|----|----------|---------------------|-----------|----------|-----------|----------------------|--------------|----------|-------------|----|-----|----------|----|----|----|----|--|--|---|--|--|--|--|----------|--------------|
| LQFP     | LQFP LQFP QFN |    | Pin name | Type <sup>(1)</sup> | Level (2) | Function | Functions | Additional Functions |              |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 64       | 48            | 32 | 32       |                     |           | Level    | Function  | FullCuons            | Functions    |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           | I2C1_SDA             |              |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               | 2  |          | PD0                 |           |          |           | TIM1_CH1N            |              |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 5        | 5             |    | 2        | 2                   | 2         | 2        | 2         | 2                    | 2            | OSC_IN   | I/O         | TC | PD0 | UART1_TX | -  |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          | 030_111             |           |          |           | TIM1_CH2             |              |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           | SPI1_MOSI            |              |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           | TIM1_BKIN            |              |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           | I2C1_SCL             |              |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          | PD1                 |           |          |           | TIM1_CH1             |              |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 6        | 6             | 3  | 3        |                     | I/O       | TC       | PD1       | UART1_RX             | -            |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          | OSC_OUT             |           |          |           | TIM1_CH2             |              |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           | SPI1_MISO            |              |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           | SPI1_SCK             |              |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 7        | 7             | 4  | 4        | nRST                | I/O       | TC       | nRST      | -                    | -            |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 8        | -             | -  | -        | PC0                 | I/O       | TC       | PC0       | -                    | -            |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 9        | -             | -  | -        | PC1                 | I/O       | TC       | PC1       | -                    | -            |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 10       | -             | -  | -        | PC2                 | I/O       | TC       | PC2       | SPI2_MISO            | -            |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 11       | -             | -  | -        | PC3                 | I/O       | TC       | PC3       | SPI2_MOSI            | -            |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 12       | 8             | -  | 0        | VSSA                | S         | -        | VSSA      | -                    | -            |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 13       | 9             | 5  | 5        | VDDA                | S         | -        | VDDA      | -                    | -            |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           | UART2_CTS            |              |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           |                      |              | TIM2_CH1 | ADC1_VIN[0] |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 14       | 10            | 6  | 6        | PA0                 | 1/0       | тс       | PA0       | TIM2_ETR             | COMP1_INP[0] |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 1-7      | 10            |    |          | WKUP                | I/O       | 10       | 1710      | UART1_RX             | COMP2_INP[0] |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           | TIM14_CH1            | COMP1_INM[2] |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           | COMP1_OUT            |              |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           | UART2_RTS            | ADC4 VINITAL |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 15       | 11            | 7  | 7        | PA1                 | I/O       | тс       | PA1       | TIM2_CH2             | ADC1_VIN[1]  |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 10       | ''            | ,  | '        | FAI                 | 1/0       | 10       | IAI       | TIM1_CH2             | COMP1_INP[1] |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           | UART1_TX             | COMP2_INP[1] |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           | UART2_TX             | ADC1_VIN[2]  |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 16       | 12            | 8  | 8        | PA2                 | I/O       | тс       | PA2       | TIM2_CH3             | COMP1_INP[2] |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 10       | 12            |    |          | FA2                 | 1/0       | 10       | FAZ       | TIM1_CH2N            | COMP2_INP[2] |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           | COMP2_OUT            | COMP2_INM[2] |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           | UART2_RX             | ADC1_VIN[3]  |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
| 17       | 13            | 9  | 9        | PA3                 | I/O       | тс       | PA3       | TIM2_CH4             | COMP1_INP[3] |          |             |    |     |          |    |    |    |    |  |  |   |  |  |  |  |          |              |
|          |               |    |          |                     |           |          |           |                      |              |          | 10          | 13 | 13  | 13       | 13 | 13 | 13 | 13 |  |  | 9 |  |  |  |  | TIM1_CH3 | COMP2_INP[3] |

|      | Pin C | ode  |     |          |                     | 1/0       | Main     | Altaunata | A alalisi I  |
|------|-------|------|-----|----------|---------------------|-----------|----------|-----------|--------------|
| LQFP | LQFP  | LQFP | QFN | Pin name | Type <sup>(1)</sup> | I/O       | Main     | Alternate | Additional   |
| 64   | 48    | 32   | 32  |          |                     | Level (2) | Function | Functions | Functions    |
| 18   | _     | _    | _   | PD4      | I/O                 | тс        | PD4      | SPI1_MISO |              |
|      |       |      |     | F D4     | 1/0                 | 10        | 1 04     | SPI1_MOSI | -            |
| 19   | _     | _    | _   | PD5      | I/O                 | тс        | PD5      | SPI1_MOSI | _            |
|      |       |      |     | 1 00     | ., 0                |           | . 50     | SPI1_MISO | _            |
|      |       |      |     |          |                     |           |          | SPI1_NSS  |              |
|      |       |      |     |          |                     |           |          | SPI1_SCK  | ADC1_VIN[4]  |
| 20   | 14    | 10   | 10  | PA4      | I/O                 | TC        | PA4      | TIM1_CH3N | COMP1_INM[0] |
|      |       |      |     |          |                     |           |          | TIM14_CH1 | COMP2_INM[0] |
|      |       |      |     |          |                     |           |          | TIM1_BKIN |              |
|      |       |      |     |          |                     |           |          | SPI1_SCK  |              |
|      |       |      |     |          |                     |           |          | SPI1_NSS  | ADC1_VIN[5]  |
| 21   | 15    | 11   | 11  | PA5      | I/O                 | TC        | PA5      | TIM2_CH1  | COMP1_INM[1] |
|      |       |      |     |          |                     |           |          | TIM2_ETR  | COMP2_INM[1] |
|      |       |      |     |          |                     |           |          | TIM1_CH3N |              |
|      |       |      |     |          |                     |           |          | SPI1_MISO |              |
|      |       |      |     |          |                     |           |          | TIM3_CH1  |              |
| 22   | 16    | 12   | 12  | PA6      | I/O                 | тс        | PA6      | TIM1_BKIN | ADC1_VIN[6]  |
|      |       |      |     | 1710     |                     |           |          | TIM16_CH1 | 7.201_v(0)   |
|      |       |      |     |          |                     |           |          | TIM1_CH3  |              |
|      |       |      |     |          |                     |           |          | COMP1_OUT |              |
|      |       |      |     |          |                     |           |          | SPI1_MOSI |              |
|      |       |      |     |          |                     |           |          | TIM3_CH2  |              |
|      |       |      |     |          |                     |           |          | TIM1_CH1N |              |
| 23   | 17    | 13   | 13  | PA7      | I/O                 | тс        | PA7      | TIM1_CH3N | ADC1_VIN[7]  |
| 20   |       |      |     | IAI      | .,, 0               |           | .,       | TIM14_CH1 | ADO1_VIIV[7] |
|      |       |      |     |          |                     |           |          | TIM17_CH1 |              |
|      |       |      |     |          |                     |           |          | TIM1_CH2N |              |
|      |       |      |     |          |                     |           |          | COMP2_OUT |              |
|      |       |      |     |          |                     |           |          | UART2_TX  |              |
| 24   | -     | -    | -   | PC4      | I/O                 | TC        | PC4      | TIM3_CH1  | -            |
|      |       |      |     |          |                     |           |          | SPI1_MOSI |              |
|      |       |      |     |          |                     |           |          | UART2_RX  |              |
| 25   | -     | -    | -   | PC5      | I/O                 | TC        | PC5      | TIM3_CH2  | -            |
|      |       |      |     |          |                     |           |          | SPI1_MISO |              |

|                | Pin C   | ode  |     |          |                     | 1/0       | B4 - :   | A 14 4 -  | A -1 -1141 1 |
|----------------|---------|------|-----|----------|---------------------|-----------|----------|-----------|--------------|
| LQFP           | LQFP    | LQFP | QFN | Pin name | Type <sup>(1)</sup> | I/O       | Main     | Alternate | Additional   |
| 64             | 48      | 32   | 32  |          |                     | Level (2) | Function | Functions | Functions    |
| ,              |         |      |     |          |                     |           |          | TIM3_CH3  |              |
| 26             | 18      | 14   | 14  | PB0      | I/O                 | тс        | PB0      | TIM1_CH2N | ADC1_VIN[8]  |
| 20             | 10      | 14   | 17  | PDU      | 1/0                 | 10        | 1 50     | TIM1_CH1N | ADC I_VIN[6] |
|                |         |      |     |          |                     |           |          | TIM1_CH3  |              |
|                |         |      |     |          |                     |           |          | TIM14_CH1 |              |
|                |         |      |     |          |                     |           |          | TIM3_CH4  |              |
|                |         |      |     |          |                     |           |          | TIM1_CH3N |              |
| 27             | 19      | 15   | 15  | PB1      | I/O                 | TC        | PB1      | TIM1_CH2N | ADC1_VIN[9]  |
|                |         |      |     |          |                     |           |          | TIM2_CH3  |              |
|                |         |      |     |          |                     |           |          | TIM1_CH2  |              |
|                |         |      |     |          |                     |           |          | TIM1_CH1N |              |
| 28             | 20      | -    | 16  | PB2      | I/O                 | TC        | PB2      | -         | -            |
|                |         |      |     |          |                     |           |          | I2C1_SCL  |              |
| 29             | 21      | -    | -   | PB10     | I/O                 | TC        | PB10     | TIM2_CH3  | -            |
|                |         |      |     |          |                     |           |          | SPI2_SCK  |              |
| 30             | 22      | _    | _   | PB11     | I/O                 | TC        | PB11     | I2C1_SDA  |              |
|                |         |      |     | ГОП      | 1/0                 | 10        | 1 511    | TIM2_CH4  | -            |
| 31             | 23      | 16   | 0   | VSS      | S                   | -         | VSS      | -         | -            |
| 32             | 14      | 17   | 17  | VDD      | S                   | -         | VDD      | -         | -            |
|                |         |      |     |          |                     |           |          | SPI2_NSS  |              |
|                |         |      |     |          |                     |           |          | SPI2_SCK  |              |
| 33             | 25      | -    | -   | PB12     | I/O                 | TC        | PB12     | TIM1_BKIN | -            |
|                |         |      |     |          |                     |           |          | SPI2_MOSI |              |
|                |         |      |     |          |                     |           |          | SPI2_MISO |              |
|                |         |      |     |          |                     |           |          | SPI2_SCK  |              |
|                |         |      |     |          |                     |           |          | SPI2_MISO |              |
|                |         |      |     |          |                     |           |          | TIM1_CH1N |              |
| 34             | 26      |      |     | DD40     | I/O                 | TC        | PB13     | SPI2_NSS  |              |
| J <del>4</del> | 34   26 | _    | _   | PB13     | 1/0                 |           | FDIO     | SPI2_MOSI | -            |
|                |         |      |     |          |                     |           |          | I2C1_SCL  |              |
|                |         |      |     |          |                     |           |          | TIM17_CH1 |              |
|                |         |      |     |          |                     |           |          | TIM1_CH3N |              |

|      | Pin C | ode  |       |          |                     | I/O       | Main     | Alternate | Additional |
|------|-------|------|-------|----------|---------------------|-----------|----------|-----------|------------|
| LQFP | LQFP  | LQFP | QFN   | Pin name | Type <sup>(1)</sup> | Level (2) | Function | Functions | Functions  |
| 64   | 48    | 32   | 32    |          |                     | Levei     | Tunction | Tunctions | 1 unctions |
|      |       |      |       |          |                     |           |          | SPI2_MISO |            |
|      |       |      |       |          |                     |           |          | SPI2_MOSI |            |
|      |       |      |       |          |                     |           |          | TIM1_CH2N |            |
| 35   | 27    | _    | _     | PB14     | I/O                 | тс        | PB14     | SPI2_SCK  |            |
| 33   | 21    | _    | _     | PD14     | 1/0                 | 10        | 1 014    | SPI2_NSS  | -          |
|      |       |      |       |          |                     |           |          | I2C1_SDA  |            |
|      |       |      |       |          |                     |           |          | TIM1_CH3  |            |
|      |       |      |       |          |                     |           |          | TIM1_CH1  |            |
|      |       |      |       |          |                     |           |          | SPI2_MOSI |            |
|      |       |      |       |          |                     |           |          | SPI2_NSS  |            |
|      |       |      |       |          |                     |           |          | TIM1_CH3N |            |
| 36   | 28    | -    | -     | PB15     | I/O                 | TC        | PB15     | SPI2_MISO | -          |
|      |       |      |       |          |                     |           |          | SPI2_SCK  |            |
|      |       |      |       |          |                     |           |          | TIM1_CH2N |            |
|      |       |      |       |          |                     |           |          | TIM1_CH2  |            |
|      |       |      |       |          |                     |           |          | TIM3_CH1  |            |
| 37   | -     | -    | -     | PC6      | I/O                 | TC        | PC6      | TIM3_CH3  | -          |
|      |       |      |       |          |                     |           |          | SPI1_NSS  |            |
|      |       |      |       |          |                     |           |          | TIM3_CH2  |            |
| 38   |       |      |       | D07      | I/O                 | тс        | PC7      | TIM2_CH1  |            |
| 30   | _     | _    | _     | PC7      | 1/0                 | 10        | FG7      | TIM2_ETR  | -          |
|      |       |      |       |          |                     |           |          | SPI1_SCK  |            |
| 39   | _     |      | _     | DC0      | I/O                 | TC        | PC8      | TIM3_CH3  |            |
| 39   | _     | -    | _     | PC8      | 1/0                 | 10        | FC0      | TIM2_CH2  | -          |
| 40   | _     |      |       | PC9      | I/O                 | TC        | PC9      | TIM3_CH4  |            |
| 40   | _     | -    | -     | PG9      | 1/0                 | 10        | 1 09     | TIM2_CH3  | -          |
|      |       |      |       |          |                     |           |          | MCO       |            |
| 41   | 29    | 18   | 18    | DAG      | I/O                 | тс        | PA8      | TIM1_CH1  |            |
| 41   | 29    | 10   | 10    | PA8      | 1/0                 | 10        | FAO      | TIM1_CH2  | -          |
|      |       |      |       |          |                     |           |          | TIM1_CH3  |            |
|      |       |      |       |          |                     |           |          | UART1_TX  |            |
|      |       |      |       |          |                     |           |          | TIM1_CH2  |            |
| 42   | 30    | 10   | 10    | DAO      | 1/0                 | TC        | DAO      | UART1_RX  |            |
| 42   | 42 30 | 19   | 19 19 | PA9      | I/O                 | TC        | PA9      | I2C1_SCL  | -          |
|      |       |      |       |          |                     |           |          | МСО       |            |
|      |       |      |       |          |                     |           |          | TIM1_CH1N |            |

|      | Pin C | ode  |     |          |                     | 1/0              | Main             | Alternate  | Additional              |
|------|-------|------|-----|----------|---------------------|------------------|------------------|------------|-------------------------|
| LQFP | LQFP  | LQFP | QFN | Pin name | Type <sup>(1)</sup> | I/O<br>Level (2) | Main<br>Function | Functions  | Additional<br>Functions |
| 64   | 48    | 32   | 32  |          |                     | Level            | Function         | FullClions | runctions               |
|      |       |      |     |          |                     |                  |                  | TIM17_BKIN |                         |
|      |       |      |     |          |                     |                  |                  | UART1_RX   |                         |
|      |       |      |     |          |                     |                  |                  | TIM1_CH3   |                         |
| 43   | 31    | 20   | 20  | PA10     | I/O                 | TC               | PA10             | UART1_TX   | -                       |
|      |       |      |     |          |                     |                  |                  | I2C1_SDA   |                         |
|      |       |      |     |          |                     |                  |                  | TIM1_CH1   |                         |
|      |       |      |     |          |                     |                  |                  | TIM16_CH1  |                         |
|      |       |      |     |          |                     |                  |                  | UART1_CTS  |                         |
|      |       |      |     |          |                     |                  |                  | TIM1_CH4   |                         |
|      |       |      |     |          |                     |                  |                  | TIM1_CH3   |                         |
| 44   | 32    | 21   | 21  | PA11     | I/O                 | TC               | PA11             | CAN1_RX    | USB_DM                  |
|      |       |      |     |          |                     |                  |                  | I2C1_SCL   |                         |
|      |       |      |     |          |                     |                  |                  | TIM1_BKIN  |                         |
|      |       |      |     |          |                     |                  |                  | COMP1_OUT  |                         |
|      |       |      |     |          |                     |                  |                  | UART1_RTS  |                         |
|      |       |      |     |          |                     |                  |                  | TIM1_ETR   |                         |
|      |       |      |     |          |                     |                  |                  | TIM1_CH3N  |                         |
| 45   | 33    | 22   | 22  | PA12     | I/O                 | TC               | PA12             | CAN1_TX    | USB_DP                  |
|      |       |      |     |          |                     |                  |                  | I2C1_SDA   |                         |
|      |       |      |     |          |                     |                  |                  | TIM1_CH2   |                         |
|      |       |      |     |          |                     |                  |                  | COMP2_OUT  |                         |
| 46   | 34    | 23   | 23  | PA13     | I/O                 | тс               | PA13             | SWDIO      | _                       |
|      |       |      |     | 17110    |                     |                  |                  | UART1_TX   |                         |
| 47   | 35    | _    | _   | PD2      | I/O                 | тс               | PD2              | I2C1_SCL   | _                       |
|      |       |      |     |          |                     |                  |                  | SPI1_NSS   |                         |
|      |       |      |     |          |                     |                  |                  | I2C1_SDA   |                         |
| 48   | 36    | -    | -   | PD3      | I/O                 | TC               | PD3              | SPI1_SCK   | -                       |
|      |       |      |     |          |                     |                  |                  | SPI1_MISO  |                         |
|      |       |      |     |          |                     |                  |                  | SWDCLK     |                         |
| 49   | 37    | 24   | 24  | PA14     | I/O                 | TC               | PA14             | UART2_TX   | -                       |
|      |       |      |     |          |                     |                  |                  | UART1_RX   |                         |

|      | Pin C | ode  |     |          |                     | I/O       | Main     | Alternate  | Additional |
|------|-------|------|-----|----------|---------------------|-----------|----------|------------|------------|
| LQFP | LQFP  | LQFP | QFN | Pin name | Type <sup>(1)</sup> | Level (2) | Function | Functions  | Functions  |
| 64   | 48    | 32   | 32  |          |                     | Level     | Function | FullClions | Functions  |
|      |       |      |     |          |                     |           |          | SPI1_NSS   |            |
|      |       |      |     |          |                     |           |          | UART2_RX   |            |
|      |       |      |     |          |                     |           |          | TIM2_CH1   |            |
|      |       |      |     |          |                     |           |          | TIM2_ETR   |            |
| 50   | 38    | 25   | 25  | PA15     | I/O                 | TC        | PA15     | SPI2_SCK   | -          |
|      |       |      |     |          |                     |           |          | SPI2_MOSI  |            |
|      |       |      |     |          |                     |           |          | SPI2_MISO  |            |
|      |       |      |     |          |                     |           |          | TIM1_CH1N  |            |
|      |       |      |     |          |                     |           |          | TIM1_CH3N  |            |
|      |       |      |     |          |                     |           |          | UART1_TX   |            |
|      |       |      |     |          |                     |           |          | SPI2_MISO  |            |
| 51   | _     | _    | _   | PC10     | I/O                 | тс        | PC10     | SPI2_SCK   | _          |
| 0.   |       |      |     | 1 010    | .,, 0               |           | 1 0 10   | SPI2_NSS   | _          |
|      |       |      |     |          |                     |           |          | SPI2_MOSI  |            |
|      |       |      |     |          |                     |           |          | COMP2_OUT  |            |
|      |       |      |     |          |                     |           |          | UART1_RX   |            |
|      |       |      |     |          |                     |           |          | SPI2_MOSI  |            |
| 52   | -     | -    | -   | PC11     | I/O                 | TC        | PC11     | SPI2_NSS   | -          |
|      |       |      |     |          |                     |           |          | SPI2_SCK   |            |
|      |       |      |     |          |                     |           |          | SPI2_MISO  |            |
|      |       |      |     |          |                     |           |          | UART1_TX   |            |
|      |       |      |     |          |                     |           |          | SPI2_SCK   |            |
| 53   | -     | -    | -   | PC12     | I/O                 | TC        | PC12     | SPI2_MISO  | -          |
|      |       |      |     |          |                     |           |          | SPI2_MOSI  |            |
|      |       |      |     |          |                     |           |          | SPI2_NSS   |            |
|      |       |      |     |          |                     |           |          | TIM3_ETR   |            |
| 54   | _     | _    | _   | PD6      | I/O                 | тс        | PD6      | TIM1_CH3N  | _          |
| 0.   |       |      |     | 1 00     | .,, 0               |           | . 50     | TIM1_CH1   | -          |
|      |       |      |     |          |                     |           |          | TIM1_CH1N  |            |
|      |       |      |     |          |                     |           |          | SPI1_SCK   |            |
|      |       |      |     |          |                     |           |          | TIM2_CH2   |            |
| 55   | 39    | 26   | 26  | PB3      | I/O                 | TC        | PB3      | TIM1_CH1   | -          |
|      |       |      |     |          |                     |           |          | TIM1_CH2N  |            |
|      |       |      |     |          |                     |           |          | TIM1_CH3   |            |

|      | Pin C           | ode  |     |          |                     |           |          | A144.      | A 1.120 1  |
|------|-----------------|------|-----|----------|---------------------|-----------|----------|------------|------------|
| LQFP | LQFP            | LQFP | QFN | Pin name | Type <sup>(1)</sup> | I/O       | Main     | Alternate  | Additional |
| 64   | 48              | 32   | 32  |          |                     | Level (2) | Function | Functions  | Functions  |
|      |                 |      |     |          |                     |           |          | SPI1_MISO  |            |
|      |                 |      |     |          |                     |           |          | TIM3_CH1   |            |
| 56   | 40              | 27   | 27  | PB4      | I/O                 | тс        | PB4      | TIM1_CH2   |            |
| 30   | 40              | 21   | 21  | PD4      | 1/0                 |           | 1 04     | TIM17_BKIN | -          |
|      |                 |      |     |          |                     |           |          | TIM1_CH3N  |            |
|      |                 |      |     |          |                     |           |          | TIM1_CH2N  |            |
|      |                 |      |     |          |                     |           |          | SPI1_MOSI  |            |
|      |                 |      |     |          |                     |           |          | TIM3_CH2   |            |
| 57   | 41              | 28   | 28  | PB5      | I/O                 | TC        | PB5      | TIM16_BKIN | -          |
|      |                 |      |     |          |                     |           |          | TIM1_CH1   |            |
|      |                 |      |     |          |                     |           |          | TIM1_CH2   |            |
|      |                 |      |     |          |                     |           |          | UART1_TX   |            |
|      |                 |      |     |          |                     |           |          | I2C1_SCL   |            |
| 58   | 42              | 29   | 29  | DDC      | I/O                 | тс        | PB6      | TIM16_CH1N |            |
| 36   | 42              | 29   | 29  | PB6      | 1/0                 |           | FBO      | TIM1_CH2N  | -          |
|      |                 |      |     |          |                     |           |          | TIM1_CH2   |            |
|      |                 |      |     |          |                     |           |          | TIM1_CH1N  |            |
|      |                 |      |     |          |                     |           |          | UART1_RX   |            |
|      |                 |      |     |          |                     |           |          | I2C1_SDA   |            |
| 59   | 43              | 30   | 30  | PB7      | I/O                 | TC        | PB7      | TIM17_CH1N | -          |
|      |                 |      |     |          |                     |           |          | TIM1_CH3   |            |
|      |                 |      |     |          |                     |           |          | TIM1_CH1   |            |
| 60   | 44              | 31   | 31  | воото    | I                   | -         | воото    | -          | -          |
|      |                 |      |     |          |                     |           |          | UART1_RX   |            |
|      |                 |      |     |          |                     |           |          | I2C1_SCL   |            |
| 61   | 45              | _    | 32  | PB8      | I/O                 | тс        | PB8      | TIM16_CH1  |            |
| O1   | 40              |      | 02  | F DO     | 1/0                 | 10        | 1 50     | TIM1_CH1   | -          |
|      |                 |      |     |          |                     |           |          | CAN1_RX    |            |
|      |                 |      |     |          |                     |           |          | TIM3_CH2   |            |
|      |                 |      |     |          |                     |           |          | UART1_TX   |            |
|      |                 |      |     |          |                     |           |          | I2C1_SDA   |            |
| 62   | 46              | _    | _   | PB9      | I/O                 | тс        | DRΩ      | TIM17_CH1  |            |
| UZ   | <del>-1</del> 0 | _    | _   | P P B 9  | 1,0                 |           | PB9      | CAN1_TX    | -          |
|      |                 |      |     |          |                     |           |          | SPI2_NSS   |            |
|      |                 |      |     |          |                     |           |          | TIM3_CH3   |            |
| 63   | 47              | 32   | 0   | VSS      | S                   | -         | VSS      | -          |            |
| 64   | 48              | 1    | 1   | VDD      | S                   | -         | VDD      | -          | -          |

- 1. I = Input, O = Output, S = Power Supply, HiZ = High Resistance.
- 2. TC: Standard I/O, Input signal does not exceed VDD voltage.

Table 6. PA Port Alternate Function AF0-AF7

| Pin<br>Name | AF0        | AF1       | AF2                  | AF3       | AF4       | AF5              | AF6       | AF7       |
|-------------|------------|-----------|----------------------|-----------|-----------|------------------|-----------|-----------|
| PA0         | -          | UART2_CTS | TIM2_CH1 TIM2_ETR    | -         | UART1_RX  | -                | TIM14_CH1 | COMP1_OUT |
| PA1         | -          | UART2_RTS | TIM2_CH2             | TIM1_CH2  | UART1_TX  | -                | -         | -         |
| PA2         | -          | UART2_TX  | TIM2_CH3             | TIM1_CH2N | -         | -                | -         | COMP2_OUT |
| PA3         | -          | UART2_RX  | TIM2_CH4             | TIM1_CH3  | -         | -                | -         | -         |
| PA4         | SPI1_NSS   | SPI1_SCK  | -                    | TIM1_CH3N | TIM14_CH1 | TIM1_BKIN        | -         | -         |
| PA5         | SPI1_SCK   | SPI1_NSS  | TIM2_CH1<br>TIM2_ETR | -         | -         | -                | TIM1_CH3N | -         |
| PA6         | SPI1_MISO  | TIM3_CH1  | TIM1_BKIN            | -         | -         | TIM16_CH1        | TIM1_CH3  | COMP1_OUT |
| PA7         | SPI1_MOSI  | TIM3_CH2  | TIM1_CH1N            | TIM1_CH3N | TIM14_CH1 | TIM17_CH1        | TIM1_CH2N | COMP2_OUT |
| PA8         | МСО        | -         | TIM1_CH1             | -         | -         | CSM_CH1_<br>TXRX | TIM1_CH2  | TIM1_CH3  |
| PA9         | -          | UART1_TX  | TIM1_CH2             | UART1_RX  | I2C1_SCL  | MCO              | TIM1_CH1N | -         |
| PA10        | TIM17_BKIN | UART1_RX  | TIM1_CH3             | UART1_TX  | I2C1_SDA  | TIM1_CH1         | TIM16_CH1 | -         |
| PA11        | -          | UART1_CTS | TIM1_CH4             | TIM1_CH3  | CAN1_RX   | I2C1_SCL         | TIM1_BKIN | COMP1_OUT |
| PA12        | -          | UART1_RTS | TIM1_ETR             | TIM1_CH3N | CAN1_TX   | I2C1_SDA         | TIM1_CH2  | COMP2_OUT |
| PA13        | SWDIO      | -         | -                    | UART1_TX  | -         | -                | -         | -         |
| PA14        | SWDCLK     | UART2_TX  | -                    | UART1_RX  | -         | -                | -         | -         |
| PA15        | SPI1_NSS   | UART2_RX  | TIM2_CH1<br>TIM2_ETR | SPI2_SCK  | SPI2_MOSI | SPI2_MISO        | TIM1_CH1N | TIM1_CH3N |

Table 7. PB Port Alternate Function AF0-AF7

| Pin  | A F.O.    | A F.4    | A F 2      | A F 2     | A.F.4     | A 5 5      | AFC       | A F.7     |
|------|-----------|----------|------------|-----------|-----------|------------|-----------|-----------|
| Name | AF0       | AF1      | AF2        | AF3       | AF4       | AF5        | AF6       | AF7       |
| PB0  | -         | TIM3_CH3 | TIM1_CH2N  | TIM1_CH1N | TIM1_CH3  | -          | -         | -         |
| PB1  | TIM14_CH1 | TIM3_CH4 | TIM1_CH3N  | TIM1_CH2N | TIM2_CH3  | TIM1_CH2   | TIM1_CH1N | -         |
| PB3  | SPI1_SCK  | -        | TIM2_CH2   | -         | TIM1_CH1  | -          | TIM1_CH2N | TIM1_CH3  |
| PB4  | SPI1_MISO | TIM3_CH1 | -          | -         | TIM1_CH2  | TIM17_BKIN | TIM1_CH3N | TIM1_CH2N |
| PB5  | SPI1_MOSI | TIM3_CH2 | TIM16_BKIN | -         | -         | -          | TIM1_CH1  | TIM1_CH2  |
| PB6  | UART1_TX  | I2C1_SCL | TIM16_CH1N | -         | TIM1_CH2N | -          | TIM1_CH2  | TIM1_CH1N |
| PB7  | UART1_RX  | I2C1_SDA | TIM17_CH1N | -         | -         | -          | TIM1_CH3  | TIM1_CH1  |
| PB8  | UART1_RX  | I2C1_SCL | TIM16_CH1  | TIM1_CH1  | CAN1_RX   | -          | TIM3_CH2  | -         |
| PB9  | UART1_TX  | I2C1_SDA | TIM17_CH1  | -         | CAN1_TX   | SPI2_NSS   | TIM3_CH3  | -         |
| PB10 | -         | I2C1_SCL | TIM2_CH3   | -         | -         | SPI2_SCK   | -         | -         |
| PB11 | -         | I2C1_SDA | TIM2_CH4   | -         | -         | -          | -         | -         |

| Pin  | AF0       | AF1       | AF2       | AF3       | AF4       | AF5      | AF6       | AF7       |
|------|-----------|-----------|-----------|-----------|-----------|----------|-----------|-----------|
| Name |           | АГІ       | AFZ       | AF3       | АГ4       | АГЭ      | AFO       | AF1       |
| PB12 | SPI2_NSS  | SPI2_SCK  | TIM1_BKIN | SPI2_MOSI | SPI2_MISO | -        | -         | -         |
| PB13 | SPI2_SCK  | SPI2_MISO | TIM1_CH1N | SPI2_NSS  | SPI2_MOSI | I2C1_SCL | TIM17_CH1 | TIM1_CH3N |
| PB14 | SPI2_MISO | SPI2_MOSI | TIM1_CH2N | SPI2_SCK  | SPI2_NSS  | I2C1_SDA | TIM1_CH3  | TIM1_CH1  |
| PB15 | SPI2_MOSI | SPI2_NSS  | TIM1_CH3N | SPI2_MISO | SPI2_SCK  | -        | TIM1_CH2N | TIM1_CH2  |

Table 8. PC Port Alternate Function AF0-AF7

| Pin  |          |           |     |           |           |           |           |           |
|------|----------|-----------|-----|-----------|-----------|-----------|-----------|-----------|
| Name | AF0      | AF1       | AF2 | AF3       | AF4       | AF5       | AF6       | AF7       |
| PC2  | -        | SPI2_MISO | -   | -         | -         | -         | -         | -         |
| PC3  | -        | SPI2_MOSI | -   | -         | -         | -         | -         | -         |
| PC4  | -        | -         | -   | UART2_TX  | -         | TIM3_CH1  | SPI1_MOSI | -         |
| PC5  | -        | -         | -   | UART2_RX  | -         | TIM3_CH2  | SPI1_MISO | -         |
| PC6  | -        | TIM3_CH1  | -   | -         | -         | TIM3_CH3  | SPI1_NSS  | -         |
| D07  |          | TIMO 0110 |     |           |           | TIM2_CH1  | 0014 0014 |           |
| PC7  | -        | TIM3_CH2  | -   | -         | -         | TIM2_ETR  | SPI1_SCK  | -         |
| PC8  | -        | TIM3_CH3  | -   | -         | -         | TIM2_CH2  | -         | -         |
| PC9  | -        | TIM3_CH4  | -   | -         | -         | TIM2_CH3  | -         | -         |
| PC10 | UART1_TX | -         | -   | SPI2_MISO | SPI2_SCK  | SPI2_NSS  | SPI2_MOSI | COMP2_OUT |
| PC11 | UART1_RX | -         | -   | SPI2_MOSI | SPI2_NSS  | SPI2_SCK  | SPI2_MISO | -         |
| PC12 | UART1_TX | -         | -   | SPI2_SCK  | SPI2_MISO | SPI2_MOSI | SPI2_NSS  | -         |
| D040 |          |           |     |           |           |           | TIM2_CH1  |           |
| PC13 | -        | -         | -   | -         | -         | -         | TIM2_ETR  | -         |
| PC14 | -        | -         | -   | -         | -         | -         | TIM2_CH2  | -         |
| PC15 | -        | -         | -   | -         | -         | -         | TIM2_CH3  | -         |

Table 9. PD Port Alternate Function AF0-AF7

| Pin<br>Name | AF0       | AF1       | AF2       | AF3       | AF4      | AF5       | AF6       | AF7 |
|-------------|-----------|-----------|-----------|-----------|----------|-----------|-----------|-----|
| PD0         | -         | I2C1_SDA  | TIM1_CH1N | UART1_TX  | TIM1_CH2 | SPI1_MOSI | SPI1_MOSI | -   |
| PD1         | TIM1_BKIN | I2C1_SCL  | TIM1_CH1  | UART1_RX  | TIM1_CH2 | SPI1_MISO | SPI1_SCK  | -   |
| PD2         | -         | I2C1_SCL  | -         | -         | -        | SPI1_NSS  | SPI1_NSS  | -   |
| PD3         | -         | I2C1_SDA  | -         | -         | -        | SPI1_SCK  | SPI1_MISO | -   |
| PD4         | SPI1_MISO | SPI1_MOSI | -         | -         | -        | -         | -         | -   |
| PD5         | SPI1_MOSI | SPI1_MISO | -         | -         | -        | -         | -         | -   |
| PD6         | -         | TIM3_ETR  | -         | TIM1_CH3N | -        | TIM1_CH1  | TIM1_CH1N | -   |
| PD7         | -         | -         | -         | -         | -        | TIM3_CH1  | TIM17_CH1 | -   |

# Memory mapping

Memory mapping

Table 10. Memory mapping

| Bus   | <b>Boundary Address</b>  | Size     | Peripheral                  | Remark |
|-------|--------------------------|----------|-----------------------------|--------|
|       |                          |          | Main flash memory, system   |        |
|       | 0x0000 0000 -0x0000 FFFF | 64 KB    | memory, or SRAM, depends on |        |
|       |                          |          | the BOOT configuration      |        |
|       | 0x0001 0000 -0x07FF FFFF | ~ 128 MB | Reserved                    |        |
|       | 0x0800 0000 -0x0800 FFFF | 64 KB    | Main Flash memory           |        |
|       | 0x0801 0000 -0x1FFD FFFF | ~ 383 MB | Reserved                    |        |
| Flash | 0x1FFE 0000 -0x1FFE 01FF | 0.5 KB   | Reserved                    |        |
|       | 0x1FFE 0200 -0x1FFE 0FFF | 3 KB     | Reserved                    |        |
|       | 0x1FFE 1000 -0x1FFE 1BFF | 3 KB     | Reserved                    |        |
|       | 0x1FFE 1C00 -0x1FFF F3FF | ~ 256 MB | Reserved                    |        |
|       | 0x1FFF F400 -0x1FFF F7FF | 1 KB     | System memory               |        |
|       | 0x1FFF F800 -0x1FFF F80F | 16 B     | Option bytes                |        |
|       | 0x1FFF F810 -0x1FFF FFFF | ~2 KB    | Reserved                    |        |
| CDAM  | 0x2000 0000 -0x2000 3FFF | 16 KB    | SRAM                        |        |
| SRAM  | 0x2000 4000 -0x2FFF FFFF | ~ 255 MB | Reserved                    |        |
|       | 0x4000 0000 -0x4000 03FF | 1 KB     | TIM2                        |        |
|       | 0x4000 0400 -0x4000 07FF | 1 KB     | TIM3                        |        |
|       | 0x4000 0800 -0x4000 0BFF | 8 KB     | Reserved                    |        |
|       | 0x4000 2800 -0x4000 2BFF | 1 KB     | RTC/BKP                     |        |
|       | 0x4000 2C00 -0x4000 2FFF | 1 KB     | WWDG                        |        |
|       | 0x4000 3000 -0x4000 33FF | 1 KB     | IWDG                        |        |
|       | 0x4000 3400 -0x4000 37FF | 1 KB     | Reserved                    |        |
| APB1  | 0x4000 3800 -0x4000 3BFF | 1 KB     | SPI2                        |        |
|       | 0x4000 4000 -0x4000 43FF | 1 KB     | Reserved                    |        |
|       | 0x4000 4400 -0x4000 47FF | 1 KB     | UART2                       |        |
|       | 0x4000 4800 -0x4000 4BFF | 3 KB     | Reserved                    |        |
|       | 0x4000 5400 -0x4000 57FF | 1 KB     | I2C1                        |        |
|       | 0x4000 5800 -0x4000 6BFF | 5 KB     | Reserved                    |        |
|       | 0x4000 5C00 -0x4000 5FFF | 1 KB     | USB                         |        |
|       | 0x4000 6000 -0x4000 63FF | 1 KB     | Reserved                    |        |

| Bus  | Boundary Address         | Size     | Peripheral      | Remark |
|------|--------------------------|----------|-----------------|--------|
|      | 0x4000 6400 -0x4000 67FF | 1 KB     | CAN             |        |
|      | 0x4000 6800 -0x4000 6BFF | 1 KB     | Reserved        |        |
| APB1 | 0x4000 6C00 -0x4000 6FFF | 1 KB     | CSR             |        |
|      | 0x4000 7000 -0x4000 73FF | 1 KB     | PWR             |        |
|      | 0x4000 7400 -0x4000 FFFF | 35 KB    | Reserved        |        |
|      | 0x4001 0000 -0x4001 03FF | 1 KB     | SYSCFG          |        |
|      | 0x4001 0400 -0x4001 07FF | 1 KB     | EXTI            |        |
|      | 0x4001 0800 -0x4001 23FF | 7 KB     | Reserved        |        |
|      | 0x4001 2400 -0x4001 27FF | 1 KB     | ADC1            |        |
|      | 0x4001 2800 -0x4001 2BFF | 1 KB     | Reserved        |        |
|      | 0x4001 2C00 -0x4001 2FFF | 1 KB     | TIM1            |        |
| ADDO | 0x4001 3000 -0x4001 33FF | 1 KB     | SPI1            |        |
| APB2 | 0x4001 3400 -0x4001 37FF | 1 KB     | DBGMCU          |        |
|      | 0x4001 3800 -0x4001 3BFF | 1 KB     | UART1           |        |
|      | 0x4001 3C00 -0x4001 3FFF | 1 KB     | COMP            |        |
|      | 0x4001 4000 -0x4001 43FF | 1 KB     | TIM14           |        |
|      | 0x4001 4400 -0x4001 47FF | 1 KB     | TIM16           |        |
|      | 0x4001 4800 -0x4001 4BFF | 1 KB     | TIM17           |        |
|      | 0x4001 4C00 -0x4001 7FFF | 13 KB    | Reserved        |        |
|      | 0x4002 0000 -0x4002 03FF | 1 KB     | DMA             |        |
|      | 0x4002 0400 -0x4002 0FFF | 3 KB     | Reserved        |        |
|      | 0x4002 1000 -0x4002 13FF | 1 KB     | RCC             |        |
|      | 0x4002 1400 -0x4002 1FFF | 3 KB     | Reserved        |        |
|      | 0x4002 2000 -0x4002 23FF | 1 KB     | Flash Interface |        |
|      | 0x4002 2400 -0x4002 2FFF | 3 KB     | Reserved        |        |
| AHB  | 0x4002 3000 -0x4002 33FF | 1 KB     | CRC             |        |
|      | 0x4002 3400 -0x4002 FFFF | 47 KB    | Reserved        |        |
|      | 0x4003 0000 -0x4003 03FF | 1 KB     | Reserved        |        |
|      | 0x4003 0400 -0x47FF FFFF | ~ 127 MB | Reserved        |        |
|      | 0x4800 0000 -0x4800 03FF | 1 KB     | GPIOA           |        |
|      | 0x4800 0400 -0x4800 07FF | 1 KB     | GPIOB           |        |
|      | 0x4800 0800 -0x4800 0BFF | 1 KB     | GPIOC           |        |
|      | 0x4800 0C00 -0x4800 0FFF | 1 KB     | GPIOD           |        |
|      | 0x4800 1000 -0x5FFF FFFF | ~ 384 MB | Reserved        |        |

# 5

### **Electrical characteristics**

Electrical characteristics

#### 5.1 Test condition

Unless otherwise specified,  $V_{SS}$  is seen as the benchmark of all voltages.

#### 5.1.1 Typical Value

Unless otherwise specified, typical data are based on  $T_A$  = 25°C and  $V_{DD}$  = 3.3V.These data are only used for design guidance and have not been tested.

#### 5.1.2 Typical curve

Unless otherwise specified, the typical curve is only used for design guidance and has not been tested.

#### 5.1.3 Load Capacitance

The load condition during the measurement of pin parameters is shown in the figure below.



Figure 7. Load Condition of Pin

#### 5.1.4 Input Voltage on Pin

The measurement of input voltage on pin is shown in the figure below.



Figure 8. Input Voltage on Pin

#### 5.1.5 Power Supply Scheme

The power supply designing plan is shown in the figure below.



Figure 9. Power Supply Scheme

#### **5.1.6 Measurement of Current Consumption**

The measurement of the current consumption on the pin is shown in the figure below.



Figure 10. Measurement of Current Consumption

### 5.2 Absolute Maximum Rating

If the load applied to the device exceeds the value in the list of absolute maximum ratings (Table 11 and Table 12), the device may be damaged permanently. The list shows the maximum load that the device can bear. It does not mean that the functional operation of the device under these conditions is normal. The reliability of the device will be affected if the device works for a long time under the maximum condition.

Table 11. Voltage Characteristics

| Symbol                            | Description                                                                        | Min                   | Max                   | Unit |
|-----------------------------------|------------------------------------------------------------------------------------|-----------------------|-----------------------|------|
| V <sub>DD</sub> - V <sub>SS</sub> | External main supply voltage $(\text{including V}_{DDA} \text{ and V}_{SS})^{(1)}$ | -0.3                  | 5.5                   | V    |
| $V_{\mathrm{IN}}$                 | Input voltage on other pins (2)                                                    | V <sub>SS</sub> - 0.3 | V <sub>DD</sub> + 0.3 |      |

- 1. All power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply system within the permissible range.
- 2. The maximum value of  $V_{\rm IN}$  must always be observed. For information about the permitted maximum current values, please see the table below.

Table 12. Current Characteristics

| Symbol                               | Description                                                                 |      | Unit |
|--------------------------------------|-----------------------------------------------------------------------------|------|------|
| I <sub>VDD</sub>                     | Total current through $V_{DD}/V_{DDA}$ power cord (supply current) $^{(1)}$ | 120  |      |
| I <sub>VSS</sub>                     | Total current through V <sub>SS</sub> ground wire <sup>(1)</sup>            | -120 |      |
| 1                                    | Sink current through any I/O and control pins                               | 25   | mA   |
| $I_{\mathrm{IO}}$                    | Output current through any I/O and control pins                             | -25  | IIIA |
| (2)(3)                               | Injection current through nRST pin                                          | ±5   |      |
| $I_{\text{INJ(PIN)}}^{(2)(3)}$       | Injection current through OSC_IN pin of HSE                                 |      |      |
| l <sub>INJ(PIN)</sub> <sup>(4)</sup> | Injection current through other pins (4)                                    | ±25  |      |

- 1. All power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>)pins must always be connected to the external power supply system within the permissible range.
- 2.  $I_{\rm INJ(PIN)}$  must not exceed its limit, that is to ensure the  $V_{\rm IN}$  does not exceed its maximum. If you cannot guarantee that the  $V_{\rm IN}$  does not exceed its maximum value, please make sure that the  $I_{\rm INJ(PIN)}$  does not exceed its maximum value under external constraint. When  $V_{\rm IN} > V_{\rm DD}$ , there is a forward injection current; When  $V_{\rm IN} < V_{\rm SS}$ , there is a reverse injection current.
- 3. The reverse injection current will interfere with the analog performance of the device.
- 4. When injection currents go through several I/O ports at the same time, the maximum  $\Sigma I_{INJ(PIN)}$  is the sum of absolute values of the forward and reverse injection currents in the real time. The result is based on the characteristics of the maximum  $\Sigma I_{INJ(PIN)}$  on all the I/O ports.

#### 5.3 Operating Condition

#### 5.3.1 General operating conditions

Table 13. General Operating Condition

| Symbol             | Parameter                     | Condition                            | Min | Max               | Unit  |
|--------------------|-------------------------------|--------------------------------------|-----|-------------------|-------|
| $f_{ m HCLK}$      | Internal AHB clock            |                                      | 0   | 72MHz             |       |
| f <sub>PCLK1</sub> | Internal APB1 clock           |                                      | 0   | f <sub>HCLK</sub> | - MHz |
| f <sub>PCLK2</sub> | Internal APB2 clock frequency |                                      | 0   | f <sub>HCLK</sub> |       |
| $V_{ m DD}$        | Standard operating voltage    |                                      | 2.0 | 5.5               | V     |
| P <sub>D</sub>     | T <sub>A</sub> =85°C          |                                      |     |                   | mW    |
| <b>-</b>           | т                             | Maximum power dissipation            | -40 | 85                | 0.0   |
| $T_{A}$            | $T_A$                         | Low power dissipation <sup>(2)</sup> | -40 | 105               | °C    |
| Тյ                 | Junction temperature range    |                                      | -40 | 105               | °C    |

- 1. It is recommended to use the same power source for  $V_{DD}$  and  $V_{DDA}$ .
- 2. If  $T_A$  is low, a higher  $P_D$  value are allowed as long as  $T_J$  does not exceed  $T_{Jmax}$  (See subsec 5.1).

#### 5.3.2 Operating Condition when Power is On and Power is Down

The parameters in the table below are tested under general operating conditions.

Table 14. Operating Condition when Power is On and Power is Down

| Symbol       | Parameter                     | Condition           | Min | Max | Unit   |  |
|--------------|-------------------------------|---------------------|-----|-----|--------|--|
| 4            | V <sub>VDD</sub> rise speed   |                     | 1   | ∞   | С/\/   |  |
| $t_{ m VDD}$ | $V_{\mathrm{VDD}}$ fall speed | $T_A = 25^{\circ}C$ | 500 | ∞   | - μS/V |  |

# 5.3.3 Characteristics of Embedded Reset and Power-Control Models

The parameters in the table below are tested based on the ambient temperature and VDD supply voltage listed inTable 13.

Table 15. Characteristics of Embedded Reset and Power-Control Models

| Symbol               | Parameter          | Conditions                    | Min | Typical | Max | Unit |
|----------------------|--------------------|-------------------------------|-----|---------|-----|------|
|                      | Level selection of | PLS[3: 0]=0000 (Rising edge)  |     | 1.8     |     | V    |
| $V_{\mathrm{PVD}}$   | programmable       | PLS[3: 0]=0000 (Falling edge) |     | 1.7     |     | V    |
|                      | voltage detector   | PLS[3: 0]=0001 (Rising edge)  |     | 2.1     |     | V    |
|                      | Voltago dotocto    | PLS[3: 0]=0001 (Falling edge) |     | 2.0     |     | V    |
|                      |                    | PLS[3: 0]=0010 (Rising edge)  |     | 2.4     |     | V    |
|                      |                    | PLS[3: 0]=0010 (Falling edge) |     | 2.3     |     | V    |
|                      |                    | PLS[3: 0]=0011 (Rising edge)  |     | 2.7     |     | V    |
|                      |                    | PLS[3: 0]=0011 (Falling edge) |     | 2.6     |     | V    |
|                      |                    | PLS[3: 0]=0100 (Rising edge)  |     | 3.0     |     | V    |
|                      |                    | PLS[3: 0]=0100 (Falling edge) |     | 2.9     |     | V    |
|                      |                    | PLS[3: 0]=0101 (Rising edge)  |     | 3.3     |     | V    |
|                      | Level selection of | PLS[3: 0]=0101 (Falling edge) |     | 3.2     |     | V    |
| $V_{\mathrm{PVD}}$   | programmable       | PLS[3: 0]=0110 (Rising edge)  |     | 3.6     |     | V    |
|                      | voltage detector   | PLS[3: 0]=0110 (Falling edge) |     | 3.5     |     | V    |
|                      |                    | PLS[3: 0]=0111 (Rising edge)  |     | 3.9     |     | V    |
|                      |                    | PLS[3: 0]=0111 (Falling edge) |     | 3.8     |     | V    |
|                      |                    | PLS[3: 0]=1000 (Rising edge)  |     | 4.2     |     | V    |
|                      |                    | PLS[3: 0]=1000 (Falling edge) |     | 4.1     |     | V    |
|                      |                    | PLS[3: 0]=1001 (Rising edge)  |     | 4.5     |     | V    |
|                      |                    | PLS[3: 0]=1001 (Falling edge) |     | 4.4     |     | V    |
|                      |                    | PLS[3: 0]=1010 (Rising edge)  |     | 4.8     |     | V    |
|                      |                    | PLS[3: 0]=1010 (Falling edge) |     | 4.7     |     | V    |
| V <sub>POR/PDR</sub> | POR/PDR            | Trigger point                 |     | 1.65    |     | V    |
| ,                    | threshold          |                               |     |         |     |      |
| $T_{RSTTEMPO}$       | Reset duration     |                               |     | 2.7     |     | ms   |

1. Guaranteed by design, not tested in production. *Note: Reset duration is measured from the power-on moment to the moment the first instruction is read by the user's application code.* 

#### 5.3.4 Supply Current Characteristics

Current consumption is an index of multiple parameters and factors, which include operating voltage, ambient temperature, I/O pin load, product software configuration, operating frequency, I/O pin flip rate, program location in memory and executed code, etc.

The current consumption readings in all operating modes given in this section execute a set of simple codes.

#### **Maximum Current Consumption**

The microcontroller is in the following conditions:

- All I/O pins are in input mode and connected to a static level— $V_{DD}$  or  $V_{SS}$  (no load)
- · All peripherals are turned off, unless otherwise specified.
- The access time of the flash memory is adjusted to the  $f_{HCLK}$  (0 ~ 24 MHz ;1 wait cycle at 24 ~ 48 MHz; 2 wait cycles at 48~ 72 MHz).
- The instruction prefetch function is enabled. When the peripheral is enabled:  $f_{PCLK1} = f_{PCLK2} = f_{HCLK}$ .

Note: The instruction prefetch function must be set before setting the clock and bus frequency division.

Table 16. Typical and maximum current consumption in stop and standby modes<sup>(2)</sup>

| Cymhal            | Parameter                       | Conditions             |       | Unit |      |       |
|-------------------|---------------------------------|------------------------|-------|------|------|-------|
| Symbol            | Parameter                       | Conditions             | -40°C | 25°C | 85°C | Offic |
|                   | Supply current in shutdown mode | PWR->CR[0] is set as 1 | 1.5   | 5.2  | 55.9 |       |
| $I_{\mathrm{DD}}$ | Supply current                  | LSI and RTC are on 1.3 |       | 1.6  | 6.0  | - μΑ  |
|                   | in standby mode                 | IWDG is on             | 0.5   | 0.5  | 5.1  |       |

- 1. Drawn from comprehensive evaluation, not tested in production. The IO status is analog input.
- 2. The maximum value is tested in case of the power supply voltage = 3.3V.

#### **Typical Current Consumption**

The MCU is in the following conditions:

- All I/O pins are in input mode and connected to a static level —- V<sub>DD</sub> or V<sub>SS</sub> (no load).
- · All peripherals are turned off, unless otherwise specified.
- The access time of the flash memory is adjusted to the  $f_{HCLK}$  at (0  $\sim$  24 MHz 1 wait cycle at 24  $\sim$  48 MHz; 2 wait cycles at 48  $\sim$  72 MHz).
- The instruction prefetch function is enabled. When the peripheral is enabled:  $f_{PCLK1} = f_{PCLK2} = f_{HCLK}$ .

Note: The instruction prefetch function must be set before setting the clock and bus frequency division.

Table 17. Maximum Current Consumption in Operating Mode, with Data Processing Code Running from Internal Flash Memory<sup>(1)(2)(3)(4)(5)</sup>

| Symbol            | Doromotor | Condition | £                 | Enabl | e all Perip | herals | Disab | le all Perip | herals | Unit |
|-------------------|-----------|-----------|-------------------|-------|-------------|--------|-------|--------------|--------|------|
| Symbol            | Parameter |           | f <sub>HCLK</sub> | -40°C | 25°C        | 85°C   | -40°C | 25°C         | 85°C   |      |
|                   | Supply    |           | 72MHz             | 21.70 | 22.10       | 22.40  | 10.40 | 10.20        | 10.40  |      |
|                   |           |           | 48MHz             | 15.70 | 16.00       | 16.30  | 8.37  | 8.07         | 8.24   |      |
|                   |           |           | 24MHz             | 9.50  | 9.70        | 9.91   | 5.29  | 4.95         | 5.09   |      |
|                   |           |           | 8MHz              | 5.19  | 5.30        | 5.42   | 3.10  | 2.67         | 2.75   |      |
| $I_{\mathrm{DD}}$ |           |           | 4MHz              | 4.13  | 4.22        | 4.32   | 2.58  | 2.13         | 2.21   | mA   |
|                   | operating |           | 2MHz              | 3.62  | 3.69        | 3.78   | 2.32  | 1.86         | 1.93   |      |
|                   |           |           | 1MHz              | 3.36  | 3.43        | 3.51   | 2.21  | 1.73         | 1.79   |      |
|                   |           |           | 500K              | 3.23  | 3.29        | 3.38   | 2.14  | 1.67         | 1.73   |      |
|                   |           |           | 125K              | 3.13  | 3.20        | 3.28   | 2.09  | 1.62         | 1.68   |      |

- 1. All I/O pins are in input mode;  $V_{DD}$  or  $V_{SS}$  is a static value (no load).
- 2. All peripherals are disabled, unless otherwise specified.
- 3. The flash access time conforms to the configuration in the user manual
- 4. The values are measured when the supply voltage is 3.3V.
- 5. It's obtained when the HCLK frequency is less than 8MHz, and the system clock is HSI frequency division.

Table 18. Maximum Current Consumption in Sleep Mode, with Data Processing Code Running from Internal Flash Memory<sup>(1)(2)(3)(4)(5)</sup>

| Cumb al           | Downston  | Condition                           | £                        | Enabl | e all Perip | herals | Disab | le all Perip | herals | l l = i4 |
|-------------------|-----------|-------------------------------------|--------------------------|-------|-------------|--------|-------|--------------|--------|----------|
| Symbol            | Parameter |                                     | <b>f</b> <sub>HCLK</sub> | -40°C | 25°C        | 85°C   | -40°C | 25°C         | 85°C   | Unit     |
|                   |           |                                     | 72MHz                    | 17.50 | 17.90       | 18.20  | 6.29  | 5.96         | 6.07   |          |
|                   |           |                                     | 48MHz                    | 12.10 | 12.30       | 12.50  | 4.72  | 4.33         | 4.42   |          |
|                   | Supply    | current in Internal operating clock | 24MHz                    | 7.64  | 7.79        | 7.94   | 3.46  | 3.04         | 3.11   |          |
|                   |           |                                     | 8MHz                     | 4.58  | 4.66        | 4.77   | 2.48  | 2.03         | 2.09   |          |
| $I_{\mathrm{DD}}$ |           |                                     | 4MHz                     | 3.83  | 3.90        | 4.00   | 2.28  | 1.82         | 1.87   | mA       |
|                   | operating |                                     | 2MHz                     | 3.47  | 3.53        | 3.62   | 2.17  | 1.71         | 1.76   |          |
|                   |           |                                     | 1MHz                     | 3.28  | 3.35        | 3.43   | 2.11  | 1.65         | 1.71   |          |
|                   |           |                                     | 500K                     | 3.19  | 3.26        | 3.34   | 2.10  | 1.63         | 1.68   |          |
|                   |           |                                     | 125K                     | 3.13  | 3.19        | 3.27   | 2.08  | 1.61         | 1.66   |          |

- 1. All I/O pins are in input mode;  $V_{\text{DD}}$  or  $V_{\text{SS}}$  is a static value (no load).
- 2. All peripherals are disabled, unless otherwise specified.
- 3. The flash access time conforms to the configuration in the user manual.
- 4. The values are measured when the supply voltage is 3.3V.
- 5. It's obtained when the HCLK frequency is less than 8MHz, and the system clock is HSI frequency division.

#### **Current Consumption of Built-in Peripherals**

The current consumption of built-in peripherals is listed in the Table 19. The MCU is in the following conditions:

- All I/O pins are in input mode and connected to a static —-  $V_{DD}$  or  $V_{SS}$  (no load) .
- · All peripherals are turned off, unless otherwise specified.
- The values given are calculated by measuring current consumption.
  - All clocks of peripherals are turned off.
  - Only the clock of one peripheral is turned on.
- $\bullet$  The ambient temperature and  $V_{\text{DD}}$  supply voltage are listed in Table 13.

Table 19. Current Consumption of Built-in Peripherals<sup>(1)</sup>

|      | ilt-in<br>oheral | Typical Power consumption | Unit | Unit Built-in Peripheral |       | Typical Power consumption | Unit |  |  |  |       |      |
|------|------------------|---------------------------|------|--------------------------|-------|---------------------------|------|--|--|--|-------|------|
|      |                  | at 25 °C                  |      |                          |       | at 25 °C                  |      |  |  |  |       |      |
|      | GPIOD            | 0.12                      |      |                          | TIM14 | 0.35                      |      |  |  |  |       |      |
|      | GPIOC            | 0.13                      |      | APB2                     | TIM16 | 0.38                      |      |  |  |  |       |      |
| ALID | GPIOB            | 0.12                      |      |                          | TIM17 | 0.43                      |      |  |  |  |       |      |
| AHB  | GPIOA            | 0.15                      |      |                          | WWDG  | 0.09                      |      |  |  |  |       |      |
|      | CRC              | 0.20                      |      |                          | SPI2  | 1.03                      |      |  |  |  |       |      |
|      | DMA              | 0.36                      |      |                          |       |                           |      |  |  |  | UART2 | 0.77 |
|      | DBG              | 0.04                      | mA   |                          | I2C1  | 1.19                      | mA   |  |  |  |       |      |
|      | ADC1             | 0.28                      |      | ADD4                     | TIM2  | 0.97                      |      |  |  |  |       |      |
|      | TIM1             | 1.28                      |      | APB1                     | TIM3  | 0.70                      | •    |  |  |  |       |      |
| APB2 | SPI1             | 0.97                      |      |                          | PWR   | 0.23                      |      |  |  |  |       |      |
|      | COMP             | 0.20                      |      |                          | CRS   | 0.13                      |      |  |  |  |       |      |
|      | SYSCFG           | 0.09                      |      |                          | CAN   | 1.64                      |      |  |  |  |       |      |
|      | UART1            | 0.78                      |      |                          | USB   | 3.32                      |      |  |  |  |       |      |

<sup>1.</sup>  $f_{HCLK}$  = 96Mhz; HSI is used as PLL clock source.

#### 5.3.5 External Clock Source Characteristics

## High-Speed External Clock Generated by a Crystal/Ceramic Resonator

The high-speed external clock (HSE) may be generated by an oscillator composed of a 2  $\sim$  24MHz crystal/ceramic resonator. The information given in this section is drawn based on the results obtained through comprehensive characteristic evaluation with the typical external elements listed in the table below. In application, the resonator and load capacitor must be maximally close to the oscillator pin to reduce output distortion and stabilization time at startup. For detailed parameters (frequency, package, accuracy, etc.) of the crystal resonator, please consult the corresponding manufacturer.

Table 20. High-Speed External User Clock Characteristics

| Symbol                  | Parameter                   | Condition | Min                 | Тур | Max                | Unit   |
|-------------------------|-----------------------------|-----------|---------------------|-----|--------------------|--------|
| £                       | User external clock         |           |                     | 0   | 20                 | NAL 1- |
| $f_{\mathrm{HSE\_ext}}$ | frequency <sup>(1)</sup>    |           |                     | 8   | 32                 | MHz    |
| V                       | OSC_IN input pin high level |           | 0.7V <sub>DD</sub>  |     | $V_{ m DD}$        | V      |
| $V_{HSEH}$              | voltage                     |           | 0.7 V <sub>DD</sub> |     | V DD               | V      |
| V                       | OSC_IN input pin low level  |           | V                   |     | 0.3V <sub>DD</sub> | V      |
| $V_{HSEL}$              | voltage                     |           | $V_{ss}$            |     | U.SV <sub>DD</sub> | '      |
| $t_{\rm w(HSE)}$        | OSC_IN high or low time(1)  |           | 15                  |     |                    | ns     |
| C                       | OSC_IN input capacitance    |           |                     | 5   |                    | nE     |
| $C_{\text{in(HSE)}}$    | reactance (1)               |           |                     | 3   |                    | pF     |
| $DuCy_{(HSE)}$          | Duty cycle                  |           |                     | 50  |                    | %      |

#### Low-Speed External User Clock from External Oscillator Source

The characteristic parameter given in the following table is measured by a low-speed external clock source, and the ambient temperature and supply voltage conform to the general operating condition.

Table 21. Low-Speed External User Clock Characteristics

| Symbol                | Parameter                     | Condition                                      | Min                 | Тур    | Max                | Unit |
|-----------------------|-------------------------------|------------------------------------------------|---------------------|--------|--------------------|------|
| f <sub>LSE_ext</sub>  | User external clock           |                                                | 16                  | 32.768 | 1000               | KHz  |
|                       | frequency <sup>(1)</sup>      |                                                |                     |        |                    |      |
| $V_{LSEH}$            | OSC32_IN input pin high level | C32_IN input pin high level 0.7V <sub>DD</sub> |                     |        | $V_{\mathrm{DD}}$  | V    |
| V LSEH                | voltage                       |                                                | U.7 V <sub>DD</sub> |        | V DD               | V    |
| M                     | OSC32_IN input pin low level  |                                                |                     |        | 0.01/              | .,   |
| $V_{LSEL}$            | voltage                       |                                                | $V_{SS}$            |        | 0.3V <sub>DD</sub> | V    |
| $t_{w(LSE)}$          | OSC32_IN high or low time(1)  |                                                | 450                 |        |                    | ns   |
| $t_{r(LSE)}$          | OSC32_IN rise time(1)         |                                                |                     |        | 50                 | ns   |
| $t_{f(LSE)}$          | OSC32_IN fall time (1)        |                                                |                     |        | 50                 | ns   |
|                       | OSC32_IN input capacitive     |                                                |                     |        | 40                 | F    |
| $C_{\text{in}(LSE)}$  | reactance <sup>(1)</sup>      |                                                |                     |        | 10                 | pF   |
| DuCy <sub>(LSE)</sub> | Duty cycle                    |                                                |                     | 50     |                    | %    |
| ,                     | OSC32_IN input leakage        | N 4N 4N                                        | 4                   |        | 4                  |      |
| $I_{\mathrm{L}}$      | current                       | $V_{SS} \le V_{IN} \le V_{DD}$                 | -1                  |        | 1                  | μA   |

1. Guaranteed by design, not tested in production.



Figure 11. AC Timing Diagram of High-Speed External Clock Source



Figure 12. AC Timing Diagram of Low-Speed External Clock Source

# High-Speed External Clock Generated by a Crystal/Ceramic Resonator

The high-speed external clock (HSE) may be generated by an oscillator composed of a 2  $\sim$  24MHz crystal/ceramic resonator. The information given in this section is drawn based on the results obtained through comprehensive characteristic evaluation with the typical external elements listed in the table below. In application, the resonator and load capacitor must be maximally close to the oscillator pin to reduce output distortion and stabilization time at startup. For detailed parameters (frequency, package, accuracy, etc.) of the crystal

resonator, please consult the corresponding manufacturer.

Table 22. HSE 2  $\sim$  24MHz Oscillator Characteristics $^{(1)(2)}$ 

| Symbol                   | Parameter                              | Condition                                                                        | Min | Тур | Max | Unit  |
|--------------------------|----------------------------------------|----------------------------------------------------------------------------------|-----|-----|-----|-------|
| £                        | Ossillatan francusana.                 | 2.0V <vdd<3.6v< td=""><td>2</td><td>8</td><td>24</td><td>NALL-</td></vdd<3.6v<>  | 2   | 8   | 24  | NALL- |
| $f_{OSC\_IN}$            | Oscillator frequency                   | 3.0V <vdd<5.5v< td=""><td>8</td><td>16</td><td>24</td><td>- MHz</td></vdd<5.5v<> | 8   | 16  | 24  | - MHz |
| $R_{\rm F}$              | Feedback resistance <sup>(4)</sup>     |                                                                                  |     | 510 |     | kΩ    |
|                          | Support crystal                        | f <sub>OSC_IN</sub> = 24M                                                        |     |     | 60  |       |
| ESR                      | SR serial impedance                    | V <sub>DD</sub> = 3.0V                                                           |     |     |     | Ω     |
|                          | $(C_{L1}C_{L2}^{(3)} \text{ is 16pF})$ | f <sub>OSC_IN</sub> = 12M                                                        |     |     | 150 |       |
|                          |                                        | V <sub>DD</sub> = 2.0V                                                           |     |     |     |       |
|                          |                                        | f <sub>OSC_IN</sub> = 24M                                                        |     |     |     |       |
| $I_2$                    | HSE driving current                    | V <sub>DD</sub> = 2.0V                                                           |     | 1.5 |     | mA    |
|                          |                                        | ESR=30Ω                                                                          |     |     |     |       |
|                          |                                        | C <sub>L1</sub> C <sub>L2</sub> <sup>(3)</sup> is 20pF                           |     |     |     |       |
| <b>g</b> <sub>m</sub>    | Oscillator transconductance            | Start up                                                                         |     | 9   |     | mA/V  |
| t <sub>SU(HSE)</sub> (5) | Start time                             | V <sub>DD</sub> is stabe                                                         |     | 3   |     | ms    |

- The characteristic parameter of the resonator is given by the crystal/ceramic resonator manufacturer.
- 2. Drawn from comprehensive evaluation, not tested in production.
- 3. For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use 5pF  $\sim$  25pF (typical value) high-quality ceramic capacitor designed for high-frequency applications, as well as crystal or resonator that meets the requirements. Usually,  $C_{L1}$  and  $C_{L2}$  have the same parameter. The crystal manufacturer usually gives the parameter of the load capacitance in the serial combination of  $C_{L1}$  and  $C_{L2}$ . When choosing  $C_{L1}$  and  $C_{L2}$ , the capacitive reactance of the PCB and MCU pins should be taken into account (the combined pin and the PCB board capacitance can be roughly estimated as 10pF).
- 4. The relatively low R<sub>F</sub> resistance value can provide protection and avoid problems when operating in a humid environment. The leakage and bias conditions generated in this environment have changed. However, if the MCU is used in harsh humid conditions, such parameters need to be taken into account in the design.
- 5.  $t_{SU(HSE)}$  is the start-up time, measured from the moment when the software enables HSE until a stable 8MHz oscillation is obtained. This value is drawn based on readings on a standard crystal resonator, and it may vary greatly depending on the crystal manufacturer.



Figure 13. Typical Application with an 8MHz Crystal

## Low-Speed External Clock Generated by a Crystal/Ceramic Resonator

The low-speed external clock (LSE) may be generated by an oscillator composed of a 32.768KHz crystal/ceramic resonator. The information given in this section is drawn based on the results obtained through comprehensive characteristic evaluation with the typical external elements listed in the table below. In application, the resonator and load capacitor must be maximally close to the oscillator pin to reduce output distortion and stabilization time at startup. For detailed parameters (frequency, package, accuracy, etc.) of the crystal resonator, please consult the corresponding manufacturer. (The crystal resonator mentioned here refers to quartz crystal resonator by general speaking.) Note: For CL1 and  $C_{L2}$ , it is recommended to use 5pF  $\sim$  15pF high-quality ceramic capacitor, as well as crystal or resonator that meets the requirements. Usually,  $C_{L1}$  and  $C_{L2}$  have the same parameter. The crystal manufacturer usually gives the parameter of the load capacitance in the serial combination of  $C_{L1}$  and  $C_{L2}$ . Load capacitance CL has the following formula:  $C_L$  =  $C_{L1}$  x  $C_{L2}$  /( $C_{L1}$  +  $C_{L2}$ ) +  $C_{stray}$ , where  $C_{stray}$  is the pin capacitance and PCB board or PCB-related capacitance. Typically, it is between 2pF and 7pF. Caution: To avoid exceeding the maximum value of C<sub>L1</sub> and C<sub>L2</sub>(15pF),it is strongly recommended to use a resonator with a load capacitance  $C_L \le 7pF$ . Never use a resonator with a load capacitance of 12.5pF. Example: if a resonator with a load capacitance of CL = 6pF, and Cstray = 2pF is chosen, then  $C_{L1}$  =  $C_{L2}$  = 8pF.

Table 23. LSE Oscillator Characteristics (f<sub>LSE</sub>=32.768KHz) (1)

| Symbol                   | Parameter                   | Conditions        | Min | Тур | Max | Unit |
|--------------------------|-----------------------------|-------------------|-----|-----|-----|------|
| g <sub>m</sub>           | Oscillator transconductance |                   |     | 78  |     | μA/V |
| t <sub>SU(LSE)</sub> (2) | Start time                  | $R_S = 30k\Omega$ |     | 3   |     | S    |

- 1. Drawn from comprehensive evaluation, not tested in production.
- 2.  $t_{SU(LSE)}$  is the start-up time, measured from the moment when the software enables LSE until a stable 32.768KHz oscillation is obtained. This value is drawn based on

readings on a standard crystal resonator, and it may vary greatly depending on the crystal manufacturer.



Figure 14. Typical application with a 32.768 kHz Crystal

#### 5.3.6 Internal Clock Source Characteristics

The characteristic parameter given in the following table is measured when ambient temperature and power supply voltage meet with the general operating condition.

#### High-Speed Internal (HSI) Oscillator

Table 24. HSI Oscillator Characteristics(1)(2)

| Symbol               | Parameter                   | Conditions            | Min | Тур | Max | Unit |
|----------------------|-----------------------------|-----------------------|-----|-----|-----|------|
| f <sub>HSI</sub>     | Frequency                   |                       |     | 48  |     | MHz  |
| ACC <sub>HSI</sub>   | HSI oscillator accuracy     | T <sub>A</sub> = 25°C | -1  |     | 1   | %    |
| t <sub>SU(HSI)</sub> | HSI oscillator startup time |                       |     | 12  | 16  | μs   |
|                      | HSI oscillator power        |                       |     | 200 |     |      |
| I <sub>DD(HSI)</sub> | consumption                 |                       |     | 328 |     | μΑ   |

- 1.  $V_{\rm DD}$  = 3.3V, unless otherwise specified.
- 2. Guaranteed by design, not tested in production.

#### Low-Speed Internal (LSI) Oscillator

Table 25. LSI oscillator characteristics(1)

| Symbol                              | Parameter                   | Conditions | Min | Тур      | Max | Unit       |
|-------------------------------------|-----------------------------|------------|-----|----------|-----|------------|
| $f_{LSI}^{(2)}$                     | Frequency                   |            |     | 40       |     | KHz        |
| t <sub>SU(LSI)</sub> <sup>(2)</sup> | LSI oscillator startup time |            |     |          | 85  | μs         |
| 1 (3)                               | LSI oscillator power        |            |     | 4        | 1.4 |            |
| $I_{\mathrm{DD(LSI)}}^{(3)}$        | consumption                 |            |     | <b> </b> | 1.4 | μ <b>Α</b> |

1.  $V_{\rm DD}$  = 3.3V,unless otherwise specified.

- 2. Drawn from comprehensive evaluation, not tested in production.
- 3. Guaranteed by design, not tested in production.

#### Wake-up Time from Low-Power Mode

The wake-up time listed in the following table is measured during the wake-up phase of the Internal clock HSI. The clock source used when waking up depends on the current operating mode:

- · Stop or standby mode: the clock source is the oscillator
- Sleep mode: the clock source is the clock used when entering sleep mode

All times are measured when ambient temperature and supply voltage meet the general operating condition.

Table 26. Wake-up Time in Low Power Mode

| Symbol                              | Parameter                                                        | Conditions              | Max | Unit |
|-------------------------------------|------------------------------------------------------------------|-------------------------|-----|------|
| t <sub>WUSLEEP</sub> (1)            | Wake up from sleep<br>mode                                       | HSI is the system clock | 2.7 | μs   |
| t <sub>WUSTOP</sub> <sup>(1)</sup>  | Wake up from shutdown mode (voltage regulator in operation)      | HSI is the system clock | 5.5 | μs   |
| t <sub>wustop</sub> (1)             | Wake up from shutdown mode (voltage regulator in low power mode) | HSI is the system clock | 7.7 | μs   |
| t <sub>WUSTDBY</sub> <sup>(1)</sup> | Wake up from standby mode                                        | PWR->CR[15:14]=0x00     | 498 | μs   |
| t <sub>WUSTDBY</sub> <sup>(1)</sup> | Wake up from standby mode                                        | PWR->CR[15:14]=0x01     | 430 | μs   |
| t <sub>WUSTDBY</sub> <sup>(1)</sup> | Wake up from standby mode                                        | PWR->CR[15:14]=0x02     | 390 | μs   |
| t <sub>WUSTDBY</sub> (1)            | Wake up from standby mode                                        | PWR->CR[15:14]=0x03     | 318 | μs   |

1. The wake-up time measurement starts from the wake-up event to the point at which the user application code reads the first instruction.

#### 5.3.7 PLL Characteristics

The characteristic parameter listed in the following table is measured when ambient temperature and power supply voltage meet with the general operating condition.

Table 27. PLL Characteristics<sup>(1)</sup> **Parameter Symbol** Min Тур

Max Unit PLL input clock<sup>(2)</sup> 4 24 MHz  $f_{PLL\_IN}$ PLL input clock duty cycle 40 60 % PLL multiplier output clock 40 200 MHz  $f_{PLL\_OUT}$  $t_{\text{LOCK}} \\$ PLL lock time 100 μs

- 1. Guaranteed by design, not tested in production.
- 2. Take care of using the appropriate multiplier factors so as to have PLL input clock frequency compatible with the range defined by f<sub>PLL OUT</sub>.

#### 5.3.8 **Memory Characteristics**

#### Flash memory

Table 28. Flash Memory Characteristics

| Symbol              | Parameter              | Conditions   | Min | Тур | Max | Unit |
|---------------------|------------------------|--------------|-----|-----|-----|------|
| t <sub>prog</sub>   | 8-bit programming time |              | 6   |     | 7.5 | μS   |
| t <sub>ERASE</sub>  | Page erasing time      |              | 4   |     | 5   | mS   |
| t <sub>ME</sub>     | Mass erasing time      |              | 20  |     | 40  | mS   |
|                     |                        | Readig mode  |     | 4   |     | mA   |
| $I_{\mathrm{DD}}$   | Supply current         | Writing mode |     |     | 7   | mA   |
|                     |                        | Erasing mode |     |     | 2   | mA   |
| $V_{\mathrm{prog}}$ | Programming voltage    |              |     | 1.5 |     | V    |

Table 29. Flash Memory Life and Data Retention Period<sup>(1)(2)</sup>

| Symbol           | Parameter                        | Conditions            | Min | Тур | Max | Unit           |
|------------------|----------------------------------|-----------------------|-----|-----|-----|----------------|
| NEND             | Life (erasing and writing times) |                       | 20  |     |     | Thousand times |
| t <sub>RET</sub> | Data<br>retention<br>period      | T <sub>A</sub> = 25°C | 100 |     |     | Year           |

1. Drawn from comprehensive evaluation, not tested in production.

#### **EMC Characteristics** 5.3.9

Sensitivity testing is carried out by sampling during product comprehensive evaluation.

#### **Design Reliable Software to Avoid Noise**

EMC evaluation and optimization at the device level are carried out in a typical application environment. It should be noted that good EMC performance is closely related to user applications and specific software.

Therefore, it is recommended that users implement EMC optimization on the software and conduct EMC-related certification tests.

#### **Software Recommendations**

The software flow must include the control of program runaway, such as:

- · Corrupted program counter
- Unexpected reset
- Critical data destroyed (control registers, etc...)

#### **Test before Certification**

Many common failures (unexpected reset and corrupted program counter) can be reproduced by manually introducing a low level on NRST or introducing a 1-second low level on the crystal oscillator pin.

During ESD test, a voltage exceeding the application requirement can be directly applied to the chip. When an unexpected action is detected, the software needs to be strengthened to prevent unrecoverable errors.

#### 5.3.10 Absolute Maximum Value (Electrical Sensitivity)

Based on three different tests (ESD, LU), a specific measurement method is used to conduct a strength test on the chip to determine its electrical sensitivity performance.

#### **Electrostatic Discharge (ESD)**

Electrostatic discharge (a positive pulse and then a negative pulse after one second interval) is applied to all the pins of all samples. The size of the sample is related to the number of power supply pins on the chip (3 pieces  $\times$  (n+1) power supply pins). This test complies with the standard JEDEC JS-001-2017/JS-002-2018.

#### **Static Latching**

In order to evaluate the latch performance, 2 complementary static latching tests need to be performed on 6 samples:

- Provide a supply voltage exceeding the limit for each power supply pin.
- Inject current into each input, output, and configurable I/O pin.

This test complies with the EIA/JESD78E integrated circuit latching standard.

Table 30. MCU ESD Characteristics

| Symbol                | Parameter                          | Conditions                        | <b>Max</b> <sup>(1)</sup> | Unit |
|-----------------------|------------------------------------|-----------------------------------|---------------------------|------|
| V                     | Electrostatic discharge voltage    | T <sub>A</sub> = 25°C, compliance | ±8000                     |      |
| $V_{ESD(HBM)}$        | (human body model)                 | (human body model) with JEDEC     |                           | V    |
| V                     | Electrostatic discharge voltage    | T <sub>A</sub> = 25°C, compliance |                           |      |
| $V_{\text{ESD(CDM)}}$ | (charging device model)            | with JEDEC                        | ±2000                     |      |
|                       | Static latching (Latch-up current) | T <sub>A</sub> = 25°C, compliance | 100                       | m A  |
| I <sub>LU</sub>       | Static latering (Later-up current) | with JESD78E                      | 100                       | mA   |

#### 5.3.11 I/O Port Characteristics

#### **General Input/Output Characteristics**

Unless otherwise specified, the parameter listed in the table below is measured according to the condition in Table 11All I/O ports are compatible with CMOS.

Table 31. I/O Static Characteristics

| Symbol                                | Parameter                            | Conditions              | Min                | Тур | Max                  | Unit    |
|---------------------------------------|--------------------------------------|-------------------------|--------------------|-----|----------------------|---------|
| · · · · · · · · · · · · · · · · · · · | lancet lave lavel valtage            | V <sub>DD</sub> = 3.3V  | -0.3               |     | 0.8                  | V       |
| $V_{\mathrm{IL}}$                     | Input low level voltage              | V <sub>DD</sub> = 5.0V  | -0.3               |     | 0.3V <sub>DD</sub>   | V       |
|                                       | lance high layed value               | V <sub>DD</sub> = 3.3V  | 2                  |     | 3.3                  |         |
| $V_{\mathrm{IH}}$                     | Input high level voltage             | V <sub>DD</sub> = 5.0V  | 0.7V <sub>DD</sub> | 5   | V <sub>DD</sub> +0.3 | V       |
|                                       | I/O pin Schmitt trigger              | V <sub>DD</sub> = 3.3V  |                    |     | 0.3V <sub>DD</sub>   |         |
| $V_{\mathrm{hys}}$                    | voltage hysteresis <sup>(1)</sup>    | V <sub>DD</sub> = 5.0V  |                    |     | 0.8                  | V       |
|                                       | lanut lankana augus pt(2)            | V <sub>DD</sub> = 3.3V  |                    |     | 1                    | Δ.      |
| $I_{ m lkg}$                          | Input leakage current <sup>(2)</sup> | V <sub>DD</sub> = 5.0V  |                    |     | 1                    | $\mu$ A |
|                                       |                                      | 3.3V                    | 22                 |     | 100                  | kΩ      |
| $R_{\mathtt{PU}}$                     | Weak pull-up                         | $V_{IN}=V_{SS}$         |                    |     |                      |         |
|                                       | equivalent resistor <sup>(3)</sup>   | 5.0V                    |                    |     | 1.00                 |         |
|                                       |                                      | $V_{\rm IN}=V_{\rm SS}$ | 22                 |     | 100                  |         |
|                                       |                                      | 3.3V                    | 00                 |     | 50                   |         |
| $R_{\mathtt{PD}}$                     | Weak pull-down                       | $V_{\rm IN}=V_{\rm SS}$ | 20                 |     | 50                   | kΩ      |
|                                       | equivalent resistor <sup>(3)</sup>   | 5.0V                    | 00                 |     | F0                   |         |
|                                       |                                      | $V_{IN}=V_{SS}$         | 20                 |     | 50                   |         |
|                                       | I/O min conscitores                  | V <sub>DD</sub> = 3.3V  |                    |     | 10                   |         |
| $C_{\mathrm{IO}}$                     | I/O pin capacitance                  | V <sub>DD</sub> = 5.0V  |                    |     | 10                   | pF      |

- 1. The hysteresis voltage of Schmitt trigger switching level. Drawn from comprehensive evaluation, not tested in production.
- 2. In case of reverse current in the adjacent pin, the leakage current may be higher than the maximum value.
- 3. The pull-up and pull-down resistors are MOS resistors.

#### **Output Driving Current**

GPIO (General Purpose Input/Output Port) can input or output up to ±20mAcurrent.

In user applications, the number of I/O pins must ensure that the driving current cannot exceed the absolute maximum ratings given in section 5.2:

- The sum of the current drawn by all I/O ports from V<sub>DD</sub> plus the maximum operating current drawn by the MCU on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD</sub>.
- The sum of the current drawn by all I/O ports and output from  $V_{SS}$ , plus the maximum operating current output by the MCU on  $V_{SS}$ , cannot exceed the absolute maximum rating  $I_{VSS}$ .

#### **Output Voltage**

Unless otherwise specified, the parameter listed in the table below is measured by the ambient temperature and supply voltage  $V_{\rm DD}$  in accordance with the condition in Table 13.All I/O ports are compatible with CMOS.

Table 32. Output Voltage Characteristics(1)(2)

| MODEx[1: 0] configuration | Symbol            | Parameter         | Conditions               | Unit                  |   |
|---------------------------|-------------------|-------------------|--------------------------|-----------------------|---|
|                           | $V_{\mathrm{OL}}$ | Output low level  | I <sub>15-50</sub> = 8mA | 0.4                   |   |
|                           | t <sub>OH</sub>   | Output high level | V <sub>DD</sub> =3.3V    | V <sub>DD</sub> -0.4  |   |
| 11                        | $V_{OL}$          | Output low level  | I <sub>IO</sub> = 20mA   | $0.3*V_{\mathrm{DD}}$ |   |
| 11                        | t <sub>OH</sub>   | Output high level | V <sub>DD</sub> = 3.3V   | 0.6*V <sub>DD</sub>   |   |
|                           | $V_{\mathrm{OL}}$ | Output low level  | I <sub>IO</sub> = 6mA    | 0.4                   |   |
|                           | t <sub>OH</sub>   | Output high level | V <sub>DD</sub> = 3.3V   | V <sub>DD</sub> -0.4  |   |
|                           | $V_{\mathrm{OL}}$ | Output low level  | I <sub>IO</sub> = 8mA    | 0.4                   |   |
|                           | $t_{OH}$          | Output high level | V <sub>DD</sub> = 3.3V   | $V_{\rm DD}$ -0.4     |   |
| 10                        | $V_{\mathrm{OL}}$ | Output low level  | I <sub>IO</sub> = 20mA   | $0.2*V_{\mathrm{DD}}$ | V |
| 10                        | $t_{OH}$          | Output high level | V <sub>DD</sub> = 3.3V   | $0.8*V_{\mathrm{DD}}$ | V |
|                           | $V_{OL}$          | Output low level  | $I_{\rm IO}$ = 6mA       | 0.4                   |   |
|                           | t <sub>OH</sub>   | Output high level | V <sub>DD</sub> = 3.3V   | V <sub>DD</sub> -0.4  |   |
|                           | $V_{OL}$          | Output low level  | $I_{\rm IO}$ = 8mA       | 0.4                   |   |
|                           | t <sub>OH</sub>   | Output high level | V <sub>DD</sub> = 3.3V   | V <sub>DD</sub> -0.4  |   |
| 04                        | $V_{OL}$          | Output low level  | I <sub>IO</sub> = 20mA   | 0.2*V <sub>DD</sub>   |   |
| 01                        | t <sub>OH</sub>   | Output high level | V <sub>DD</sub> = 3.3V   | 0.8*V <sub>DD</sub>   |   |
|                           | $V_{OL}$          | Output low level  | I <sub>IO</sub> = 6mA    | 0.4                   |   |
|                           | t <sub>OH</sub>   | Output high level | V <sub>DD</sub> = 3.3V   | V <sub>DD</sub> -0.4  |   |

1. Drawn from comprehensive evaluation, not tested in production.

#### **Input and Output AC Characteristics**

The definitions and values of the input and output AC characteristics are shown in figure 15 and Table 33, respectively.

Unless otherwise specified, the parameter listed in Table 33 is measured by the ambient temperature and supply voltage in accordance with the condition in Table 11.

| Table 33 | . Input and | <b>Output AC</b> | Characteristics ' | (1)(2) |
|----------|-------------|------------------|-------------------|--------|
|----------|-------------|------------------|-------------------|--------|

|                           | · · · · · · · · · · · · · · · · · · · |                  |                       |      |      |
|---------------------------|---------------------------------------|------------------|-----------------------|------|------|
| MODEx [1:0] configuration | Symbol                                | Parameter        | Conditions            | Тур  | Unit |
| 11                        | $t_{\mathrm{f(IO)out}}$               | Output fall time |                       | 7.20 |      |
| 11                        | $t_{r(IO)out}$                        | Output rise time |                       | 7.20 |      |
| 10                        | $t_{\mathrm{f(IO)out}}$               | Output fall time | C <sub>L</sub> =50pF, | 4.40 | no   |
| 10                        | $t_{r(IO)out}$                        | Output rise time | V <sub>DD</sub> =3.3V | 4.40 | ns   |
| 01                        | $t_{\mathrm{f(IO)out}}$               | Output fall time |                       | 3.73 |      |
| 01                        | $t_{r(IO)out}$                        | Output rise time |                       | 3.73 |      |

- 1. I/O port speed can be configured through MODEx[1:0]. Refer to the description of the GPIO port configuration register in this manual.
- 2. Guaranteed by design, not tested in production.



Figure 15. Definiton of I/O AC characteristics

#### 5.3.12 NRST pin Characteristics

NRST pin input driver uses CMOS technology, and it is connected with a permanent pull-up resistor,  $R_{\text{PU}}$ .

Unless otherwise specified, the parameter listed in the table below is measured by the ambient temperature and supply voltage  $V_{\rm DD}$  in accordance with the condition in Table 13.

| Table 34. | NRST | Pin | Chara | cteristics |
|-----------|------|-----|-------|------------|
|           |      |     |       |            |

| Symbol                               | Parameter                                    | Conditions | Min                 | Тур | Max  | Unit     |
|--------------------------------------|----------------------------------------------|------------|---------------------|-----|------|----------|
| V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST input low level voltage                 |            | -0.3                |     | 0.8  | V        |
| V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST input high level                        |            | 2                   |     | 5.5  | V        |
| V IH(NRST)                           | voltage                                      |            | 2                   | 2   | 5.5  |          |
| V                                    | NRST Schmitt trigger voltage                 |            | 0.1*\/              |     |      | V        |
| $V_{\text{hys(NRST)}}$               | hysteresis                                   |            | 0.1*V <sub>DD</sub> |     |      | <b>v</b> |
| В                                    | Weak pull-up equivalent                      | \/ - \/    | 22                  | 22  | 100  | kΩ       |
| Кр                                   | $R_{PU}$ $V_{IN} = V_{SS}$ $V_{IN} = V_{SS}$ |            | 22                  | 100 | K22  |          |
| $V_{F(NRST)}^{(1)}$                  | NRST input filter pulse                      |            |                     |     | 1000 | ns       |
| $V_{NF(NRST)}^{(1)}$                 | NRST input unfilter pulse                    |            | 4000                |     |      | ns       |

- 1. Guaranteed by design, not tested in production.
- 2. The pull-up resistor is MOS resistor.



Figure 16. Recommended NRST Pin Protection

- 1. The reset network is to prevent parasitic reset.
- 2. The user must ensure that the NRST pin voltage can be lower than the maximum  $V_{\rm IL(NRST)}$  listed in Table 34,otherwise the MCU cannot be reset.

#### 5.3.13 TIM Timer characteristics

The parameters listed in the following table are guaranteed by design.

For details on the characteristics of the input/output multiplex function pins (output comparison, input capture, external clock, PWM output), see subsubsec 5.3.11.

Table 35. TIMx<sup>(1)</sup> Characteristics

| Symbol               | Parameter                                                    | Conditions                  | Min    | Max                    | Unit                 |
|----------------------|--------------------------------------------------------------|-----------------------------|--------|------------------------|----------------------|
|                      | Timer resolution time                                        |                             | 1      |                        | t <sub>TIMxCLK</sub> |
| $t_{res(TIM)}$       | Timer resolution time                                        | f <sub>TIMxCLK</sub> =96MHz | 10.4   |                        | ns                   |
|                      | CH1 to CH4 timer external                                    |                             | 0      | f <sub>TIMxCLK/2</sub> |                      |
| $f_{\mathrm{EXT}}$   | clock frequency                                              |                             |        | ,                      | MHz                  |
|                      |                                                              | f <sub>TIMxCLK</sub> =96MHz | 0      | 48                     |                      |
| Res <sub>TIM</sub>   | Timer resolution                                             |                             |        | 16                     | Bit                  |
| t <sub>COUNTER</sub> | 16-bit counter clock cycle when selecting the internal clock | 1                           | 65536  | $t_{TIMxCLK}$          |                      |
|                      |                                                              | f <sub>TIMxCLK</sub> =96MHz | 0.0104 | 682.6                  |                      |
|                      | Maximum pagaible accept                                      |                             |        | 65536                  | 4                    |
| $t_{\rm MAX\_COUNT}$ | Maximum possible count                                       |                             |        | ×65536                 | t <sub>TIMxCLK</sub> |
|                      |                                                              | f <sub>TIMxCLK</sub> =96MHz |        | 44.7                   | S                    |

#### 1. TIMx is a generic name.

#### 5.3.14 Communication Interface

#### I<sub>2</sub>C

Unless otherwise specified, the parameters listed in Table 36 are measured when the ambient temperature,  $f_{\rm PCLK1}$  frequency and and  $V_{\rm DD}$  supply voltage meet the condition of Table 13.

The I2C interface complies with the standard I2C communication protocol, but has the following limitations: SDA and SCL are not "true" pins. When it's configured as opendrain output, the PMOS tube between the pin and  $V_{\rm DD}$  is turned off, but it still exists.

I2C interface characteristics are listed in Table 36, For details on the characteristics of input/output multiplex function pins (SDA and SCL), see subsubsec 5.3.11.

Table 36. I2C Characteristics

| Cumhal                   | Damamatan                      | Standard I2C(1)     |      | Quick I2C (1)(2)    |        | l lœi4 |
|--------------------------|--------------------------------|---------------------|------|---------------------|--------|--------|
| Symbol                   | Parameter                      | Min                 | Max  | Min                 | Max    | Unit   |
| $t_{w(SCLL)}$            | SCL clock low time             | 8*t <sub>PCLK</sub> |      | 8*t <sub>PCLK</sub> |        | μs     |
| $t_{w(SCLH)}$            | SCL clock high time            | 6*t <sub>PCLK</sub> |      | 6*t <sub>PCLK</sub> |        | μs     |
| $t_{su(SDA)}$            | SDA establishment time         | 2*t <sub>PCLK</sub> |      | 2*t <sub>PCLK</sub> |        |        |
| $t_{h(SDA)}$             | SDA data hold time             | 0(3)                |      | 0(4)                | 875(3) |        |
| $t_{r(SDA)}\ t_{r(SDL)}$ | SDA and SCL rise time          |                     | 1000 |                     | 300    | ns     |
| $t_{f(SDA)} t_{f(SDL)}$  | SDA and SCL fall time          |                     | 300  |                     | 300    |        |
| $t_{h(STA)}$             | Start condition hold time      | 8*t <sub>PCLK</sub> |      | 8*t <sub>PCLK</sub> |        |        |
|                          | Repeated start condition setup | C*1                 |      | C*4                 |        | μs     |
| t <sub>su(STA)</sub>     | time                           | 6*t <sub>PCLK</sub> |      | 6*t <sub>PCLK</sub> |        |        |

| Cumbal           | Davameter                         | Standard I2C(1)     |     | Quick I2C (1)(2)    |     | Unit |  |
|------------------|-----------------------------------|---------------------|-----|---------------------|-----|------|--|
| Symbol           | Parameter                         | Min                 | Max | Min                 | Max | Unit |  |
| $t_{su(STO)}$    | Stop condition setup time         | 6*t <sub>PCLK</sub> |     | 6*t <sub>PCLK</sub> |     |      |  |
|                  | Time from stop condition to start | F*+                 |     | F*1                 |     | μs   |  |
| $t_{w(STO:STA)}$ | condition (Bus Free)              | 5*t <sub>PCLK</sub> |     | 5*t <sub>PCLK</sub> |     |      |  |
| Сь               | Capacitive load of each bus       |                     | 4.7 |                     | 1.2 | pF   |  |

- 1. Guaranteed by design, not tested in production.
- 2. To reach the maximum frequency of standard mode I2C,  $f_{PCLK1}$  must be greater than 3MHz. To reach the maximum frequency of quick mode I2C,  $f_{PCLK1}$  must be greater than 12MHz.
- 3. If the low-level time of the SCL signal is not required to be lengthened, only the maximum hold time of the start condition needs to be met.
- 4. In order to cross the undefined area of the falling edge of SCL, a hold time of at least 300nS on the SDA signal must be guaranteed inside the MCU.



Figure 17. I2C Bus AC Waveform and Measurement Circuit<sup>(1)</sup>

1. The measurement points are set at CMOS level:  $0.3V_{DD}$  and  $0.7V_{DD}.$ 

#### **SPI Interface Characteristics**

Unless otherwise specified, the parameters listed in Table 37 are measured when ambient

temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage meet the condition in Table 13.

For details on the characteristics of input/output multiplex function pins (NSS, SCK, MOSI, MISO), see subsubsec 5.3.11.

Table 37. SPI Characteristics(1)

| Symbol                                    | Parameter                    | Conditions                                                            | Min                       | Max                       | Unit   |
|-------------------------------------------|------------------------------|-----------------------------------------------------------------------|---------------------------|---------------------------|--------|
| £ 4/4                                     | ODI ala ala fra accessor     | Master mode                                                           | 0                         | 24                        | NAL 1- |
| $f_{SCK} 1/t_{c(SCK)}$                    | SPI clock frequency          | Slave mode                                                            | 0                         | 12                        | MHz    |
| $t_{r(SCK)}$ $t_{f(SCK)}$                 | SPI clock rise and fall time | Load capacitance: C = 15pF                                            |                           | 6                         | ns     |
| t <sub>su(NSS)</sub> <sup>(2)</sup>       | NSS setup time               | Slave mode                                                            | 1T <sub>PCLK</sub>        |                           | ns     |
| t <sub>h(NSS)</sub> <sup>(2)</sup>        | NSS hold time                | Slave mode                                                            | 2T <sub>PCLK</sub>        |                           | ns     |
| t <sub>w(SCKH)</sub> <sup>(2)</sup>       | SCK high time                |                                                                       | t <sub>c(SCK)/2</sub> - 6 | t <sub>c(SCK)/2</sub> - 6 | ns     |
| t <sub>w(SCKL)</sub> <sup>(2)</sup>       | SCK low time                 |                                                                       | t <sub>c(SCK)/2</sub> - 6 | t <sub>c(SCK)/2</sub> - 6 | ns     |
| <b>t</b> <sub>su(MI)</sub> <sup>(2)</sup> | Data input setup time        | Master mode, fPCLK= 48MHz,  prescale coefficient = 2  high-speed mode | 12                        |                           | ns     |
| t <sub>su(SI)</sub> <sup>(2)</sup>        | Data input setup time        | Slave mode                                                            | 5                         |                           | ns     |
| t <sub>h(MI)</sub> <sup>(2)</sup>         | Data input hold time         | Master mode, fPCLK= 48MHz,  prescale coefficient = 2  highspeed mode  | 0                         |                           | ns     |
| t <sub>h(SI)</sub> (2)                    |                              | Slave mode                                                            | 6                         |                           |        |
| t <sub>v(SO)</sub> (2)(1)                 | Data output valid time       | Slave mode (after enabling edge) non-highspeed mode                   |                           | 34                        | ns     |
| ${f t_{h(SO)}}^{(2)}$                     |                              | Slave mode (after enabling edge) highspeed mode                       |                           | 13                        |        |
| t <sub>h(MO)</sub> (2)                    | Data output valid time       | Master mode (after enabling edge)                                     | -0.6                      | 2                         | ns     |

- 1. Drawn from comprehensive evaluation, not tested in production.
- 2. Minimum value indicates the drive output minimum time, and maximum value indicates the maximum time to obtain data correctly.
- 3. Minimum value represents the minimum time to close output, and maximum value represents the maximum time to put the data line in the high impedance state.



Figure 18. SPI Timing Diagram-Slave Mode and CPHA = 0



Figure 19. SPI Timing Diagram-Slave Mode and CPHA =  $1^{(1)}$ 

1. The measurement points are set at CMOS level:  $0.3V_{DD}$  and  $0.7V_{DD}.$ 



Figure 20. SPI Timing Diagram-Master Mode(1)

1. The measurement points are set at CMOS level:  $0.3V_{\rm DD}$  and  $0.7V_{\rm DD}$ .

#### **USB Characteristics**

Table 38. USB DC Characteristics<sup>(1)</sup>

| Symbol                         | Parameter                            | Conditions                | Min <sup>(1)</sup> | Max <sup>(1)</sup> | Unit |
|--------------------------------|--------------------------------------|---------------------------|--------------------|--------------------|------|
|                                |                                      | Input Level               | 1                  | 1                  |      |
| $V_{\mathrm{DD}}$              | USB operating voltage <sup>(2)</sup> |                           | 3.0                | 3.6                |      |
| $V_{\mathrm{DI}}^{(4)}$        | Differential input sensitivity       | I(USBDP, USBDM)           | 0.2                |                    | V    |
| $V_{\text{CM}}^{(4)}$          | Range of differential common mode    | Include $V_{ m DD}$ range | 0.8                | 2.5                |      |
| V <sub>SE</sub> <sup>(4)</sup> | Single-end receiver threshold        |                           | 1.3                | 2                  |      |
|                                |                                      | Output Level              | -                  | •                  |      |

| Symbol            | Parameter                | Conditions                                                    | Min <sup>(1)</sup> | Max <sup>(1)</sup> | Unit |
|-------------------|--------------------------|---------------------------------------------------------------|--------------------|--------------------|------|
| $V_{ m OL}$       | Static output low level  | 1.5k $\omega$ R <sub>L</sub> connected to 3.6V <sup>(5)</sup> |                    | 0.3                | V    |
| $V_{\mathrm{OH}}$ | Static output high level | 1.5k $\omega$ R <sub>L</sub> connected to $V_{SS}^{(5)}$      | 2.8                | 3.6                |      |

- 1. All voltage measurements shall be made on the ground wire of the device.
- 2. To be compatible with USB 2.0 full-speed electrical specification, the USBDP(D+) pin has built in a 1.5 k $\omega$  resistor.
- 3. The normal USB function of the product can be guaranteed at 2.7V. Instead of that, electrical characteristics will degrade between 2.7V and 3.6V voltage.
- 4. Guaranteed by comprehensive evaluation, not tested in production.
- 5.  $R_{\rm L}$  is the load attached to the USB drive.



Figure 21. USB Timing: Definition of Data Signal Rise and Fall Times

#### 5.3.15 CAN (Controller Area Network) Interface

For details on the characteristics of input/output multiplex function pins (CAN\_TX and CAN\_RX), seesubsubsec 5.3.11

#### 5.3.16 12-bit ADC characteristics

Unless otherwise specified, the parameters in the following table are measured when ambient temperature,  $f_{PCLK2}$  frequency and  $V_{DDA}$  supply voltage meet the condition of Table 13.

Table 39. ADC Characteristics

| Symbol                           | Parameter           | Conditions | Min | Туре | Max | Unit |
|----------------------------------|---------------------|------------|-----|------|-----|------|
| $V_{\mathrm{DDA}}$               | Supply voltage      |            | 2.5 | 3.3  | 5.5 | V    |
| $f_{ADC}^{(1)(3)}$               | ADC clock frequency |            |     |      | 16  | MHz  |
| f <sub>S</sub> <sup>(1)(3)</sup> | Sampling rate       |            |     |      | 1   | MHz  |

| Symbol                           | Parameter                 | Conditions               | Min                                          | Туре                   | Max         | Unit               |  |
|----------------------------------|---------------------------|--------------------------|----------------------------------------------|------------------------|-------------|--------------------|--|
| <b>.</b> (1)                     | External trigger          | 6 45111                  |                                              |                        | 007.5       | 1711-              |  |
| $f_{TRIG}^{(1)}$                 | frequency                 | $f_{ADC} = 15MHz$        |                                              |                        | 937.5       | KHz                |  |
| f <sub>TRIG</sub> <sup>(1)</sup> | External trigger          |                          |                                              |                        | 16          | 1 /f               |  |
| ITRIG                            | frequency                 |                          |                                              |                        | 10          | 1/f <sub>ADC</sub> |  |
| $V_{AIN}^{(2)}$                  | Conversion voltage        |                          | 0                                            |                        | $V_{ m DD}$ | V                  |  |
| V <sub>AIN</sub> (=)             | range <sup>(3)</sup>      |                          |                                              | V <sub>DD</sub>        | V           |                    |  |
| $R_{AIN}^{(1)}$                  | External input            |                          | See Equation 1 and Table 40                  |                        |             | Κω                 |  |
| K <sub>AIN</sub>                 | impedance                 |                          | See Eqi                                      | Juanion i and lable 40 |             | Κω                 |  |
| R <sub>ADC</sub> <sup>(1)</sup>  | Sampling switch           |                          |                                              |                        | 1.5         | Κω                 |  |
| NADC                             | resistance                |                          |                                              |                        | 1.5         | Nω                 |  |
| C <sub>ADC</sub> <sup>(1)</sup>  | Internal sample           |                          |                                              |                        | 10          | pF                 |  |
|                                  | and hold capacitor        |                          |                                              |                        |             |                    |  |
| <b>4</b> (1)                     | Compling time             | f <sub>ADC</sub> = 16MHz | 0.156                                        |                        | 15.031      | μs                 |  |
| t <sub>S</sub> <sup>(1)</sup>    | Sampling time             |                          | 2.5                                          |                        | 240.5       | 1/f <sub>ADC</sub> |  |
| t <sub>conv</sub> (1)            | Total conversion time     | $f_{\rm ADC}$ = 16MHz    | 1                                            |                        | 15.8125     | μs                 |  |
| conv                             | (including sampling time) |                          | 15 $\sim$ 253 (sampling $t_{S^+}$ ) stepwise |                        |             | 1 /f               |  |
|                                  |                           |                          | аррі                                         | roximation to 12       | 2.5         | 1/f <sub>ADC</sub> |  |

- 1. Guaranteed by comprehensive evaluation, not tested in production.
- 2. Guaranteed by design, not tested in production.
- 3. In this series of products,  $V_{REF+}$  is internally connected to  $V_{DDA}$  and  $V_{REF-}$  is internally connected to  $V_{SSA}$ .

$$R_{AIN} < \frac{T_S}{f_{ADC} \times C_{ADC} \times In(2^{N+2})} - R_{ADC} \tag{1}$$

The above Equation 1 is used to determine the maximum external impedance so that the error can be less than 1/4 LSB, where N = 12 (representing 12-bit resolution).

Table 40. Max  $R_{AIN}$  for  $f_{ADC}$  = 15MHz<sup>(1)</sup>

| $T_{\rm S}$ (cycles) | <b>t</b> <sub>s</sub> (μs) | Max $R_{\mathrm{AIN}}(k\Omega)$ |
|----------------------|----------------------------|---------------------------------|
| 2.5                  | 0.156                      | 0.1                             |
| 8.5                  | 0.531                      | 4.0                             |
| 14.5                 | 0.906                      | 7.8                             |
| 29.5                 | 1.844                      | 17.5                            |
| 42.5                 | 2.656                      | 25.9                            |
| 56.5                 | 3.531                      | 34.9                            |
| 72.5                 | 4.531                      | 45.2                            |
| 240.5                | 15.031                     | 153.4                           |

1. Guaranteed by design, not tested in production.

| Table 41.  | ADC Accuracy | - Limited Test   | t Conditions <sup>(1)(2)</sup> |
|------------|--------------|------------------|--------------------------------|
| Table + I. |              | - Liiiiileu iesi | Conditions                     |

| Symbol     | Parameter                    | Test Conditions                                               | Туре     | Max | Unit |
|------------|------------------------------|---------------------------------------------------------------|----------|-----|------|
| Resolution | Resolution                   |                                                               | 12       |     | BIT  |
| ET         | Composite error              | f <sub>PCLK2</sub> = 24MHz,                                   | 3.4/-2.3 |     |      |
| EO         | Offset error                 | $f_{ADC} = 12MHz,$                                            | -2.5     |     |      |
| EG         | Gain error                   |                                                               | 3.7      |     | LSB  |
| ED         | Differential linearity error | $R_{AIN}$ < 0.1K $\omega$ ,                                   | 1/-1     |     |      |
| EL         | Integral linearity error     | $V_{\rm DDA} = 3.3 \text{V}, T_{\rm A} = 25^{\circ} \text{C}$ | 1.8/-3   |     |      |

- 1. Correlation between ADC accuracy and reverse injection current: It is necessary to avoid injecting reverse current on any standard analog input pin, because this will significantly reduce the accuracy of the ongoing conversion on another analog input pin. It is recommended to add a Schottky diode (between the pin and ground) on the standard analog pin that may produce reverse injection current.
  - If the forward injection current is within the range of  $I_{INJ(PIN)}$  and  $\Sigma I_{INJ(PIN)}$  in subsubsec 5.3.12 it will not affect the ADC accuracy.
- 2. Guaranteed by comprehensive evaluation, not tested in production.

ET = Total unadjusted error: The maximum deviation between the actual and ideal transmission curves.

EO = Offset error: The deviation between the first actual conversion and the first ideal conversion.

EG = Gain error: The deviation between the last ideal transition and the last actual transition.

ED = Differential linearity error: The maximum deviation between the actual step and the ideal value.

EL = Integral linearity error: the maximum deviation between any actual conversion and the endpoint correlation line.



Figure 22. Typical Connection Diagram Using the ADC

- 1. Refer to Table 41 for the values of  $R_{AIN}$ ,  $R_{ADC}$  and  $C_{ADC}$ .
- 2.  $C_{parasitic}$  means the parasitic capacitance (about 7pF) on the PCB (related to welding and PCB layout quality) and pad. A larger  $C_{parasitic}$  value will reduce the conversion accuracy. The solution is to reduce  $f_{ADC}$ .

#### **PCB Design Proposals**

The power supply decoupling must be connected according to the diagram below. The 10 nF capacitor in the diagram must be ceramic capacitors, which should be maximally close to the MCU chip.



Figure 23. Power Supply and Reference Supply Decoupling Circuit

#### **5.3.17 Temperature Sensor Characteristics**

Table 42. Temperature Sensor Characteristics (3)(4)

| Symbol                         | Parameter                                      | Min   | Туре                  | Max   | Unit  |
|--------------------------------|------------------------------------------------|-------|-----------------------|-------|-------|
| $T_{\mathrm{L}^{(1)}}$         | V <sub>SENSE</sub> linearity with temperature  |       | ±5                    |       | °C    |
| Avg_Slope <sup>(1)</sup>       | Average slope                                  | 4.571 | 4.801                 | 5.984 | mV/°C |
| V <sub>25</sub> <sup>(1)</sup> | ADC sampling value at 25°C                     |       | offset <sup>(5)</sup> |       |       |
| t <sub>start</sub> (2)         | Startup time                                   |       |                       | 10    | μs    |
| $T_{S\_temp}^{(2)}$            | ADC sampling time when reading the temperature | 10    |                       |       | μs    |

- 1. Guaranteed by comprehensive evaluation, not tested in production.
- 2. Guaranteed by design, not tested in production.
- 3. Shortest sampling time can be determined in the application by multiple iterations.
- 4.  $V_{\rm DD}$  = 3.3V.
- 5. Temperature formula: TS\_adc = 25 + (value \* VDDA offset \* 3300)/(4096 \* Avg\_Slope), where offset is recorded in the low 12 bits of 0x1FFF7F6 and value is the converted result data of ADC.

#### 5.3.18 Comparator characteristics

Table 43. Comparator characteristics

| Symbol                        | Parameter                 | Register configuration | Min   | Туре  | Max   | Unit |
|-------------------------------|---------------------------|------------------------|-------|-------|-------|------|
| HYST                          | Hysteresis                | 00                     |       | 0     |       | mV   |
| HYST                          | Hysteresis                | 01                     |       | 15    |       | mV   |
| HYST                          | Hysteresis                | 10                     |       | 30    |       | mV   |
| HYST                          | Hysteresis                | 11                     |       | 90    |       | mV   |
| OFFSET                        | Offset voltage            | 00                     | 0.091 | 0.213 | 0.358 | mV   |
| OFFSET                        | Offset voltage            | 01                     | 3.23  | 7.51  | 12.08 | mV   |
| OFFSET                        | Offset voltage            | 10                     | 9.79  | 15    | 20.8  | mV   |
| OFFSET                        | Offset voltage            | 11                     | 34.25 | 47.4  | 62.22 | mV   |
| DELAY <sup>(1)</sup>          | Propagation delay         | 00                     |       | 80    |       | nS   |
| DELAY <sup>(1)</sup>          | Propagation delay         | 01                     |       | 51    |       | nS   |
| DELAY <sup>(1)</sup>          | Propagation delay         | 10                     |       | 26    |       | nS   |
| DELAY <sup>(1)</sup>          | Propagation delay         | 11                     |       | 9     |       | nS   |
| l <sub>q</sub> <sup>(2)</sup> | Operating current average | 00                     |       | 4.5   |       | uA   |
| I <sub>q</sub> <sup>(2)</sup> | Operating current average | 01                     |       | 4.4   |       | uA   |
| l <sub>q</sub> <sup>(2)</sup> | Operating current average | 10                     |       | 4.4   |       | uA   |
| $I_q^{(2)}$                   | Operating current average | 11                     |       | 4.4   |       | uA   |

- 1. The time difference between the output switching by 50% and the input switching.
- 2. The average value of total operating current consumption.

# 6

### **Package information**

Package information

### 6.1 Package LQFP64



Figure 24. LQFP64, 64-Pin Low-Profile Quad Flat Package Outline

- 1. The Diagram is not drawn to scale.
- 2. The size is in mm.

Table 44. LQFP64 Size Description

| 1.11. | Mm      |         |       |  |  |
|-------|---------|---------|-------|--|--|
| Lable | Min     | Typical | Max   |  |  |
| Α     | -       | -       | 1.60  |  |  |
| A1    | 0.05    | -       | 0.15  |  |  |
| A2    | 1.35    | 1.40    | 1.45  |  |  |
| A3    | 0.59    | 0.64    | 0.69  |  |  |
| b     | 0.18    | -       | 0.27  |  |  |
| b1    | 0.17    | 0.20    | 0.23  |  |  |
| С     | 0.13    | -       | 0.18  |  |  |
| c1    | 0.117   | 0.127   | 0.137 |  |  |
| D     | 11.95   | 12.00   | 12.05 |  |  |
| D1    | 9.90    | 10.00   | 10.10 |  |  |
| E     | 11.95   | 12.00   | 12.05 |  |  |
| E1    | 9.90    | 10.00   | 10.10 |  |  |
| е     | 0.40    | 0.50    | 0.60  |  |  |
| Н     | 11.09   | 11.13   | 11.17 |  |  |
| L     | 0.53    | -       | 0.70  |  |  |
| L1    | 1.00REF |         |       |  |  |
| R1    | 0.15REF |         |       |  |  |
| R2    | 0.13REF |         |       |  |  |
| θ     | 0 °     | 3.5 °   | 7 °   |  |  |
| θ1    | 11 °    | 12 °    | 13 °  |  |  |
| θ2    | 11 °    | 12 °    | 13 °  |  |  |

### 6.2 Package LQFP48



Figure 25. LQFP48, 48-Pin Low-Profile Quad Flat Package Outline

- 1. The Diagram is not drawn to scale.
- 2. The size is in mm.

Table 45. LQFP48 Size Description

| Labla | Mm    |         |       |  |
|-------|-------|---------|-------|--|
| Lable | Min   | Typical | Max   |  |
| А     | -     | -       | 1.60  |  |
| A1    | 0.05  | -       | 0.15  |  |
| A2    | 1.35  | 1.40    | 1.45  |  |
| A3    | 0.59  | 0.64    | 0.69  |  |
| b     | 0.18  | -       | 0.27  |  |
| b1    | 0.17  | 0.20    | 0.23  |  |
| С     | 0.13  | -       | 0.18  |  |
| c1    | 0.117 | 0.127   | 0.137 |  |
| D     | 8.80  | 9.00    | 9.20  |  |

| 16-1- | Mm   |         |      |  |  |
|-------|------|---------|------|--|--|
| Lable | Min  | Typical | Max  |  |  |
| D1    | 6.90 | 7.00    | 7.10 |  |  |
| E     | 8.80 | 9.00    | 9.20 |  |  |
| E1    | 6.90 | 7.00    | 7.10 |  |  |
| е     | 0.40 | 0.50    | 0.60 |  |  |
| Н     | 8.14 | 8.17    | 8.20 |  |  |
| L     | 0.50 | -       | 0.70 |  |  |
| L1    |      | 1.00REF |      |  |  |
| R1    | 0.08 | -       | -    |  |  |
| R2    | 0.08 | -       | 0.20 |  |  |
| S     | 0.20 | -       | -    |  |  |
| θ     | 0 °  | 3.5 °   | 7 °  |  |  |
| θ 1   | 11 ° | 12 °    | 13 ° |  |  |
| θ2    | 11 ° | 12 °    | 13 ° |  |  |

### 6.3 Package LQFP32



Figure 26. LQFP32, 32-Pin Low-Profile Quad Flat Package Outline

- 1. The Diagram is not drawn to scale.
- 2. The size is in mm.

Table 46. LQFP32 Size Description

| Labla | Mm    |         |       |  |
|-------|-------|---------|-------|--|
| Lable | Min   | Typical | Max   |  |
| Α     | -     | -       | 1.60  |  |
| A1    | 0.05  | -       | 0.15  |  |
| A2    | 1.35  | 1.40    | 1.45  |  |
| A3    | 0.59  | 0.64    | 0.69  |  |
| b     | 0.33  | -       | 0.42  |  |
| b1    | 0.32  | 0.35    | 0.38  |  |
| С     | 0.13  | -       | 0.18  |  |
| c1    | 0.117 | 0.127   | 0.137 |  |
| D     | 8.80  | 9.00    | 9.20  |  |

| Labla | Mm   |         |      |  |  |
|-------|------|---------|------|--|--|
| Lable | Min  | Typical | Max  |  |  |
| D1    | 6.90 | 7.00    | 7.10 |  |  |
| E     | 8.80 | 9.00    | 9.20 |  |  |
| E1    | 6.90 | 7.00    | 7.10 |  |  |
| е     | 0.70 | 0.80    | 0.90 |  |  |
| Н     | 8.14 | 8.17    | 8.20 |  |  |
| L     | 0.50 | -       | 0.70 |  |  |
| L1    |      | 1.00REF |      |  |  |
| R1    | 0.08 |         |      |  |  |
| R2    | 0.08 |         | 0.20 |  |  |
| S     | 0.20 |         |      |  |  |
| θ     | 0 °  | 3.5 °   | 7 °  |  |  |
| θ1    | 11 ° | 12 °    | 13 ° |  |  |
| θ2    | 11 ° | 12 °    | 13 ° |  |  |

### 6.4 Package QFN32



Figure 27. QFN32, 32-Pin Low-Profile Quad Flat Package Outline

- 1. The Diagram is not drawn to scale.
- 2. The size is in mm.

Table 47. QFN32 Size Description

| Lable | Mm      |         |      |  |
|-------|---------|---------|------|--|
| Lable | Min     | Typical | Max  |  |
| A     | 0.7     | 0.75    | 0.80 |  |
| A1    | 0.00    | 0.02    | 0.05 |  |
| A2    | 0.50    | 0.55    | 0.60 |  |
| A3    | 0.20REF |         |      |  |
| b     | 0.20    | 0.25    | 0.30 |  |
| D     | 4.90    | 5.00    | 5.10 |  |
| E     | 4.90    | 5.00    | 5.10 |  |
| D2    | 3.40    | 3.50    | 3.60 |  |
| E2    | 3.40    | 3.50    | 3.60 |  |

| Labla | Mm                  |         |      |
|-------|---------------------|---------|------|
| Lable | Min                 | Typical | Max  |
| е     |                     | 0.5     |      |
| Н     |                     | 0.30REF |      |
| K     | 0.35REF             |         |      |
| L     | 0.35                | 0.40    | 0.45 |
| R     | 0.09                |         |      |
| c1    |                     | 0.08    |      |
| c2    | 0.08                |         |      |
| N     | Number of pins = 32 |         |      |

7

### **Model Designation**

**Model Designation** 



Figure 28: Designation of Model MM32

8

# Revision Records

**Revision Records** 

Table 48. Revision Records

| Date       | Rev.    | Content        |
|------------|---------|----------------|
| 2020/07/02 | Rev1.00 | Formal version |