Danny Dutton 03/23/15 ECE 3544

Project 2: Parity Bits on a Communication Channel

## **Objective:**

The purpose of this project was to design a communications channel that would include a parity generator and checker. In addition, the modules used would include timing delays to simulate real-world hardware.

## Design:

This was accomplished using a 9-bit counter for the initial data, a 74HC280 parity generator, two 10-bit registers to transfer the data, another 74HC280 parity generator and an XNOR gate to act as a comparator between the first generated parity bit and the second one. In addition a clock pulse source was provided for use in the test benches.

The 9-bit counter is positive-edge clock triggered and includes an enable and clear input. The enable input will stop the counter from ascending on the clock pulses when asserted low. The clear input will restart the counter at zero when asserted high. The all of the outputs of the counter will connect to the first nine inputs of the first 10-bit register.

The 74HC280 is a 9-bit parity generator that has a 9-bit input with two outputs, even and odd. When the 9-bit input has an even number of ones, the even output will assert high and the odd will assert low. The output behavior is reversed when the 9-bit input has an odd number of ones. The even output is generated using XNOR on all the inputs, odd output is generated using XOR on all the inputs. The even output is ignored in the project while the odd output is connected to the 10<sup>th</sup> input on the first 10-bit register. This module uses timing delays to mimic the propagation delay of the actual hardware: 20ns on the switch from even high and odd low to even low and odd high, 23ns for the opposite switch. A specify block is used to implement this delay.

The 10-bit register is positive-edge clock triggered and simply moves the bits from the 10-bit input to the 10-bit output. There are two of these registers connected in series so as to mimic a transmission channel of some distance between them.

The second 74HC280's input connects to the first nine bits of the second register's output. This generates another parity bit that should be the same as the parity bit on the second register's 10<sup>th</sup> bit output. A comparator consisting simply of an XNOR gate compares the two outputs. Despite using the odd output on the 74HC280, an even parity bit is being generated since if the number of high bits on the 9-bit data bus is odd, a 10<sup>th</sup> high bit is being generated to make the count even and vice versa.

## **Results:**

The first test bench created is for the 74HC280 without a propagation delay and the 9-bit counter. Looking at the waveform generated, the counter does not begin to increment until the first positive-edge after the enable input is set high. The slight delay between the positive clock edge and when the counter changes is due to the delays built into the counter (10ns on the clear input, 15ns on the clock input). At 500ns, the enable is set low and the counter pauses until set positive again. The clear is set high 1100ns and the output is reset from two to zero. This test bench acts exactly as expected. The other test bench for hc280 uses propagation delays. This is seen by the slight delay between the count change and the sigma even and odd change.





The second test bench is for the 10-bit register. The inputs are just 1 bit shifted left for each clock cycle. The output is positive-edge clock triggered. This test bench works exactly as expected.

The last set of test benches are the combination of all of the modules into a channel\_tb. This test bench consists of two modules, transmit and receive. Transmit contains the counter, first 74HC280, and first register. The receive module contains the second register, second hc280, and the comparator. In addition, the clock is instantiated in this test bench for the counter and registers.

The first test bench for channel\_tb, channel\_tb1, is intended to use a clock period that would allow for the propagation delays in the first 74HC280 to keep up with the time difference from when the counter is incremented to when the first register passes on its inputs to the next register. This means that the clock must be at least 23ns (as per the delays for the 74HC280 to be sure that the correct parity bit is at the 10<sup>th</sup> input on the first register when the clock's signal rises again. In channel\_tb1, a clock period of 100ns was used to ensure the circuit functioned correctly. Looking at the waveform, there is a 20-23ns dip on the data\_valid output. This is due to the 74HC280 having the propagation delay. Otherwise, the outputs of circuit match what they should expect to be.

The second test bench for channel\_tb, channel\_tb2, is intended to show what happens when the clock period is too short for the circuit to work correctly. The clock period was set to 17ns to ensure that the counter was able to work correctly since it has a clock delay of 15ns. Since the 74HC280 delay is too high, the parity bit generated does not match what it should. On the waveform, at around 140ns, the data value is 1000000101 and this is moved to data\_out at around 160ns. The 10<sup>th</sup> bit should be a zero since there are an even number of ones in the count. The second 74HC280 is unable to find the correct parity bit because it too is too slow for the clock cycle.

channel\_tb1

/channel\_tb2/clear /channel\_tb2/clk\_en /channel\_tb2/data\_v... /channel\_tb2/clk /channel\_tb2/enable Cursor 1 | 0.11 ns Now 200 ns Msgs 1000000011 1000000100 (0000000) (1000000)101 140 ns )<u>00000</u>0101 )(1000|(00110 000000110 )00000000111

 $channel\_tb2$