## CprE 381: Computer Organization and Assembly-Level Programming

## **Project Part 1 Report**

| Team Members:                                                         | _Rian Lamarque            |  |
|-----------------------------------------------------------------------|---------------------------|--|
|                                                                       | _Joe Hunter               |  |
|                                                                       | _David Wolfe              |  |
|                                                                       |                           |  |
| Project Teams G                                                       | Group #:Section 5 Group 8 |  |
| Red = Haven't done yet<br>Green = The question has<br>Yellow = Answer | been answered             |  |

Refer to the highlighted language in the project 1 instruction for the context of the following questions.

[Part 1 (d)] Include your final MIPS processor schematic in your lab report.--Need to add the MIPS processor schematic



[Part 2 (a.i)] Create a spreadsheet detailing the list of *M* instructions to be supported in your project alongside their binary opcodes and funct fields, if applicable. Create a separate column for each binary bit. Inside this spreadsheet, create a new column for the *N* control signals needed by your datapath implementation. The end result should be an *N*\**M* table where each row corresponds to the output of the control logic module for a given instruction. Done in our folder named: Proj1\_control\_signals.xlsx

[Part 2 (a.ii)] Implement the control logic module using whatever method and coding style you prefer. Create a testbench to test this module individually, and show that your output matches the expected control signals from problem 1(a).

| Superior   Control   Con                                                                                                                                                                                            | Vave - Default : |       |      |    |    |    |    |    |    |    |    |    |    |    | WW === |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------|------|----|----|----|----|----|----|----|----|----|----|----|--------|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|
| b 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  | M:    | Isgs |    |    |    |    |    |    |    |    |    |    |    |        |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |
| b 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <b>∳</b> і_ор    |       |      |    |    |    |    |    |    |    |    |    |    |    |        | 08 | 09 | 14 | 23 | 2B | OF | loc | 0D | 0E | 0A | 04 | 05 | 02 | 03 | 15 |
| \$\frac{\phi}{\phi}\$ 0 \$\frac{\phi}{\phi}\$ 1 \$\frac{\phi}{\phi}\$ 2 \$\frac{\phi}{\phi}\$ 3 \$\frac{\phi}{\phi}\$ 4 \$\frac{\phi}{\phi}\$ 5 | 🍁 i_func         | 6'h00 |      | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 00 | 02 | 03 | 2A | 08     | 00 |    |    |    |    |    |     |    |    |    |    |    |    |    |    |
| \$\delta \cdot \cdo                                                                                                                                                                                         | -🔷 aluControl    | 4'h4  | 0    |    | 8  |    | 1  | ĴΒ | 9  | C  | İΕ | F  | 6  | A  | 0      |    |    |    |    |    | 3  | 1   | В  | 9  | ÍΑ | 8  | 5  | 0  |    | 4  |
| - jr 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 🔷 b              |       |      |    |    |    |    |    |    |    |    |    |    |    |        |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |
| a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ♠ j              |       |      |    |    |    |    |    |    |    |    |    |    |    |        |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |
| a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 📤 ir             |       |      |    |    |    |    |    |    |    |    |    |    |    |        |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |
| 4 memTRead         0           4 memToRey         0           4 memWhite         0           6 abtSrc         0           6 regWite         1           4 regDR         1           4 regDR         1           4 regDR         1           5 vig         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 👍 jal            |       |      |    |    |    |    |    |    |    |    |    |    |    |        |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |
| Commonstrate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  |       |      |    |    |    |    |    |    |    |    |    |    |    |        |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |
| C aluSic 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | memToReg         |       |      |    |    |    |    |    |    |    |    |    |    |    |        |    |    |    |    |    |    |     |    |    |    |    |    |    |    | 4  |
| LabiSrc 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | memWrite         |       |      |    |    |    |    |    |    |    |    |    |    |    |        |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |
| \$ regWrite                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                  |       |      |    |    |    |    |    |    |    |    |    |    |    |        | -  |    | 1  |    |    |    |     |    |    |    | 1  |    |    |    |    |
| © sign_ext                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                  |       |      |    |    |    |    |    |    |    |    |    |    |    |        |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |
| - repDst 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | sign ext         |       |      |    |    |    |    |    |    |    |    |    |    |    |        |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |
| 4 vsig                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ◆ regDst         |       |      |    |    |    |    |    |    |    |    |    |    |    |        |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | √sia             |       |      |    |    |    |    |    |    |    |    |    |    |    |        |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |
| A half                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4 halt           | ī     |      |    |    |    |    |    |    |    |    |    |    |    |        |    |    | —  |    |    |    |     |    |    |    |    |    |    |    |    |

As you can see we have the correct control unit signal that correlate correctly with our Mips processor schematic.

[Part 2 (b.i)] What are the control flow possibilities that your instruction fetch logic must support? Describe these possibilities as a function of the different control flow-related instructions you are required to implement.

Our control flow possibilities need to include standard incrementing by 4, incrementing by a given offset from an immediate value, and jumping to an entire 32 bit address. We need these three different modes because our instruction set supports 4 byte instructions, branching, and jumping. When we aren't branching or jumping we need to increment the fetch instruction address by 4 bytes to advance to the next instruction. When we need to branch we will be jumping forward or backward a set number of instructions. Finally, when we jump we will be given a full address to jump to. Having these three types of instructions dictates that we also have three control flow possibilities.

[Part 2 (b.ii)] Draw a schematic for the instruction fetch logic and any other datapath modifications needed for control flow instructions. What additional control signals are needed?

Included in the full MIPS processor diagram

[Part 2 (b.iii)] Implement your new instruction fetch logic using VHDL. Use Modelsim to test your design thoroughly to make sure it is working as expected. Describe how the execution of the control flow possibilities corresponds to the Modelsim waveforms in your writeup. --Need a fetch logic testbench



Based on the waveform output we can see the fetch logic retrieved values from memory correctly.

[Part 2 (c.i.1)] Describe the difference between logical (srl) and arithmetic (sra) shifts. Why does MIPS not have a sla instruction?

SRL shifts the data value right and only appends 0s to the most significant bits. However SRA shifts the most significant bits and replaces the shifted bit with whatever the original most significant bit was. MIPS doesn't have a SLA because adding 1s to the least significant bits would be pointless and cause the data values to change.

[Part 2 (c.i.2)] In your writeup, briefly describe how your VHDL code implements both the arithmetic and logical shifting operations.

Our ALU uses a barrel shifter to handle both arithmetic and logical shifting operations. We have three different 5 bit control signals for each different shift. Each signal tells the shifter how much the data value needs to be shifted.

[Part 2 (c.i.3)] In your writeup, explain how the right barrel shifter above can be enhanced to also support left shifting operations.

To enhance this shifter I would add a way to reverse the bits, add a new control signal that tells it to use the reverser, send it through the shifter, and add a way to send those bits back through the reverser.

## [Part 2 (c.i.4)] Describe how the execution of the different shifting operations corresponds to the Modelsim waveforms in your writeup.

|                     | 5'd0         | 4       |    | 5      |    | 2      |   | 8       |    | 16     |    | 31      |    | 0      |    |        |    |
|---------------------|--------------|---------|----|--------|----|--------|---|---------|----|--------|----|---------|----|--------|----|--------|----|
| <b></b> → s SHR     | 5'd0         | 0       |    |        |    |        |   |         |    |        |    |         |    | 4      |    | 31     |    |
|                     | 5'd4         | (0      |    |        |    |        |   |         |    |        |    |         |    |        |    |        |    |
| <b></b> → s_data_in | 32'hEFFFFFF  | 1234567 | '8 | 000000 | 03 |        |   |         |    |        |    | F11111  | 1  | 300000 | 00 | FFFFFF | FF |
| _ → s_data_out      | 32'hFEFFFFFF | 2345678 | 30 | 000000 | 60 | 000000 | C | 0000030 | 00 | 000300 | 00 | 8000000 | 00 | 030000 | 00 | 000000 | 01 |

These values are the shift left logical and shift right logical. SHL and SHR are the bit shift amounts.

| <b></b>             | 0       |          |          |          |          |          |          |
|---------------------|---------|----------|----------|----------|----------|----------|----------|
| <u>+</u> s_SHR 5'd0 | 0       |          |          |          |          |          |          |
| <b> </b> 5'd4       | 4       | 31       | 1        | 2        | 4        | 8        | 16       |
|                     | EFFFFFF | F0000000 | 80000000 |          |          |          | OFFFFFFF |
|                     | FEFFFFF | FFFFFFF  | C0000000 | E0000000 | F8000000 | FF800000 | 00000FFF |

These values are for shift right arithmetic operations. SHA is the bit shift amount.

[Part 2 (c.ii.1)] In your writeup, briefly describe your design approach, including any resources you used to choose or implement the design. Include at least one design decision you had to make.

We added three additional muxes into our datapath processor. Two of those muxes are for our JAL instruction. We implemented the first one right before our writeMux and the second one before our RAMmux. The third mux we added was for our JR instruction. It was added right after our JumpMux.

## [Part 2 (c.ii.2)] Describe how the execution of the different operations corresponds to the Modelsim waveforms in your writeup.

When running different jump, jump and link, and jump register instructions we are able to observe the signals from all three of our new muxs changing accordingly. This is from our Proj1\_cf\_test.s test file where this particular part in the program shows our muxes working correctly with our different jumps. When jal is 1 we can see the jumpMux, branchMux, and finalPC all have the correct values.



[Part 2 (c.iii)] Draw a simplified, high-level schematic for the 32-bit ALU. Consider the following questions: how is Overflow calculated? How is Zero calculated? How is slt implemented?



The overflow is calculated by looking at the output of the ALU and the overflow from the ripple adder which is also how we are determining the slt instruction. Using these two values you can xor them to find the overflow value of the ALU. Zero is calculated by using the output of the ALU and muxing it with 1 or 0 and then setting an output. From there another mux to pick if you want to output or the 'not' of the output.

[Part 2 (c.v)] Describe how the execution of the different operations corresponds to the Modelsim waveforms in your writeup.



Using this waveform we can validate that many different instructions such as add, and, nor, xor and other instructions produce the correct output from our alu.

[Part 2 (c.viii)] justify why your test plan is comprehensive. Include waveforms that demonstrate your test programs functioning.

When designing our test bench for the ALU we tried to cover basic and edge cases to ensure we had the most accurate design possible. We started by covering basic

arithmetic including add,addi,and,or. After that we tested overflow to ensure we were setting the overflow signal appropriately. To supplement this testing we also ran our ALU against the testing framework to ensure we covered all relevant cases.

[Part 3] In your writeup, show the Modelsim output for each of the following tests, and provide a discussion of result correctness. It may be helpful to also annotate the waveforms directly.

[Part 3 (a)] Create a test application that makes use of every required arithmetic/logical instruction at least once. The application need not perform any particularly useful task, but it should demonstrate the full functionality of the processor (e.g., sequences of many instructions executed sequentially, 1 per cycle while data written into registers can be effectively retrieved and used by later instructions). Name this file Proj1\_base\_test.s.

We supplied the .wlf files for all three of these MIPS programs in our 381-project1/wlf\_Files directory. We know these are correct because we ran them in the testing framework and they came back with no unexpected mismatches or errors. This can be said for all three programs.

```
Starting Simulation for : mips/Projl_base_test.s
starting compilation...
Successfully compiled vhdl
Starting VHDL Simulation...
Successfully simulated program!
Victory!! Your processes matches MARS expected output with no mismatches!!
```

[Part 3 (b)] Create and test an application which uses each of the required control-flow instructions and has a call depth of at least 5 (i.e., the number of activation records on the stack is at least 4). Name this file Proj1 cf test.s.

```
Starting Simulation for : mips/Projl_cf_test.s
starting compilation...
Successfully compiled vhdl
Starting VHDL Simulation...
Successfully simulated program!
Victory!! Your processes matches MARS expected output with no mismatches!!
```

[Part 3 (c)] Create and test an application that sorts an array with *N* elements using the BubbleSort algorithm (link). Name this file Proj1 bubblesort.s.

```
Starting Simulation for : mips/Projl_bubblesort.s
starting compilation...
Successfully compiled vhdl
Starting VHDL Simulation...
Successfully simulated program!
Victory!! Your processes matches MARS expected output with no mismatches!!
```

[Part 4] report the maximum frequency your processor can run at and determine what your critical path is. Draw this critical path on top of your top-level schematics. What components would you focus on to improve the frequency?

After 3.5 hours running on the lab computers we got the results from our synthesis. We had a clock speed of 24.01mhz and our critical path appears to be for the branch instructions. We have attached the full timing.txt fill to our report submission.

I was able to trace the longest path as: IMem → Control Unit → ALU → ALU Immediate → Check If ALU is Zero → Branch Mux → Jump Mux → Back to the PC Register

This path never went into the Data Memory and therefore cannot be LW/SW.