# CUSTOMER PRODUCT SPECIFICATION (CPS)

# **LightView™ 201k Digital Display Module**

Model LDM-0201-E3A

Revision 1

## Displaytech, Inc.

2602 Clover Basin Drive

Longmont, Colorado 80503-7604 USA

303-772-2191

303-772-2193 fax

800-397-8121 USA toll free

LV201support@displaytech.com

www.displaytech.com



# **Table of Contents**

| INTRODUCTION                                         | 4  |
|------------------------------------------------------|----|
| PRODUCT DESCRIPTION                                  |    |
| BLOCK DIAGRAM                                        | 4  |
| DISPLAY MODULE OVERVIEW                              | 5  |
| SPECIFICATION SUMMARY                                | 6  |
| OPTICAL SPECIFICATION                                | 7  |
| PHOTOMETRIC TEST METHODS                             | 7  |
| OPTICAL INTERFACE                                    | 8  |
| Light Spectra                                        | 10 |
| Microdisplay Resolution                              |    |
| Microdisplay Location                                |    |
| Display Module Exit Pupil and Masking Aperture       | 11 |
| MECHANICAL SPECIFICATION                             | 12 |
| MOUNTING RECOMMENDATIONS                             | 13 |
| CONNECTOR RECOMMENDATION                             | 14 |
| ELECTRICAL SPECIFICATION                             | 15 |
| ELECTRICAL INTERFACE SPECIFICATION                   | 15 |
| INPUT EQUIVALENT CIRCUIT                             |    |
| VIDEO INPUT INTERFACE                                |    |
| Supported Video Formats                              |    |
| Video Scaling and Cropping                           |    |
| CCIR-601 Video Format                                |    |
| CCIR-656 Video Format                                |    |
| RGB Serial Video Format                              |    |
| Video Input Signal Timing Requirements               |    |
| SERIAL INTERFACECONTROL SEQUENCE REQUIREMENTS        |    |
| Power Supply Requirements                            |    |
| CONFIGURATION REGISTERS                              |    |
| Factory Calibration and Test Configuration Registers |    |
| User Configuration Registers                         |    |
| PRODUCT QUALITY                                      |    |
| DEFECT ACCEPTANCE CRITERIA                           | 43 |
| SHIPPING AND PACKING                                 |    |
| APPLICABLE STANDARDS                                 | 43 |
| UL Flammability Standards                            | 43 |
| MECHANICAL STANDARDS                                 | 44 |
| REGULATORY STANDARDS                                 | 44 |
| Environmental Standards                              | 44 |
| CORPORATE PROFILE                                    | 45 |

# **List of Tables**

| TABLE 1: SPECIFICATIONS FOR LDM-0201-E3A DIGITAL DISPLAY MODULE               |     |
|-------------------------------------------------------------------------------|-----|
| TABLE 2: OPTICAL PARAMETERS AND TEST METHODS                                  |     |
| TABLE 3: SPECIFICATIONS FOR PBS SHAPE AND LOCATION                            | 8   |
| TABLE 4: PIN DESCRIPTIONS                                                     | 16  |
| TABLE 5: DC CHARACTERISTICS                                                   |     |
| TABLE 6: ABSOLUTE MAXIMUM RATINGS                                             |     |
| TABLE 7: SCALING AND CROPPING OPTIONS FOR SUPPORTED VIDEO FORMATS             | 18  |
| TABLE 8: AC CHARACTERISTICS, CCIR-601 240/242-LINE, 60Hz VIDEO FORMAT TIMING  | 21  |
| TABLE 9: AC CHARACTERISTICS, CCIR-601 288-LINE, 50Hz VIDEO FORMAT TIMING      | 22  |
| TABLE 10: REGISTER VALUES ENABLING CCIR 601 WITHOUT VALID                     | 22  |
| TABLE 11: AC CHARACTERISTICS, CCIR-656 240/242-LINE, 60Hz VIDEO FORMAT TIMING | 23  |
| TABLE 12: AC CHARACTERISTICS, CCIR-656 288-LINE, 50Hz VIDEO FORMAT TIMING     |     |
| TABLE 13: BIT ARRANGEMENT FOR CCIR-656 SAV AND EAV CODES                      |     |
| TABLE 14: AC CHARACTERISTICS, RGB SERIAL 60Hz VIDEO FORMAT TIMING             | 26  |
| TABLE 15: AC CHARACTERISTICS, RGB SERIAL 50Hz VIDEO FORMAT TIMING             |     |
| TABLE 16: REGISTER VALUES ENABLING RGB SERIAL WITHOUT VALID                   |     |
| TABLE 17: AC CHARACTERISTICS, VIDEO INPUT SIGNAL TIMING                       |     |
| TABLE 18: AC CHARACTERISTICS, SERIAL INTERFACE SIGNAL TIMING                  |     |
| TABLE 19: AC CHARACTERISTICS, CONTROL SEQUENCE TIMING                         |     |
| TABLE 20: GAMMA SELECTION TABLE                                               |     |
| TABLE 21: VISUAL INSPECTION SPECIFICATION                                     |     |
| TABLE 22: UL FLAMMABILITY STANDARDS                                           |     |
| TABLE 23: MECHANICAL STANDARDS                                                |     |
| Table 24: Regulatory Standards                                                |     |
| TABLE 25: BANNED SUBSTANCES                                                   |     |
| Everyng 1. Dr. ogy Dr. en uv on I. V201 y Dreny vy Monty n                    | 4   |
| FIGURE 1: BLOCK DIAGRAM OF LV201k DISPLAY MODULE                              |     |
| FIGURE 2: PICTORIAL OF LV201K DISPLAY MODULE                                  |     |
| FIGURE 3: OPTICAL COMPONENTS IN THE VIEWING LENS OBJECT SPACE                 |     |
| FIGURE 4: DISPLAY MODULE LOCATION FEATURES                                    |     |
| FIGURE 5: DISPLAY MODULE PIXEL LAYOUT                                         |     |
| FIGURE 6: ENVELOPE DIMENSIONS                                                 |     |
| FIGURE 7: MOUNTING DIMENSIONS                                                 |     |
| FIGURE 8: CONNECTOR TAB DETAILS                                               |     |
| FIGURE 9: INPUT EQUIVALENT CIRCUIT                                            |     |
| FIGURE 10: VIDEO INPUT VERTICAL TIMING, CCIR-601 VIDEO FORMATS                |     |
| FIGURE 11: VIDEO INPUT HORIZONTAL TIMING, CCIR-601 VIDEO FORMAT               |     |
| FIGURE 12: VIDEO INPUT FIELD DETECTION                                        |     |
|                                                                               |     |
| FIGURE 14: VIDEO INPUT VERTICAL TIMING, RGB SERIAL FORMAT                     |     |
| FIGURE 15: VIDEO INPUT HORIZONTAL TIMING, RGB SERIAL VIDEO FORMAT             |     |
| FIGURE 16: VIDEO INPUT SIGNAL TIMING                                          |     |
| FIGURE 19: SERIAL INTERFACE SIGNAL TIMING                                     |     |
| FIGURE 18: SERIAL INTERFACE WRITE EXAMPLE                                     |     |
| FIGURE 19: SERIAL INTERFACE READ EXAMPLE                                      |     |
|                                                                               |     |
| FIGURE 21: CONFIGURATION REGISTER STRUCTURE                                   |     |
|                                                                               |     |
| FIGURE 23: COLOR SPACE GAIN & OFFSET SELECTION FIGURE                         | 4.1 |

### Introduction

This specification provides a detailed technical description of the Displaytech LightView™ 201k Digital Display Module, Model LDM-0201-E3A and offers the basic information needed to integrate the Display Module into viewfinder and other display applications. The document is divided into seven primary sections: introduction, display module overview, optical specification, mechanical specification, electrical specification, product quality, and applicable standards.

### **Product Description**

The Displaytech LightView™ 201k Digital Display Module is a compact, low power offering primarily designed for color digital still camera and video camcorder electronic viewfinders. The module provides an integrated display solution, incorporating the display panel, illumination, polarization optics, and control circuitry in a compact opto-mechanical package. This product takes advantage of the fast switching speeds and superior optical qualities of Displaytech's patented Ferroelectric Liquid Crystal (FLC) materials, delivering high quality images free of motion smearing. The product is capable of showing up to 4.2 Million colors, obtained through color sequential mode of operation. With a power target of 90 mW at 120 Hz frame rate, this high brightness display module delivers 250 cd/m<sup>2</sup>. Industry standard digital interfaces are supported to provide an easily integrated, high performance solution for camcorder and digital still camera customers, as well as for other hightech display applications.

Table 1 summarizes the key parameters that describe the LDM-0201-E3A Display Module. In the sections following, details behind each of the parameters will be provided as well as additional information on the proper application of the Display Module.

## Block Diagram



Figure 1: Block Diagram of LV201k Display Module

## **Display Module Overview**

The LV201k Display Module provides a compact solution for converting electronic video data into full color and high-quality live images. The main component of the LV201k Display Module is the low power Ferroelectric Liquid Crystal (FLC) reflective microdisplay panel. Light from a tri-color LED is directed towards the panel, and the light being reflected from the panel makes up images that can be viewed through a compact viewfinder lens system. A schematic drawing of how the display module works can be seen in Figure 2 below. The red, green and blue light from the LED is polarized and reflected by a polarizing beam splitter (PBS) onto the display panel. The light also passes through a pre-polarizer and diffuser to avoid stray light of unwanted polarization and to create an even illumination of the panel. The panel assembly consists of a reflective silicon backplane, a layer of ferroelectric liquid crystal, and a glass cover. The video data is fed to the silicon backplane controlling the voltage applied to its top reflective and pixelated surface. The voltage determines the orientation of the liquid crystal molecules, which in turn determines the polarization state of the light reflected from the panel. The polarizing beam splitter will only transmit one type of polarization, thereby creating bright or dark pixels according to the voltage that was applied to the pixels (P-polarized light is transmitted in and S-polarized light is reflected, as shown in Figure 2). The light transmitted through the polarizing beam splitter is typically captured by a lens system magnifying the image before it reaches the observer.

The display module works in a color sequential mode, which means that the image data for the colors red, green and blue are shown as three separate image fields in time. The human eye then integrates the three color images to produce the intended image and final color. To achieve this, the LED only emits one color at a time, and during that time the corresponding image data is shown on the display panel. This is done at a very high frequency in the LV201k Display Module, typically at a frequency of 120 Hz (360 Hz RGB field rate).



Figure 2: Pictorial of LV201k Display Module

(Note: Viewfinder lens system is not included as part of the LV201k Display Module assembly.)

## **Specification Summary**

| Parameter                             | Specification                                                                 |
|---------------------------------------|-------------------------------------------------------------------------------|
| Display technology                    | Ferroelectric Liquid Crystal (FLC) on reflective CMOS                         |
| Display mode                          | Field sequential color                                                        |
| Display format                        | 300 (H) x 224 (V)                                                             |
| Display panel active area             | 4.05 x 3.02 mm (4:3 aspect ratio)                                             |
| Display panel diagonal                | 5.0 mm (0.20")                                                                |
| Input Grayscale                       | 256 levels                                                                    |
| Display pixel pitch                   | 13.5 μm                                                                       |
| Pixel fill factor                     | 94%                                                                           |
| Color depth                           | 4.2Million unique colors (YCrCb video interface)                              |
| Display frame rate                    | 120 Hz (NTSC), 100 Hz (PAL)                                                   |
| Data clock rate                       | 27 MHz                                                                        |
| Display Module luminance <sup>1</sup> | 250 cd/m <sup>2</sup> maximum, adjustable to 1/64 <sup>th</sup> of full scale |
| Contrast ratio <sup>1</sup>           | 80:1                                                                          |
| White point <sup>1</sup>              | Color temperature target is 6500 K                                            |
| Display Module exit pupil location    | 60 mm behind the microdisplay                                                 |
| Display Module exit pupil dimensions  | Square, 18.75 x 18.75 mm                                                      |
| Digital display interface             | CCIR 601                                                                      |
|                                       | CCIR 656                                                                      |
|                                       | RGB-serial (8 data, H <sub>d</sub> , V <sub>d</sub> , Valid, Clock)           |
| Control interface                     | 4 wire serial                                                                 |
| Operating supply voltages             | 2.5 V (core), 5.0 V (LED), Analog                                             |
| Power consumption <sup>1</sup>        | 90 mW                                                                         |
| Dimensions (L x W x H) <sup>2</sup>   | 15.2 x 11.3 x 9.2 mm                                                          |
| Weight                                | 1.0 g approximately                                                           |
| Operating temperature                 | -10 °C to 70 °C                                                               |
| Storage temperature                   | -30 °C to 83 °C                                                               |

<sup>&</sup>lt;sup>1</sup>Typical values at 60 Hz NTSC (gamma correction of 2.1), CCIR-601 operation with flat field video pattern at room temperature

Table 1: Specifications for LDM-0201-E3A Digital Display Module

<sup>&</sup>lt;sup>2</sup>Dimensions shown do not include flex circuit. Refer to Figure 4 for details.

## **Optical Specification**

The Display Module optical system consists of a low power tri-color LED package, the FLC reflective microdisplay panel, and the illuminator. The passive optical components of the illuminator control the microdisplay illumination and observation. A viewing lens is not supplied as part of the Display Module assembly.

In comparison to conventional backlighting systems, the integral, low power LED package of the Display Module reduces manufacturing costs and prolongs the life of the battery. The individual LEDs are turned on in a sequence. Sequential control of the FLC ON and OFF states relative to the LED's ON and OFF states defines the microdisplay color at individual pixels of the FLC microdisplay panel. A PBS in the illuminator assembly separates the illumination optical path from the imaging optical path. The PBS reflects one polarization while transmitting the other. Diffused linearly polarized light from a pre-polarizing diffuser reflects off the PBS to the FLC microdisplay panel. The state of each pixel controls the state of the FLC polarization. When the pixel is in the ON state, the FLC rotates the linear polarization of the incident beam maximizing the light transmitted by the PBS toward a viewer. When the pixel is in the OFF state, the FLC does not rotate the linear polarization of the incident beam which in turn, minimizes the light transmitted.

Individual LED white point calibrations are programmed into the EEPROM of each Display Module. These calibrations are read at each power up sequence of the Display Module to ensure proper color balancing during operation. The values for the LED calibration points depend not only on the individual LEDs but also on other Display module optical components. The individual red, green, and blue LED currents are determined algorithmically to produce the best white image during final test calibration in the manufacturing process. Following the setting of these calibration points, the maximum luminance white and minimum luminance dark fields are measured and the Display Module contrast is determined as the ratio of the white state luminance level over the dark state luminance level.

The Display Module parameters important for the viewing lens design are specified in the section, "Optical Interface".

#### Photometric Test Methods

A spectrophotometer is used to photometrically evaluate the white and dark images produced by the Display Module. To assess the white state luminous level the Display Module is driven to the full white state by applying a 60 Hz, NTSC (gamma correction of 2.1), CCIR-601, flat field white video pattern at room temperature, where Y=EBh, Cr=80h, and Cb=80h. Similarly, to assess the dark state luminous level the Display Module is driven to the full dark state by applying a 60 Hz, NTSC, CCIR-601, flat field black video pattern at room temperature, where Y=10h, Cr=80h, and Cb=80h. A pulse width modulation of the LED drive is used to set the overall brightness of the Display Module. See Appendix B: Registers. In both of the previous cases the pulse width modulation was set to 100%. The contrast is determined as the ratio of the measured white state luminance level over the dark state luminance level. (Note: Both display brightness and contrast is to some extent dependent on the gamma correction settings, and all specifications listed are valid with a gamma of 2.1). The color temperature is determined by the spectrophotometer while sampling the white state luminance. Table 2 below specifies the Display Module photometric values:

| Test                                     | Minimum | Typical | Maximum | Unit              |
|------------------------------------------|---------|---------|---------|-------------------|
| "Full On" White State Level <sup>1</sup> | 100     | 250     | 300     | cd/m <sup>2</sup> |
| Contrast Ratio <sup>1</sup>              | 30:1    | 80:1    | -       | -                 |
| Color Temperature <sup>1</sup>           | 6000    | 6500    | 9000    | К                 |

**Table 2: Optical Parameters and Test Methods** 

<sup>&</sup>lt;sup>1</sup>Typical Values at 60 Hz NTSC (gamma correction of 2.1), CCIR-601 operation with flat field video pattern at room temperature

## Optical Interface

The viewing lens needs to image a color rectangular microdisplay of 4.05 by 3.02 mm adjacent to the bottom surface of a cover glass plate behind the curved PBS film. The lens also needs to mask the bright pre-polarizing diffuser inside the Display Module that illuminates the microdisplay. The pre-polarizing diffuser is located in the lens object space periphery between the microdisplay and the lens. The cross-sectional view of the lens object space is illustrated in Figure 3. The masking aperture shown in Figure 3 is not part of the Display Module. It must be supplied as part of the viewing lens.



Figure 3: Optical Components In the Viewing Lens Object Space (All dimensions in millimeters)

|                                                       | surface facing to cover plate | surface facing to lens |
|-------------------------------------------------------|-------------------------------|------------------------|
| Y-Z plane radius                                      | -5.3743 mm                    | -5.7020 mm             |
| Y-Z plane conic constant                              | -1.2169                       | -1.1749                |
| Z distance (before decenter and tilt)                 | 4.8070 mm                     | 5.1413 mm              |
| Y decenter (before tilt)                              | 3.6927 mm                     | 3.6701 mm              |
| Tilt about X-axis (rotate surface toward cover plate) | 3.8567 deg                    | 3.8567 deg             |

Table 3: Specifications for PBS Shape and Location



Figure 4: Display Module Location Features

(Dimensions with asterisks are referenced to the top surface of the PCB assembly)

(All dimensions in millimeters)

### Light Spectra

The microdisplay uses a tri-color LED to create truly vivid colors. The LED spectra peak at 465, 523 and 628 nm and have FWHMs (Full Width Half Maximum) of 25, 33 and 16 nm, respectively.

### Microdisplay Resolution

The rectangular microdisplay of 4.05 by 3.02 mm consists of 300 by 224 pixels of 0.0135 mm (pixel dimensions include a 0.0005 mm interpixel gap). This means that the viewing lens cutoff frequency should be above 37 lines/mm. The individual pixels have a hexagon shape, with each row being offset from the previous row. Figure 5 shows details of the pixel layout, including corner and edge pixel shape.



Figure 5: Display Module Pixel Layout

## Microdisplay Location

The microdisplay axial position is referenced to the top surface of the Display Module FPCA with an accuracy of  $\pm 0.15$  mm. The lateral position of the microdisplay is referenced to locating features on the FPCA as shown in Figure 3. It's controlled with an accuracy of  $\pm 0.15$  mm. The position of the lens housing should be restrained by using the locating features. When considering the overall lateral performance required of the lens, the lens designer must take into account the lateral tolerance of the microdisplay relative to the FPCA and the lateral tolerance of the lens housing relative to the location of the lens optical axis. Combining these two tolerances will yield an increase in the lens object area from 4.05 by 3.02 mm to 4.35+2\*T by 3.32+2\*T mm, where  $\pm 0.05$  mm is the lens housing tolerance. The Display Module illuminator will accommodate an object area of up to 4.55 by 3.52 mm as shown in Figure 3. This would require the optical axis to be centered within the lens housing with an accuracy of not worse than  $\pm 0.05$  mm.

The cover plate is made of Corning EAGLE 2000 glass. The plate thickness is 0.63+/-0.05 mm. The curved PBS film is 0.335 mm thick and its effective refractive index is 1.60. The dispersion is unspecified. The position and shape of the PBS film is specified in Table 3 with reference to the cross sectional view in Figure 3. Note that the Z-axis coincides with the optical axis, the plane Z=0 coincides with the cover plate top surface and the object (microdisplay) plane coincides with the cover plate bottom surface at Z=-0.63 mm.

### Display Module Exit Pupil and Masking Aperture

The Display Module exit pupil is a square of 18.75 by 18.75 mm that is 60 mm away from the microdisplay, on the side opposite to the viewing lens. Each point of the rectangular object area of 4.55 by 3.52 mm sends a divergent beam toward the viewing lens. The beam shape is defined by its apex at the object area point and by its rectangular base coinciding with the square exit pupil of the Display Module. If the lens entrance pupil is located at the Display Module exit pupil plane and the whole lens pupil is within the Display Module exit pupil area then there will be absolutely no beam vignetting due to the Display Module illuminator. Otherwise, there could be some partial beam obscuration attributed to the Display Module illuminator dependent on the location and the size of the viewing lens entrance pupil.

Knowing the locations and the sizes of the object and the Display Module exit pupil, the lens designer can unambiguously determine the magnitude of the obstruction of the individual object beams at the desired exit pupil of the viewing lens of a chosen design and magnification. If, for instance, the desired exit pupil diameter of the viewing lens is 5 mm, then the Display Module illuminator could support the imaging without vignetting for fairly large eye relief and the viewing lens magnification up to 16X giving a field of view of about 18 degrees. If for the same size exit pupil a reasonable partial beam obscuration is allowed (including a partial obscuration of the beam from the onaxis point), then we expect that the illuminator could support viewing lens magnifications up to 22X giving the field of view of about 25 degrees.

The function of the masking aperture, which has to be supplied with the viewing lens, is to mask the bright illuminator diffuser without significantly increasing vignetting. The coordinates of the top and bottom edges of the rectangular diffuser are defined in Figure 3. The masking aperture should preferably be centered relative to the rectangular object area in a plane parallel to the microdisplay that is 7.48 mm above the Display Module FPCA and in front of the viewing lens (nominally 6.00 mm above the cover plate). The proper size of the masking aperture depends on the Display Module exit pupil, the object size, and on the viewing lens entrance pupil. For example, to avoid vignetting, the circular masking aperture that is located 6.00 mm above the cover plate and centered with respect to the optical axis should have a diameter of at least 5.94 mm. This assumes that the beams emerging from points located within the object area and limited by the Display Module exit pupil are not partially obstructed by the viewing lens. However, if the viewing lens itself would obscure beams, then the masking aperture diameter could be smaller without causing vignetting. To ensure that the diffuser won't be visible through the viewing lens exit pupil, all the diffuser points must be outside the surface one would get by connecting the masking aperture edge with the edge of the viewing lens entrance pupil. If the above requirement to mask the whole diffuser can not be satisfied because the entrance pupil is too large then the masking aperture has to be reduced and some vignetting by the masking aperture allowed. If the whole viewing lens entrance pupil will be inside the Display Module exit pupil area then the masking aperture 6.00 mm above the cover plate and of the diameter 5.94 mm will fully mask the diffuser and won't introduce any vignetting.

It is not necessary to use a circular masking aperture. A square aperture or, since the pre-polarizer diffuser is only on one side of the object, just a straight edge screen can work as well.

# **Mechanical Specification**

The LV201k Display Module is a flexible printed circuit board based package, with detachable flex connection. Envelope dimensions of the Display Module package are shown in Figure 6.



Figure 6: Envelope Dimensions

(All dimensions in millimeters)

## Mounting Recommendations

The LV201k Display Module is designed to mount into camera viewfinder systems with minimal effort. Location of the lens elements for optical viewing of the Display Module should be referenced to the top surface of the PCB assembly for minimal tolerance stack relative to the object plane. Electrical connection is made by means of an attached flex circuit. Mounting and electrical connection of the LV201k Display Module is designed for easy assembly reducing manufacturing time and complexity. Refer to Figure 7 for detail of mounting dimensions for the LV201k Display Module.



Figure 7: Mounting Dimensions
(All dimensions in millimeters)

### **Connector Recommendation**

The type of connector chosen by the system designer is highly dependent on the application. The LV201k Display Module provides 22 signals via pins at the end of the flex cable. The pins are spaced on a 0.5 mm pitch. See Table 4 for a detailed listing of signal assignments for each pin.



**Figure 8: Connector Tab Details** 

## **Electrical Specification**

The Display Module accepts standard video formats requiring no additional interface hardware, providing the camera system designer a plug and play electronic viewfinder solution. The backplane is based on standard CMOS electronics for proven functionality and reliability.

## **Electrical Interface Specification**

The LDM-0201-E3A Digital Display Module converts digital video signals to displayed images. Acceptable video input formats are CCIR-601, CCIR-656, and 8-bit RGB Serial.

Video input data is gamma corrected and stored in a frame buffer and video data from the frame buffer is used to create a sequence of red, green, and blue video fields. These color fields will be displayed at a rate of 6 times the video input's vertical frequency. Only 60Hz and 50Hz vertical input frequencies are supported. The default gamma correction value can be found in the Configuration Register section. A gamma correction is applied on the output side of the display. The gamma correction table can be programmed to correct for any incoming gamma value between and including 1.0 to 3.0.

The Display Module is controlled by a four wire serial interface. Through this interface, various display attributes can be controlled. Display attributes are set by writing to registers inside the Display Module. The serial interface is designed to be compatible with common three wire serial interfaces. However, an additional fourth wire is provided to allow the register's values to be read. This addition to the three wire serial interface is provided as a convenience. No reading of registers is required for proper operation of the Display Module.

At power-up or following a hardware reset, the LDM-0201-E3A Display Module is in a sleep mode. The host must then program the Display Module through the serial interface to set which video format the host will provide. If desired, other display attributes may also be programmed at this time. Lastly, the host must program the Display Module to enable the display. To power down the display after it has been enabled, the Display Module must be returned to sleep mode by programming the Display Module to disable the display.

The Display Module is reset with the NRESET pin. For general usage, NRESET should be tied to system reset. The LDM-0201-E3A Display Module requires 5V and 2.5V power.

The Display Module's electrical inputs are compatible with either 3.3V or 2.5V CMOS signaling. The Display Module's electrical output is an open-drain output. All pins have ESD protective diodes, and no pull-up or pull-down resistor. One may tie a pull-up resistor, provided by the user, to either 3.3V or 2.5V so as to create an output with the desired voltage range.

The Display Module contains minimal decoupling capacitance. The user is therefore required to provide de-coupling capacitors for the 2.5V and 5V power supplies to limit supply voltage variations due to peak current sinks from the Display Module.

Table 4 shows the pin assignments for the 22 pin connector and Tables 5 and 6 show the voltage and current requirements of the LDM-0201-E3A Display Module.

| Pin<br>Num. | Pin Name     | Pin<br>Direction       | Pin Function                                              |                         |                  |  |  |
|-------------|--------------|------------------------|-----------------------------------------------------------|-------------------------|------------------|--|--|
| 22          | 2.5V         | Power                  | Core power supply (V                                      | /DD)                    |                  |  |  |
| 21          | GND          | Ground                 | Power and signal retu                                     | rn                      |                  |  |  |
| 20          | NRESET       | Input                  | System reset                                              |                         | _                |  |  |
|             |              |                        | CCIR -601                                                 | CCIR-656                | 8-Bit RGB Serial |  |  |
| 19          | CLOCK        | Input                  | CLOCK                                                     | CLOCK                   | CLOCK            |  |  |
| 18          | HSYNC        | Input                  | HSYNC                                                     | GND                     | HSYNC            |  |  |
| 17          | VSYNC        | Input                  | VSYNC                                                     | GND                     | VSYNC            |  |  |
| 16          | VALID        | Input                  | VALID*1                                                   | GND                     | VALID*1          |  |  |
| 15          | DATA 0       | Input                  | Y/Cr/Cb 0                                                 | Y/Cr/Cb 0               | R/G/B 0          |  |  |
| 14          | DATA 1       | Input                  | Y/Cr/Cb 1                                                 | Y/Cr/Cb 1               | R/G/B 1          |  |  |
| 13          | DATA 2       | Input                  | Y/Cr/Cb 2                                                 | Y/Cr/Cb 2               | R/G/B 2          |  |  |
| 12          | DATA 3       | Input                  | Y/Cr/Cb 3                                                 | Y/Cr/Cb 3               | R/G/B 3          |  |  |
| 11          | L5.0V        | Power                  | Illur                                                     | nination power supply   | (VCC)            |  |  |
| 10          | DATA 4       | Input                  | Y/Cr/Cb 4                                                 | Y/Cr/Cb 4               | R/G/B 4          |  |  |
| 9           | DATA 5       | Input                  | Y/Cr/Cb 5                                                 | Y/Cr/Cb 5               | R/G/B 5          |  |  |
| 8           | DATA 6       | Input                  | Y/Cr/Cb 6                                                 | Y/Cr/Cb 6               | R/G/B 6          |  |  |
| 7           | DATA 7 (MSB) | Input                  | Y/Cr/Cb 7                                                 | Y/Cr/Cb 7               | R/G/B 7          |  |  |
| 6           | SDAT         | Input                  | Serial interface data in                                  | nput                    |                  |  |  |
| 5           | SOUT         | Output<br>(Open Drain) | Serial interface data output (not required for operation) |                         |                  |  |  |
| 4           | SCLK         | Input                  | Serial interface clock input                              |                         |                  |  |  |
| 3           | SEN          | Input                  | Serial interface chip select                              |                         |                  |  |  |
| 2           | GND          | Ground                 | Power and signal retu                                     | Power and signal return |                  |  |  |
| 1           | A5.0V        | Power                  | Analog power supply                                       | (VCC)                   |                  |  |  |

<sup>\*1</sup> Use of the VALID signal to indicate when data should be sampled is not required. See CCIR 601 Video Format description or RGB Serial Video Format description for details.

**Table 4: Pin Descriptions** 

(Pin 1 location shown in Figure 4)

| Item                       | Symbol            | Measurement (                                                                                         | Min         | Тур  | Max  | Unit |    |
|----------------------------|-------------------|-------------------------------------------------------------------------------------------------------|-------------|------|------|------|----|
|                            |                   |                                                                                                       |             |      |      |      |    |
| Input High Voltage         | $V_{\mathrm{IH}}$ | For all inputs                                                                                        |             | 2.3  |      |      | V  |
| Input Low Voltage          | $ m V_{IL}$       | For all inputs                                                                                        |             |      |      | 0.5  | V  |
| Input Capacitance          | $I_{C}$           | For all inputs, 3.3V So                                                                               | qr @ 27Mhz  |      | 8    | 16   | pF |
| Input Leakage              | ${ m I}_{ m IL}$  | $V_{\rm I} = V_{\rm IL}$                                                                              |             | -10  |      |      | μΑ |
| Current                    | $ m I_{IH}$       | $V_{\rm I} = V_{ m IH}$                                                                               |             |      |      | 10   | μA |
| Output Low Current<br>Sink | $I_{OL}$          |                                                                                                       |             | 50   |      |      | mA |
| Supply Voltage             | VDD               |                                                                                                       |             | 2.3  | 2.5  | 2.7  | V  |
| Supply Voltage             | VCC               |                                                                                                       |             | 4.5  | 5.0  | 5.5  | V  |
| Average Supply             |                   |                                                                                                       | Normal Mode | 15   | 22   | 28   | mA |
| Current                    | $I_{VDD}$         | 2.3V <vdd<2.7v< td=""><td>Sleep Mode</td><td>0.5</td><td>1.44</td><td>3.0</td><td>mA</td></vdd<2.7v<> | Sleep Mode  | 0.5  | 1.44 | 3.0  | mA |
| Average Supply             |                   | 4.533 339                                                                                             | Normal Mode | 2    | 7    | 12   | mA |
| Current                    | $I_{VCC}$         | 4.5V < VCC < 5.5V                                                                                     | Sleep Mode  | 0.13 | 0.26 | 0.9  | mA |

**Table 5: DC Characteristics** 

| Item                            | Min     | Max     | Unit |
|---------------------------------|---------|---------|------|
| VDD to GND                      |         | 3       | V    |
| VCC to GND                      |         | 6       | V    |
| Voltage on any Input Pin to GND | GND-0.4 | VDD+1.4 | V    |

**Table 6: Absolute Maximum Ratings** 

## Input Equivalent Circuit

To prevent static charges, protective diodes are provided for each input pin, except for Vdd, Vcc and GND (Vss) inputs. The equivalent circuit of the input pins is shown below (Resistance values shown typical):



Figure 9: Input Equivalent Circuit

### Video Input Interface

#### Supported Video Formats

The LDM-0201-E3A supports three video formats: CCIR-601, CCIR-656, and 8-bit RGB Serial.

For CCIR-601 and RGB Serial video sources, separate HSync and VSync signals must be provided. The sampling of video data can be configured to use either the VALID signal to indicate valid image data, or a configurable delay after the assertion of HSync or VSync including adjustment of delay between odd and even fields. The odd and even video fields must be correctly indicated by the relation of the VSsync and HSync pulses per the CCIR-601 specification.

For the CCIR-656 video sources, the odd and even field must be correctly indicated by the 'F' bit of the SAV and EAV codes per the CCIR-656 specification.

Video input sources can be at either 50Hz or 60Hz vertical frequency and can be displayed with or without overscan.

#### Video Scaling and Cropping

Video data for the CCIR video formats must be either 720 by 242, 720 by 240, or 720 by 288 resolution. Since the LDM-0201-E3A has a native resolution of 300 by 224, the LDM-0201-E3A will scale the video data prior to its display. Video data for the RGB Serial input format is expected to be in the LDM-0201-E3A native resolution of 300 by 224. The LDM-0201-E3A uses horizontal and vertical interpolation to fit the input video data on to the LDM-0201-E3A's 300 by 224 pixel array. This interpolation function is configured by programming the Scaling Coefficient Upper Register, the Horizontal Scaling Coefficient Register, the Horizontal Scaling Cycle Register, the Vertical Scaling Coefficient Register, and the Vertical Scaling Cycle Register, before the display is enabled. Cropping to produce overscan is achieved by delaying the sampling of video data in both the horizontal and vertical directions. The HVldDelay and VVldDelay fields of the Vertical Field Offset Register, the Horizontal Valid Delay Register and the Vertical Valid Delay Register control the cropping function. Table 7 details the supported settings.

| _   | put<br>ution | Overscan | Valid I | Delay *1 |     | Crop<br>lution | Inte    | rpolation R | egister Set | tings   |
|-----|--------------|----------|---------|----------|-----|----------------|---------|-------------|-------------|---------|
| Н   | V            |          | Н       | V        | Н   | V              | H Coef. | H Cycle     | V Coef.     | V Cycle |
| 720 | 240          | None     | 0       | 0        | 720 | 240            | 214     | 5           | 478         | 14      |
| 720 | 240          | 7.0%     | 48      | 8        | 672 | 224            | 229     | 25          | 512         | 1       |
| 720 | 242          | None     | 0       | 1        | 720 | 240            | 214     | 5           | 478         | 14      |
| 720 | 242          | 7.0%     | 48      | 9        | 672 | 224            | 229     | 25          | 512         | 1       |
| 720 | 288          | None     | 0       | 0        | 720 | 288            | 214     | 5           | 399         | 7       |
| 720 | 288          | 8.3%     | 60      | 12       | 660 | 264            | 233     | 5           | 435         | 28      |
| 300 | 224          | None     | 0       | 0        | 300 | 224            | 512     | 1           | 512         | 1       |

<sup>\*1</sup> Valid Delay settings must be adjusted when not using the VALID signal to indicate when data should be sampled. See CCIR 601 Video Format description for details.

Table 7: Scaling and Cropping Options for Supported Video Formats

#### CCIR-601 Video Format

The LDM-0201-E3A can accept video in the CCIR-601 video format. The LDM-0201-E3A will accept 240/242 or 288 lines per field for the NTSC and PAL video input modes respectively. Data is expected to be in the standard 4:2:2 format with 720 valid Y samples, 360 valid Cr samples, and 360 valid Cb samples, per line.

Figure 10 shows the required vertical timing of the video input signals for CCIR-601. Figure 11 shows the required horizontal timing signals. Tables 8 and 9 provide the required timing specifications for the 240/242-line and 288-line modes respectively.

Note that with regards to the timing specifications given in Tables 8 and 9, all specifications must be met simultaneously. For example it would not be satisfactory to have the maximum vertical back porch, front porch, and pulse width as 7 + 7 + 20 = 34 lines which violate the maximum vertical blanking specification of 26 lines.



Figure 10: Video Input Vertical Timing, CCIR-601 Video Formats



Figure 11: Video Input Horizontal Timing, CCIR-601 Video Format

| Item                                           | Symbol                                   | Min                 | Тур                 | Max                   | Unit   |
|------------------------------------------------|------------------------------------------|---------------------|---------------------|-----------------------|--------|
| VSYNC, frequency                               | $t_{ m VF}$                              | 59                  | 60                  | 61                    | Hz     |
| VSYNC, total lines                             | $t_{ m VTOT=}$ $t_{ m VBLK+}t_{ m VACT}$ | 260                 | 262                 | 266                   | Lines  |
| VSYNC, active lines                            | t <sub>VACT</sub>                        | 240                 | 242                 | 242                   | Lines  |
| VSYNC, blanking                                | $t_{VBLK=}$ $t_{VFP+} t_{VW+} t_{VBP}$   | 18                  | 22                  | 26                    | Lines  |
| VSYNC, front porch                             | $t_{ m VFP}$                             | 3                   | 3                   | 7                     | Lines  |
| VSYNC, pulse width                             | $t_{ m VW}$                              | 3                   | 3                   | 7                     | Lines  |
| VSYNC, back porch                              | $t_{ m VBP}$                             | 12                  | 16                  | 20                    | Lines  |
| HSYNC, total clocks                            | t <sub>HTOT</sub>                        | 1690                | 1716                | 1746                  | Clocks |
| HSYNC, active clocks                           | t <sub>HACT</sub>                        | 1440                | 1440                | 1440                  | Clocks |
| HSYNC, blanking                                | t <sub>HBLK</sub>                        | 250                 | 276                 | 306                   | Clocks |
| HSYNC, front porch                             | $t_{ m HFP}$                             | 15                  | 32                  | 62                    | Clocks |
| HSYNC, pulse width                             | $t_{\mathrm{HW}}$                        | 100                 | 126                 | 156                   | Clocks |
| HSYNC, back porch                              | $t_{ m HBP}$                             | 92                  | 118                 | 148                   | Clocks |
| CLOCK, rate                                    | 1/t <sub>CP</sub>                        | 26.5                | 27                  | 27.5                  | MHz    |
| Even Field Detection, HYSYC edge to VSYNC edge | t <sub>EVEN</sub>                        | ½ t <sub>HTOT</sub> | ½ t <sub>HTOT</sub> | 3⁄4 t <sub>HTOT</sub> | Clocks |

Table 8: AC Characteristics, CCIR-601 240/242-line, 60Hz Video Format Timing



**Figure 12: Video Input Field Detection** 

| Item                                           | Symbol                                                                         | Min                 | Тур                 | Max                 | Unit   |
|------------------------------------------------|--------------------------------------------------------------------------------|---------------------|---------------------|---------------------|--------|
| VSYNC, frequency                               | $t_{ m VF}$                                                                    | 49                  | 50                  | 51                  | Hz     |
| VSYNC, total lines                             | $t_{ m VTOT}$                                                                  | 306                 | 312                 | 318                 | Lines  |
| VSYNC, active lines                            | t <sub>VACT</sub>                                                              | 288                 | 288                 | 288                 | Lines  |
| VSYNC, blanking                                | $t_{VBLK=}$ $t_{VFP+} t_{VW+} t_{VBP}$                                         | 18                  | 24                  | 30                  | Lines  |
| VSYNC, front porch                             | $t_{ m VFP}$                                                                   | 3                   | 3                   | 9                   | Lines  |
| VSYNC, pulse width                             | $t_{ m VW}$                                                                    | 3                   | 3                   | 9                   | Lines  |
| VSYNC, back porch                              | $t_{ m VBP}$                                                                   | 12                  | 18                  | 24                  | Lines  |
| HSYNC, total clocks                            | $t_{ m HTOT=}$ $t_{ m HBLK+}$ $t_{ m HACT}$                                    | 1698                | 1728                | 1766                | Clocks |
| HSYNC, active clocks                           | t <sub>HACT</sub>                                                              | 1440                | 1440                | 1440                | Clocks |
| HSYNC, blanking                                | $t_{\mathrm{HBLK}=}$ $t_{\mathrm{HFP}+}$ $t_{\mathrm{HW}+}$ $t_{\mathrm{HBP}}$ | 258                 | 288                 | 326                 | Clocks |
| HSYNC, front porch                             | $t_{ m HFP}$                                                                   | 15                  | 24                  | 62                  | Clocks |
| HSYNC, pulse width                             | $t_{\mathrm{HW}}$                                                              | 96                  | 126                 | 164                 | Clocks |
| HSYNC, back porch                              | $t_{ m HBP}$                                                                   | 108                 | 138                 | 176                 | Clocks |
| CLOCK, rate                                    | 1/t <sub>CP</sub>                                                              | 26.5                | 27                  | 27.5                | MHz    |
| Even Field Detection, HYSYC edge to VSYNC edge | t <sub>EVEN</sub>                                                              | ½ t <sub>HTOT</sub> | ½ t <sub>HTOT</sub> | ¾ t <sub>HTOT</sub> | Clocks |

Table 9: AC Characteristics, CCIR-601 288-line, 50Hz Video Format Timing

#### CCIR 601 Without VALID

The LDM-0201-E3A is configured by default to require an external VALID to indicate when video data should be sampled. Alternatively, when the SyncMode bits of the Video Configuration Register0 are programmed to "01", the LDM-0201-E3A will ignore the VALID input pin and begin sampling video data after a specified delay from the assertion of HSYNC and VSYNC. The Vertical Field Offset Register, the Horizontal Valid Delay Register, and the Vertical Valid Delay Register are used to specify these delays. The values to program these register fields are as follows:

| Register Field | Calculation                                                                                  | Unit   |
|----------------|----------------------------------------------------------------------------------------------|--------|
| HVldDelay      | t <sub>HW+</sub> t <sub>HBP</sub> + (horizontal overscan delay) - 2                          | Clocks |
| VVldDelay      | t <sub>VW+</sub> t <sub>VBP</sub> + (vertical overscan delay)                                | Lines  |
| VldDelOffset   | $(t_{\rm VW} + t_{\rm VBP})_{\rm even\ field} - (t_{\rm VW} + t_{\rm VBP})_{\rm odd\ field}$ | Lines  |

Table 10: Register Values Enabling CCIR 601 Without Valid

LV201support@displaytech.com

303-772-2191

#### CCIR-656 Video Format

The LDM-0201-E3A can accept video in the CCIR-656 video format. The LDM-0201-E3A will accept either 240/242 or 288 lines per field for the NTSC and PAL video input modes respectively. Data is expected to be in the standard 4:2:2 format with 720 Y samples, 360 Cr samples, and 360 Cb samples per line. Use of the SAV and EAV codes according to the CCIR-656 specification is required.

The CCIR-656 interface of the LDM-0201-E3A complies with the ITU-R BT.656-4 version of the specification. The LDM-0201-E3A expects that when the V bit of the SAV code transitions from a 1 to a 0, that the following line will be valid and is to be sampled. CCIR-656 video interfaces complying to older versions of the CCIR-656 specification may not cause the V bit of the SAV code to transition concurrently with the data being valid, which may result in the unintentional sampling of blanking lines. To address these older interfaces, the VldDelOffset field of the Vertical Field Offset Register and the Vertical Valid Delay Register may be programmed to skip an additional number of blanking lines after the transition of the V bit. Sampling of data will begin the programmed number of lines after the transition of the V bit. The number of blanking lines to skip can be independently programmed for the two video fields. To disable line skipping, the number of lines to skip must be programmed to zero.

Figure 13 shows the required horizontal timing of the video input signals for CCIR-656. Tables 11 and 12 provide the required timing for 240/242-line and 288-line modes, respectively. Table 13 specifies the arrangement of the bits in the SAV and EAV codes.



Figure 13: Video Input Timing, CCIR-656 Video Format

| Item                   | Symbol            | Min  | Тур  | Max  | Unit   |
|------------------------|-------------------|------|------|------|--------|
|                        |                   |      |      |      |        |
| Vertical frequency     | $t_{ m VF}$       | 59   | 60   | 61   | Hz     |
| Total lines per field  | t <sub>VTOT</sub> | 258  | 262  | 266  | Lines  |
| Active lines per field | t <sub>VACT</sub> | 240  | 242  | 242  | Lines  |
| Total clocks per line  | t <sub>HTOT</sub> | 1690 | 1716 | 1746 | Clocks |
| Active clocks per line | t <sub>HACT</sub> | 1440 | 1440 | 1440 | Clocks |
| CLOCK, rate            | 1/t <sub>CP</sub> | 26.5 | 27   | 27.5 | MHz    |

Table 11: AC Characteristics, CCIR-656 240/242-line, 60Hz Video Format Timing

| Item                   | Symbol            | Min  | Тур  | Max  | Unit   |
|------------------------|-------------------|------|------|------|--------|
| Vertical frequency     | $t_{ m VF}$       | 49   | 50   | 51   | Hz     |
| Total lines per field  | t <sub>VTOT</sub> | 306  | 312  | 318  | Lines  |
| Active lines per field | t <sub>VACT</sub> | 288  | 288  | 288  | Lines  |
| Total clocks per line  | t <sub>HTOT</sub> | 1698 | 1728 | 1766 | Clocks |
| Active clocks per line | t <sub>HACT</sub> | 1440 | 1440 | 1440 | Clocks |
| CLOCK, rate            | 1/t <sub>C</sub>  | 26.5 | 27   | 27.5 | MHz    |

Table 12: AC Characteristics, CCIR-656 288-line, 50Hz Video Format Timing

| CCIR-656 Data<br>Information | Pin Name     | First<br>Word | Second<br>Word | Third<br>Word | Fourth<br>Word |
|------------------------------|--------------|---------------|----------------|---------------|----------------|
| Data 7 (MSB)                 | Data 7 (MSB) | 1             | 0              | 0             | 1              |
| Data 6                       | Data 6       | 1             | 0              | 0             | F              |
| Data 5                       | Data 5       | 1             | 0              | 0             | V              |
| Data 4                       | Data 4       | 1             | 0              | 0             | Н              |
| Data 3                       | Data 3       | 1             | 0              | 0             | Р3             |
| Data 2                       | Data 2       | 1             | 0              | 0             | P2             |
| Data 1                       | Data 1       | 1             | 0              | 0             | P1             |
| Data 0 (LSB)                 | Data 0       | 1             | 0              | 0             | P0             |

Table 13: Bit Arrangement for CCIR-656 SAV and EAV Codes

Note 1: Bit codes F, V, and H are defined as

F = 0 during field 1 and 1 during field 2

V = 1 during field blanking and 0 elsewhere

H = 0 in SAV and 1 in EAV

Note 2: Protection bits P3-P0 are ignored by the LDM-0201-E3A.

#### **RGB Serial Video Format**

The LDM-0201-E3A can accept video in a 8-bit RGB serial format. When the DataMode field of the VideoConfiguration0 register is programmed to "000", the LDM-0201-E3A will expect RGB serial data in the following sequence: Red, Green, then Blue.

The LDM-0201-E3A will accept 300 valid samples per line and 224 valid lines per field when using the values from Table 7. Additional resolutions may be possible with appropriate values for the HScaleStep, HScaleCycle, VScaleStep, and VScaleCycle registers.

Figure 14 shows the required vertical timing of the video input signals and Figure 15 shows the required horizontal timing signals for the 8-bit RGB Serial format. Tables 14 and 15 provide the required timing for the 8-bit RGB Serial format for 60 Hz and 50 Hz video formats, respectively.

Note: With regards to the timing specifications given in Tables 14 and 15, all specifications must be met simultaneously. For example it would not be satisfactory to have the maximum vertical back porch, front porch, and pulse width as 128 + 128 + 150 = 406 lines which violate the maximum vertical blanking specification of 144 lines.



Figure 14: Video Input Vertical Timing, RGB Serial Format



Figure 15: Video Input Horizontal Timing, RGB Serial Video Format

| Item                                       | Item Symbol                                                 |                     | Тур                 | Max                                           | Unit   |
|--------------------------------------------|-------------------------------------------------------------|---------------------|---------------------|-----------------------------------------------|--------|
| VSYNC, frequency                           | ${ m t_{VF}}$                                               |                     | 60                  | 61                                            | Hz     |
| VSYNC, total lines                         | t <sub>VTOT=</sub>                                          | 252                 | 262                 | 384                                           | Lines  |
|                                            | $t_{VBLK+} t_{VACT}$                                        |                     |                     |                                               |        |
| VSYNC, active lines                        | $t_{VACT}$                                                  | 224                 | 224                 | 224                                           | Lines  |
| VSYNC, blanking                            | t <sub>VBLK=</sub>                                          | 12                  | 22                  | 44                                            | Lines  |
|                                            | $t_{\mathrm{VFP+}} \; t_{\mathrm{VW+}} \; t_{\mathrm{VBP}}$ |                     |                     |                                               |        |
| VSYNC, front porch                         | $t_{ m VFP}$                                                | 3                   | 3                   | 25                                            | Lines  |
| VSYNC, pulse width                         | $t_{ m VW}$                                                 | 3                   | 3                   | 25                                            | Lines  |
| VSYNC, back porch                          | $t_{ m VBP}$                                                | 6                   | 16                  | 38                                            | Lines  |
| HSYNC, total clocks                        | $t_{\mathrm{HTOT}=}$                                        | 1690                | 1716                | 1746                                          | Clocks |
|                                            | $t_{\mathrm{HBLK+}}$ $t_{\mathrm{HACT}}$                    |                     |                     |                                               |        |
| HSYNC, active clocks                       | t <sub>HACT</sub>                                           | 900                 | 900                 | 900                                           | Clocks |
| HSYNC, blanking                            | $t_{\mathrm{HBLK}=}$                                        | 32                  | 816                 | 846                                           | Clocks |
|                                            | $t_{HFP+} t_{HW+} t_{HBP}$                                  |                     |                     |                                               |        |
| HSYNC, front porch                         | $t_{ m HFP}$                                                | 14                  | 572                 | 602                                           | Clocks |
| HSYNC, pulse width                         | $t_{HW}$                                                    | 4                   | 126                 | 156                                           | Clocks |
| HSYNC, back porch                          | t <sub>HBP</sub>                                            | 14                  | 118                 | 688                                           | Clocks |
| CLOCK, rate                                | 1/t <sub>CP</sub>                                           |                     | 27                  | 27.5                                          | MHz    |
| Even Field Detection,                      |                                                             |                     |                     |                                               |        |
| HYSYC edge to VSYNC t <sub>EVEN</sub> edge |                                                             | ½ t <sub>HTOT</sub> | ½ t <sub>HTOT</sub> | <sup>3</sup> ⁄ <sub>4</sub> t <sub>HTOT</sub> | Clocks |

Table 14: AC Characteristics, RGB Serial 60Hz Video Format Timing

Page 26 of 45

| Item                                           | Item Symbol                              |                     | Тур                 | Max                 | Unit   |
|------------------------------------------------|------------------------------------------|---------------------|---------------------|---------------------|--------|
| VSYNC, frequency                               | $t_{ m VF}$                              | 49                  | 50                  | 51                  | Hz     |
| VSYNC, total lines                             | t <sub>VTOT=</sub>                       | 288                 | 312                 | 384                 | Lines  |
|                                                | $t_{\mathrm{VBLK+}} t_{\mathrm{VACT}}$   | 224                 | 224                 | 22.4                |        |
| VSYNC, active lines                            | $t_{VACT}$                               | 224                 | 224                 | 224                 | Lines  |
| VSYNC, blanking                                | $t_{\mathrm{VBLK}=}$                     | 48                  | 88                  | 94                  | Lines  |
|                                                | $t_{VFP+} t_{VW+} t_{VBP}$               |                     |                     |                     |        |
| VSYNC, front porch                             | $t_{ m VFP}$                             | 3                   | 19                  | 73                  | Lines  |
| VSYNC, pulse width                             | $t_{ m VW}$                              | 3                   | 3                   | 73                  | Lines  |
| VSYNC, back porch                              | $t_{ m VBP}$                             | 6                   | 66                  | 88                  | Lines  |
| HSYNC, total clocks                            | $t_{\mathrm{HTOT}=}$                     | 1698                | 1728                | 1766                | Clocks |
|                                                | $t_{\mathrm{HBLK+}}$ $t_{\mathrm{HACT}}$ |                     |                     |                     |        |
| HSYNC, active clocks                           | t <sub>HACT</sub>                        | 900                 | 900                 | 900                 | Clocks |
| HSYNC, blanking                                | $t_{ m HBLK=}$                           | 32                  | 828                 | 858                 | Clocks |
|                                                | $t_{HFP+}$ $t_{HW+}$ $t_{HBP}$           |                     |                     |                     |        |
| HSYNC, front porch                             | t <sub>HFP</sub>                         | 14                  | 564                 | 602                 | Clocks |
| HSYNC, pulse width                             | $t_{ m HW}$                              | 4                   | 126                 | 164                 | Clocks |
| HSYNC, back porch                              | t <sub>HBP</sub>                         | 14                  | 138                 | 716                 | Clocks |
| CLOCK, rate                                    | 1/t <sub>CP</sub>                        | 26.5                | 27                  | 27.5                | MHz    |
| Even Field Detection, HYSYC edge to VSYNC edge | t <sub>EVEN</sub>                        | ½ t <sub>HTOT</sub> | ½ t <sub>HTOT</sub> | ¾ t <sub>HTOT</sub> | Clocks |

Table 15: AC Characteristics, RGB Serial 50Hz Video Format Timing

#### **RGB Serial Without VALID**

The LDM-0201-E3A is configured by default to require an external VALID to indicate when video data should be sampled. Alternatively, when the SyncMode bits of the Video Configuration Register 0 are programmed to "01", the LDM-0201-E3A will ignore the VALID input pin and begin sampling video data after a specified delay from the assertion of HSYNC and VSYNC. The Horizontal Valid Delay Register, and the Vertical Valid Delay Register are used to specify these delays. The values to program these register fields are as follows:

| Register Field | Calculation                            | Unit   |
|----------------|----------------------------------------|--------|
| HVldDelay      | t <sub>HW +</sub> t <sub>HBP</sub> - 2 | Clocks |
| VVldDelay      | $t_{ m VW}$ $_+$ $t_{ m VBP}+$         | Lines  |

Table 16: Register Values Enabling RGB Serial Without Valid

### Video Input Signal Timing Requirements

All video input signals must meet the timing requirements shown in Figure 16 and Table 17.



Figure 16: Video Input Signal Timing

| Item                                  | Symbol            | Min                 | Тур                 | Max                 | Unit |
|---------------------------------------|-------------------|---------------------|---------------------|---------------------|------|
| CLOCK, rate                           | 1/t <sub>CP</sub> | 26.5                | 27                  | 27.5                | MHz  |
| CLOCK, pulse width high               | $t_{PWH}$         | 45% t <sub>CP</sub> | 50% t <sub>CP</sub> | 55% t <sub>CP</sub> | NA   |
| CLOCK, pulse width low                | $t_{ m PWL}$      | 45% t <sub>CP</sub> | 50% t <sub>CP</sub> | 55% t <sub>CP</sub> | NA   |
| DATA, VSYNC, HSYNC, VALID, setup time | t <sub>SU</sub>   | 5                   |                     |                     | Ns   |
| DATA, VSYNC, HSYNC, VALID, hold time  | t <sub>HLD</sub>  | 1                   |                     |                     | Ns   |

Table 17: AC Characteristics, Video Input Signal Timing

#### Serial Interface

The serial interface uses the signals SDAT, SCK, SEN, and SOUT. Through this interface, the LDM-0201-E3A's registers can be both written and read. If desired, the SOUT signal can be ignored and the serial interface can be treated as a common three wire interface. CLOCK must be present, and after a hardware reset a delay of t<sub>SDLY</sub> must be observed before accessing the serial interface of the LDM-0201-E3A. Although not required, Displaytech recommends using the serial data output to verify the proper programming of the LDM-0201-E3A registers.

The serial interface is activated by pulling the SEN input low. Then the SDAT input is sampled on each rising edge of the SCK input. A transfer is begun with the transfer of a read/write command bit and a 7-bit address. For a write command, this is followed by an 8-bit data word to store to that register address. For a read command, the LDM-0201-E3A will output the addressed register's data to the SOUT output. The data is changed on the falling edge of the SCK input and can be sampled on each rising edge of the SCK input.



Figure 17: Serial Interface Signal Timing

| Item                                | Symbol              | Min                  | Тур                  | Max                  | Unit |
|-------------------------------------|---------------------|----------------------|----------------------|----------------------|------|
|                                     |                     |                      |                      |                      |      |
| Delay from reset to serial transfer | t <sub>SDLY</sub>   | 8                    | -                    | -                    | Ms   |
| SCK, rate                           | $1/t_{SCP}$         | 100                  | 400                  | 1500                 | KHz  |
| SCK, pulse width high               | $t_{\mathrm{SPWH}}$ | 45% t <sub>SCP</sub> | 50% t <sub>SCP</sub> | 55% t <sub>SCP</sub> |      |
| SCK, pulse width low                | $t_{ m SPWL}$       | 45% t <sub>SCP</sub> | 50% t <sub>SCP</sub> | 55% t <sub>SCP</sub> |      |
| SDAT, setup time                    | $t_{ m SDSU}$       | 150                  | -                    | -                    | Ns   |
| SDAT, hold time                     | $t_{\mathrm{SDH}}$  | 150                  | -                    | -                    | Ns   |
| SDO, clock to out time              | $t_{SCO}$           | -                    | -                    | 250                  | Ns   |
| SEN, setup time                     | $t_{ m SESU}$       | 150                  | -                    | -                    | Ns   |
| SEN, hold time                      | t <sub>SEH</sub>    | 150                  | -                    | -                    | Ns   |

Table 18: AC Characteristics, Serial Interface Signal Timing

303-772-2191



Figure 18: Serial Interface Write Example



Figure 19: Serial Interface Read Example

303-772-2191

## **Control Sequence Requirements**

The LDM-0201-E3A requires particular power-up and shutdown sequences which dictate the application and removal of control signals relative to the power supplies.

As specified in Table 5, no input may exceed the VDD supply by more than 1.4V. It is therefore necessary to apply the VDD supply before any control signal and remove the control signals prior to the removal of the VDD supply. This requirement is due to the ESD protection diodes present on the input pins.

The LDM-0201-E3A will load default register values from EEPROM after the VDD supply is present, the NRESET control signal has been set high, and the CLOCK input is toggling. During this process, the serial interface is ignored as indicated by the timing parameter t<sub>SDLY</sub> given in Table 18.

The LDM-0201-E3A is enabled by using the serial interface to set the NSleepMode bit of the Video Configuration Register 3. When the NSleepMode bit is cleared the LDM-0201-E3A enters the sleep mode. The LDM-0201-E3A can be repeatedly enabled and disabled as desired. In the sleep mode, all programmed register values are maintained and the Display Module is ready for immediate use

Once the LDM-0201-E3A has been enabled, the LDM-0201-E3A must be disabled using the serial interface, for a time period t<sub>PWRD</sub> prior to the removal of any power supply, during which time CLOCK and NRESET inputs must be present. The required control sequence of the LDM-0201-E3A is shown in Figure 20. Timing requirements are given in Table 18 and 19.

If it is desired to further reduce sleep mode power, the CLOCK input can be stopped after a time period T<sub>PWRD</sub> after the LDM-0201-E3A has been disabled. As soon the CLOCK input is restored, the LDM-0201-E3A is ready to begin a serial transfer to be enabled.



Figure 20: LDM-0201-E3A Control Sequence

| Item                                                                            | Symbol            | Min  | Тур | Max | Unit |
|---------------------------------------------------------------------------------|-------------------|------|-----|-----|------|
| Time from disable of LDM-0201-<br>E3A to removal of first power supply<br>(VCC) | t <sub>PWRD</sub> | 1500 | -   | -   | μs   |

Table 19: AC Characteristics, Control Sequence Timing

### Power Supply Requirements

The LDM-0201-E3A has up to  $4\mu F$  of bulk capacitance connected to the VDD supply. Inrush current during the application of the VDD supply is determined by the impedance of the source supply.

The LDM-0201-E3A will exhibit large peak current sinks on the VDD power supply relative to the average currents specified in Table 5. To limit these peak currents and ensure that the VDD supply voltage is maintained within specifications, it is required that a minimum of  $22\mu F$  of bulk capacitance be connected to the VDD power supply and located adjacent to the LV201 connector.

The voltage requirements specified in Table 5 for the VDD and VCC power supplies must be maintained or an internal power-on-reset could result. If an internal reset occurs, power sequencing from the initial start condition, as stated, above is required. If an internal reset occurs after the initial power up sequence any previous data programmed into the LDM-0201-E3A are erased and the display will re-enter sleep mode. After such an occurrence, all configuration registers are set to default values within the display requiring the user to reprogram the display.

### **Configuration Registers**

The LDM-0201-E3A provides a number of registers to allow user customization of the product via the serial interface. For example, the customer can customize the LV201 video-scaler to match a specific input resolution. In order to facilitate factory calibration of the LV201, the same serial interface is also used to program calibration settings to the LV201 EEPROM using a special factory calibration mode. For example, each LV201 LED is individually calibrated to achieve a white point specification. Additionally, during product development, in order to allow easy IC test and characterization, the serial interface is used to actuate a number of test controls in a special test mode. For example, the LV201 can be instructed to perform Built-in-Self-Test (BIST) of the frame buffer memory.

All customer accessible configuration registers, which allow for user configuration of the display parameters, are contained in the upper registers, described in detail below. Figure 21 below gives an overview of the complete register functional block flow.



Figure 21: Configuration Register Structure

#### Factory Calibration and Test Configuration Registers

The following functional configuration areas exist in the factory calibration and test mode.

- Color Space Configuration a group of registers exists to allow for customer adjustment of color temperature and color gamut.
- LED/Brightness/Contrast Configuration the calibrated luminance, brightness and contrast of the display is set by configuration of a group of registers that control the LED drive set points. Each display module is individually adjusted in the factory, to characterize the LED performance with the desired specification for brightness and contrast.
- Temperature/Arctic Mode Configuration each display is set to respond to temperature changes and calibrate the set point for arctic mode enable.
- Built-In-Self-Test (BIST) Configuration a group of registers exist for test which are used during development as a means of validating performance and configuration verification.

#### **User Configuration Registers**

The configuration registers are set at power-up by the configuration EEPROM, subsequently they can be written with the three-wire serial interface to control the LDM-0201-E3A as desired. Register Indexes are given in MSB to LSB order as shown in Figure 12 (i.e. A3,A2,A1,A0). For example registers address 5h would be accessed by sending the serial address such that A3= 0, A2= 1, A1= 0, A0= 1. Similarly, values for the data registers are given in MSB to LSB. Reserved Bits must be written as specified, for proper operation.

### Display Configuration Register, with default settings.

Register Index: 00h.

| 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|---|---|----|----|---|---|---|
|   |   |   | RI | ES |   |   |   |
|   |   |   | 01 | lh |   |   |   |

**Reserved Bits (RES):** This register must be set to 01h for proper operation of the Serial Interface.

### Video Configuration Register 0, with Default Settings

Register Index: 01h.

| 7   | 6    | 5    | 4          | 3 | 2        | 1   | 0 |
|-----|------|------|------------|---|----------|-----|---|
| RES | Sync | Mode | DitherMode |   | DataMode |     |   |
| 0   | 0    | 00   | 10         |   |          | 101 |   |

SyncMode: 00=Use Inputs for video timing

01=Use HSync and VSync inputs, Valid timing specified from Valid delay registers

10= Reserved

11= Use 656 SAV/EAV control codes

**DitherMode:** 00=No Dither, Input data rounded to 6-bit values

> 01=1/2 bit spatial, 1/4 bit temporal 10=1/2 bit temporal, 1/4 bit spatial

11=1/2 bit spatial

DataMode: 000 = RGB Serial

101 = CCIR 601/656

All other values are reserved.

**Reserved Bits (RES):** The reserved bits must be set to 0s for proper operation.

### Video Configuration Register 1, with Default Settings

Register Index: 02h.

| 7    | 6    | 5        | 4            | 3   | 2   | 1     | 0     |
|------|------|----------|--------------|-----|-----|-------|-------|
| VPol | HPol | ValidPol | ArcticModeEn | RES | RES | Video | oMask |
| 1    | 1    | 0        | 0            | 0   | 0   |       |       |

**VPol:** Vertical Sync Polarity, 0=Active High, 1=Active Low **HPol:** Horizontal Sync Polarity, 0=Active High, 1=Active Low ValidPol: Valid input Polarity, 0=Active High, 1=Active Low 0=Disable. **ArcticModeEn** Enable Arctic Mode 1=Enable

VideoMask: Mask LSB Data Bits, If VideoMask[0] is asserted, input data will be considered 7-bit from

VideoIn[7:1], if both VideoMask[1] and VideoMask[0] are asserted, input data will be 6-bit.

### LED Brightness Register, with default settings.

Register Index: 03h.

| 7   | 6   | 5 | 4                     | 3 | 2 | 1 | 0 |  |
|-----|-----|---|-----------------------|---|---|---|---|--|
| RES | RES |   | Brightness Ratio[5:0] |   |   |   |   |  |
| 1   | 1   |   | 3Fh                   |   |   |   |   |  |

**Brightness Ratio:** The settings of these bits determine the duty cycle for driving the illumination LEDs. When the Brightness Ratio is set to 3Fh, the duty cycle is 100% and the maximum brightness results. When the Brightness Ratio is set to 0h, the duty cycle will be 1/64<sup>th</sup>, resulting in the minimum brightness.

**Reserved Bits:** These bits must be set to 11h for proper operation.

## Vertical Field Offset Register, with default settings

Register Index: 04h.

| 7  | 6       | 5           | 4 | 3              | 2 | 1              | 0 |
|----|---------|-------------|---|----------------|---|----------------|---|
|    | VldDelO | offset[3:0] |   | VertInterpMode |   | HVldDelay[9:8] |   |
| Oh |         |             |   | 10             |   | 00             |   |

**VVldDelOffset:** Offset of even field Valid delay. This is a twos-complement value from -8 (8h) to +7 (7h).

**VertInterpMode:** 00=No Vertical Interpolation

01=Odd lines not interpolated, Even lines interpolated up ½ line.

10=Odd lines interpolated down ¼ line, Even lines interpolated up ¼ line.

HVldDelay[9:8]: The most significant bits of the horizontal valid delay setting

## Horizontal Valid Delay Register, with default settings

Register Index: 05h. Register can be read and written.

| 7 | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|----------------|---|---|---|---|---|---|--|
|   | HVldDelay[7:0] |   |   |   |   |   |   |  |
|   | 00h            |   |   |   |   |   |   |  |

**HVldDelay:** Horizontal sampling delay. The meaning of this register is determined by the value programmed for SyncMode in the Video Configuration 0 register.

| SyncMode | HVldDelay Meaning                                                                       |
|----------|-----------------------------------------------------------------------------------------|
| 00       | Number of clocks to delay sampling of video data after the assertion of VALID           |
| 01       | Number of clocks minus one to delay sampling of video data after the assertion of HSYNC |
| 11       | Number of clocks to delay sampling of video after SAV                                   |

## Video Configuration Register 3, with Default Settings

Register Index: 06h.

|   | 7  | 6     | 5     | 4   | 3          | 2 | 1   | 0 |
|---|----|-------|-------|-----|------------|---|-----|---|
| R | ES | VFlip | HFlip | RES | NSleepMode |   | RES |   |
|   | 0  | 0     | 0     | 0   | 0          |   | 000 |   |

VFlip: Flip display vertically, 0=Don't flip, 1=Flip **HFlip:** Flip display horizontally, 0=Don't flip, 1=Flip

**NSleepMode:** Disable display 0=Power Save Mode, 1=Normal Mode

**Reserved Bits (RES):** The reserved bits must be set to 0s for proper operation.



Figure 22: Display Orientation with VFlip=0 and HFlip=0

## Scaling Coefficient Upper Register, with default settings

Register Index: 07h.

| 7   | 6 | 5 | 4              | 3               | 2  | 1               | 0 |
|-----|---|---|----------------|-----------------|----|-----------------|---|
| RES |   |   | HScaleCycle[8] | VScaleStep[9:8] |    | HScaleStep[9:8] |   |
| 000 |   | 0 | 01             |                 | 00 |                 |   |

Displaytech, Inc.

Longmont, Colorado 80503-7604 USA

**HScaleCycle**[8]: Most significant bit of the HScaleCycle value. VScaleStep[9:8]: Most significant two bits of the VScaleStep value HScaleStep[9:8]: Most significant two bits of the HScaleStep value

Reserved Bits (RES): The reserved bits must be set to 000 for proper operation.

## Horizontal Scaling Coefficient Register, with default settings

Register Index: 08h.

| 7 | 6               | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|-----------------|---|---|---|---|---|---|--|
|   | HScaleStep[7:0] |   |   |   |   |   |   |  |
|   | D6h             |   |   |   |   |   |   |  |

**HScaleStep:** Horizontal scaling coefficient.

### Horizontal Scaling Cycle Register, with default settings

Register Index: 09h.

| 7                | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------------------|---|---|---|---|---|---|---|
| HScaleCycle[7:0] |   |   |   |   |   |   |   |
| 05h              |   |   |   |   |   |   |   |

**HScaleCycle:** Horizontal scaling repeat count.

## Vertical Scaling Coefficient Register, with default settings

Register Index: 0Ah.

| 7               | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------------|---|---|---|---|---|---|---|
| VScaleStep[7:0] |   |   |   |   |   |   |   |
| DEh             |   |   |   |   |   |   |   |

**VScaleStep:** Vertical Scaling Coefficient.

## Vertical Scaling Cycle Register, with default settings

Register Index: 0Bh.

| 7   | 6                 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-----|-------------------|---|---|---|---|---|---|--|
|     | VScaleCycle [7:0] |   |   |   |   |   |   |  |
| 0Eh |                   |   |   |   |   |   |   |  |

**VScaleCycle:** Vertical scaling repeat count.

Page 38 of 45

## Vertical Valid Delay Register, with default settings

Register Index: 0Ch.

| 7 | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|----------------|---|---|---|---|---|---|--|
|   | VVldDelay[7:0] |   |   |   |   |   |   |  |
|   | 01h            |   |   |   |   |   |   |  |

**VVldDelay:** Vertical Valid Delay. The meaning of this register is determined by the value programmed for SyncMode in the Video Configuration 0 register.

| SyncMode | VertValidDel Meaning                                                                 |
|----------|--------------------------------------------------------------------------------------|
| 00       | Number of VALID lines to delay sampling of video                                     |
| 01       | Number of HSYNC periods to delay sampling of video data after the assertion of VSYNC |
| 11       | Number of EAV codes to delay sampling of video after clearing the VBlank bit         |

## Cinema Mode Register, with default settings

Register Index: 0Dh.

| 7  | 6   | 5 | 4 | 3 | 2           | 1 | 0 |  |  |
|----|-----|---|---|---|-------------|---|---|--|--|
|    | RES |   |   |   | CinemaLines |   |   |  |  |
| 0h |     |   |   |   | 0           | h |   |  |  |

**CinemaLines:** Black Lines added to the top and bottom of the display in Cinema or widescreen mode. The number of lines added will be 2x the CinemaLines register setting at both the top and bottom of the display. For approximately 16:9 aspect ratio, CinemaLines would be set to 0Eh, resulting in 168 active display lines centered vertically in the display. Note: This register is not independent of the vertical and horizontal scaling; the scaling coefficients must be adjusted to fit the display input to the new aspect ratio.

**Reserved Bits (RES):** The reserved bits must be set to 0h for proper operation.

Page 39 of 45

## Gamma Register, with default settings

Register Index: 0Eh.

| 7   | 6 | 5 | 4 | 3          | 2 | 1 | 0 |  |
|-----|---|---|---|------------|---|---|---|--|
| RES |   |   |   | GammaValue |   |   |   |  |
| 0h  |   |   |   | 9          | h |   |   |  |

**GammaValue:** The gamma value selected from the following table. Note: The display brightness is not independent of Display Gamma, the maximum brightness will be reduced as the gamma of the display is increased.

| GammaValue | Display Gamma | GammaValue | Display Gamma |
|------------|---------------|------------|---------------|
| 0h         | 1.0           | 8h         | 2.0           |
| 1h         | 1.2           | 9h         | 2.1           |
| 2h         | 1.4           | Ah         | 2.2           |
| 3h         | 1.5           | Bh         | 2.3           |
| 4h         | 1.6           | Ch         | 2.4           |
| 5h         | 1.7           | Dh         | 2.6           |
| 6h         | 1.8           | Eh         | 2.8           |
| 7h         | 1.9           | Fh         | 3.0           |

**Table 20: Gamma selection table** 

**Reserved Bits (RES):** The reserved bits must be set to 0h for proper operation.

## Color Space Gain Registers, with default settings

Register Index: 0F-17h

| Index | Default | 7 | 6                           | 5  | 4           | 3            | 2   | 1 | 0 |
|-------|---------|---|-----------------------------|----|-------------|--------------|-----|---|---|
| 0Fh   | 00h     |   |                             | Co | olorSpace11 | (-128 to +1  | 27) |   |   |
| 10h   | 00h     |   |                             | (  | ColorSpace1 | 2 (0 to +255 | 5)  |   |   |
| 11h   | 00h     |   |                             | Co | lorSpace13  | (-128 to +1  | 27) |   |   |
| 12h   | 00h     |   | ColorSpace21 (-128 to +127) |    |             |              |     |   |   |
| 13h   | 00h     |   |                             | Co | lorSpace22  | (-128 to +1  | 27) |   |   |
| 14h   | 00h     |   |                             | Co | lorSpace23  | (-128 to +1  | 27) |   |   |
| 15h   | 00h     |   | ColorSpace31 (-128 to +127) |    |             |              |     |   |   |
| 16h   | 00h     |   | ColorSpace32 (-128 to +127) |    |             |              |     |   |   |
| 17h   | 00h     |   |                             | C  | ColorSpace3 | 3 (0 to +255 | 5)  |   |   |

Page 40 of 45

### Hardware Configuration Register, with default settings

Register Index: 18h

| 7          | 6 | 5 | 4 | 3        | 2 | 1 | 0 |  |
|------------|---|---|---|----------|---|---|---|--|
| Resolution |   |   |   | Revision |   |   |   |  |
| 5h         |   |   |   | 4        | h |   |   |  |

**Resolution:** Display Resolution, set to 5h for 300x224

**Revision:** Display Revision, Rev. D is 4h.

### Color Space Offset Registers, with default settings

Register Index: 19-1Bh

| Index | Default | 7                           | 6                        | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---------|-----------------------------|--------------------------|---|---|---|---|---|---|
| 19h   | 00h     | ColorOffset1 (-128 to +127) |                          |   |   |   |   |   |   |
| 1Ah   | 00h     |                             | ColorOffset2 (0 to +255) |   |   |   |   |   |   |
| 1Bh   | 00h     | ColorOffset3 (0 to +255)    |                          |   |   |   |   |   |   |

The LDM-0201-E3A microdisplay may be set to accept RGB or YCbCr color spaces, and additionally allows for scaling or offset of each color independently to adapt to optional color space scaling or white point adjustment. Please refer to the below formula's when setting Color Space Gain & Offset Registers. Note: contact Displaytech for color space selection if using RGB data mode.

$$\begin{bmatrix} R_O \\ G_O \\ B_O \end{bmatrix} = \frac{1}{128} \begin{bmatrix} 128 + cs_{11} & 0 + cs_{12} & 175 + cs_{13} \\ 128 + cs_{21} & -42 + cs_{22} & -90 + cs_{23} \\ 128 + cs_{31} & 222 + cs_{32} & 0 + cs_{33} \end{bmatrix} \bullet \begin{bmatrix} Y_I + O_1 \\ Cb_I - 128 + O_2 \\ Cr_I - 128 + O_3 \end{bmatrix}$$

Figure 23: Color Space Gain & Offset selection figure

## Minimum Vertical Frequency Register, with default settings

Register Index: 1Ch

| 7   | 6 | 5             | 4 | 3 | 2 | 1 | 0 |
|-----|---|---------------|---|---|---|---|---|
| RES |   | MinVFreq[6:0] |   |   |   |   |   |
| 0   |   | 2Fh           |   |   |   |   |   |

**MinVFreq:** The minimum vertical frequency, in Hz, assuming a 27MHz PIXCLK. If the PIXCLK frequency is different, the number should be multiplied by the ratio of 27MHz over the actual PIXCLK frequency.

### Maximum Vertical Frequency Register, with default settings

Register Index: 1Dh

| 7   | 6 | 5             | 4 | 3 | 2 | 1 | 0 |
|-----|---|---------------|---|---|---|---|---|
| RES |   | MaxVFreq[7:0] |   |   |   |   |   |
| 0   |   | 3Fh           |   |   |   |   |   |

**MaxVFreq:** Maximum vertical frequency, in Hz, assuming a 27MHz PIXCLK. If the PIXCLK frequency is different, the number should be multiplied by the ratio of 27MHz over the actual PIXCLK frequency.

Page 42 of 45

## **Product Quality**

# **Defect Acceptance Criteria**

|          | Criteria     |        |       |  |  |
|----------|--------------|--------|-------|--|--|
| Test     | Size         | Q      | ty    |  |  |
|          | Size         | Bright | Dark  |  |  |
| Line Out | 0            |        |       |  |  |
| Largo    | > 3 pixel    | 1      | 1     |  |  |
| Large    | < 4 pixel    | ı      |       |  |  |
| Medium   | > 1 pixel &  | 3      | 3     |  |  |
| Mediaiii | <_3 pixel    | 3      | 3     |  |  |
| Small    | >1/4 pixel & | No clu | mping |  |  |
| Jiliali  | ≤ 1 pixel    |        |       |  |  |

**Table 21: Visual Inspection Specification** 

## Shipping and Packing

All LV201k Display Modules arrive in a custom molded ESD safe tray with a static protective bag. These trays were sealed prior to leaving the manufacturing facility in a Class 10,000 clean room. To prevent dust and particulate contamination, do not open the seal on these trays outside of a Class 10,000 or equivalent room for incoming inspection or manufacturing integration. Do not stack trays higher than 10, or place other heavy material on the trays to prevent damage to the sensitive optical components on the display.

## Applicable Standards

## **UL Flammability Standards**

| Model  | Type      | UL Rating |
|--------|-----------|-----------|
| LV201k | Flex      | VTM-0     |
| LV201k | Packaging | V2        |

**Table 22: UL Flammability Standards** 

## **Mechanical Standards**

| Product | Mechanical Test<br>Type | Stress Units                 | <u>Duration</u>                                |
|---------|-------------------------|------------------------------|------------------------------------------------|
|         | Vibration               | Frequency = 20 Hz – 2<br>KHz | 4 cycles per each axis, 3 translations minimum |
| LV201k  |                         | Acceleration = 10 g          |                                                |
| Module  |                         | Non-biased                   |                                                |
|         | Shock                   | Acceleration = 300 g         | 4 cycles per each axis, 3                      |
|         |                         | Shock Pulse = $2 \text{ ms}$ | translations minimum                           |

**Table 23: Mechanical Standards** 

## Regulatory Standards

| <u>Product</u>   | Test Type | Stress Types           |
|------------------|-----------|------------------------|
| 1.) (004)-       | ESD       | Type = Human Body      |
| LV201k<br>Module |           | Test Voltage = 1000 V  |
| iviodule         | EMI       | FCC Part 15, Subpart B |

**Table 24: Regulatory Standards** 

### **Environmental Standards**

| Substance                          | Parts Per Million (PPM)                      |
|------------------------------------|----------------------------------------------|
| Cadmium & Cadmium Compounds        | Compliant with RoHS requirement <sup>1</sup> |
| Halogenated Dioxins & Furans Table | None Intentionally Used.                     |
| Hexavalent Chromium Compounds      | Compliant with RoHS requirement <sup>1</sup> |
| Lead & Lead Compounds              | Compliant with RoHS requirement <sup>1</sup> |
| Mercury                            | Compliant with RoHS requirement <sup>1</sup> |
| РВВ                                | Compliant with RoHS requirement <sup>1</sup> |
| PBDE                               | Compliant with RoHS requirement <sup>1</sup> |

**Table 25: Banned Substances** 

Note 1: The PPM level adhered to the requirement set out by RoHS and TAC (Technical Adaptation Committee).

## Corporate Profile

Displaytech, Inc. makes and sells microdisplays with superior image quality for electronic viewfinders in consumer digital still cameras, camcorders, and mobile communication devices. The low power and compact form factor of Displaytech's LightView<sup>™</sup> microdisplay product line enable innovative end-product design. The patented Ferroelectric Liquid Crystal (FLC) technology at the heart of the Company's microdisplays is also used in a line of ultra-fast photonics switching products for emerging optical applications. A fabless manufacturing model positions Displaytech to keep pace with the high-volume consumer electronics market.

For more information visit www.displaytech.com

LV201support@displaytech.com