













TLC5926, TLC5927

SLVS677C - JULY 2008-REVISED OCTOBER 2015

# TLC592x 16-Channel Constant-Current LED Sink Drivers

#### **Features**

- 16 Constant-Current Output Channels
- Output Current Adjusted By External Resistor
- Constant Output Current Range: 5 mA to 120 mA
- Constant Output Current Invariant to Load Voltage
- Open-Load and Shorted-Load Detection
- 256-Step Programmable Global Current Gain
- **Excellent Output Current Accuracy:** 
  - Between Channels: < ±6% (Max),</li> 10 mA to 50 mA
  - Between ICs: < ±6% (Max), 10 mA to 50 mA
- 30-MHz Maximum Clock Frequency
- Schmitt-Trigger Input
- 3.3-V or 5-V Supply Voltage
- Thermal Shutdown for Overtemperature Protection

## Applications

- General LED Lighting Applications
- LED Display Systems
- LED Signage
- Automotive LED Lighting
- White Goods

## 3 Description

The TLC592x is designed for LED displays and LED lighting applications with open-load, shorted-load, and over temperature detection, and constant-current control. The TLC592x contains a 16-bit shift register and data latches, which convert serial input data into parallel output format. At the TLC592x output stage, 16 regulated-current ports provide uniform and constant current for driving LEDs within a wide range of V<sub>F</sub> (forward voltage) variations. Used in systems designed for LED display applications (for example, LED panels), TLC592x provides great flexibility and device performance. Users can adjust the output current from 5 mA to 120 mA through an external resistor, Rext, which gives flexibility in controlling the light intensity of LEDs. The TLC592x is designed for up to 17 V at the output port. The high clock frequency, 30 MHz, also satisfies the system requirements of high-volume data transmission.

#### Device Information (1)

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)    |
|-------------|-------------|--------------------|
|             | SSOP (24)   | 8.65 mm × 3.90 mm  |
| TLC5926     | SOIC (24)   | 15.40 mm × 7.50 mm |
|             | HTSSOP (24) | 7.80 mm × 4.40 mm  |
|             | SSOP (24)   | 8.65 mm × 3.90 mm  |
| TLC5927     | SOIC (24)   | 15.40 mm × 7.50 mm |
|             | HTSSOP (24) | 7.80 mm × 4.40 mm  |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the datasheet.

#### Single Implementation of TLC592x Device





## **Table of Contents**

| 1 | Features 1                                              |    | 9.1 Overview                                     | 13               |
|---|---------------------------------------------------------|----|--------------------------------------------------|------------------|
| 2 | Applications 1                                          |    | 9.2 Functional Block Diagram                     | 13               |
| 3 | Description 1                                           |    | 9.3 Feature Description                          | 13               |
| 4 | Revision History2                                       |    | 9.4 Device Functional Modes                      | 15               |
| 5 | Device Comparison Table                                 | 10 | Application and Implementation                   | 19               |
| 6 | Pin Configuration and Functions                         |    | 10.1 Application Information                     | 19               |
| 7 | _                                                       |    | 10.2 Typical Application                         | <mark>2</mark> 1 |
| , | Specifications                                          | 11 | Power Supply Recommendations                     | 24               |
|   | 7.1 Absolute Maximum Ratings                            | 12 | Layout                                           | 24               |
|   | 7.3 Recommended Operating Conditions                    |    | 12.1 Layout Guidelines                           |                  |
|   | 7.4 Thermal Information                                 |    | 12.2 Layout Example                              |                  |
|   | 7.5 Electrical Characteristics: V <sub>DD</sub> = 3 V   | 13 | Device and Documentation Support                 |                  |
|   | 7.6 Electrical Characteristics: V <sub>DD</sub> = 5.5 V |    | 13.1 Related Links                               | 27               |
|   | 7.7 Timing Recommendations                              |    | 13.2 Community Resources                         | 27               |
|   | 7.8 Switching Characteristics: V <sub>DD</sub> = 3 V    |    | 13.3 Trademarks                                  | 27               |
|   | 7.9 Switching Characteristics: V <sub>DD</sub> = 5.5 V  |    | 13.4 Electrostatic Discharge Caution             | 27               |
|   | 7.10 Typical Characteristics                            |    | 13.5 Glossary                                    |                  |
| 8 | Parameter Measurement Information 10                    | 14 | Mechanical, Packaging, and Orderable Information |                  |
| 9 | Detailed Description                                    |    |                                                  | 21               |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (October 2014) to Revision C | Page |
|------------------------------------------------------|------|
| Updated Default Relationship Curve graphic.          | 19   |
|                                                      | _    |
| Changes from Revision A (June 2009) to Revision B    | Page |

Submit Documentation Feedback



# 5 Device Comparison Table

| DEVICE (1) | OPEN-LOAD<br>DETECTION | SHORT TO GND<br>DETECTION | SHORT TO V <sub>LED</sub><br>DETECTION |
|------------|------------------------|---------------------------|----------------------------------------|
| TLC5926    | x                      | x                         |                                        |
| TLC5927    | x                      | x                         | х                                      |

(1) The device has one single error register for all these conditions (one error bit per channe.l)

# 6 Pin Configuration and Functions

DBQ, DW, or PWP Package 24-PIN SSOP, SOIC, HTSSOP **Top View** 



#### **Pin Functions**

| PIN            |      | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                     |
|----------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME           | NO.  | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                     |
| CLK            | 3    | I   | Clock input pin for data shift on rising edge                                                                                                                                                                                                                                                                   |
| GND            | 1    | _   | Ground pin for control logic and current sink                                                                                                                                                                                                                                                                   |
| LE(ED1)        | 4    | I   | Data strobe input pn Serial data is transferred to the respective latch when LE(ED1) is high. The data is latched when LE(ED1) goes low. Also, a control signal input for an Error Detection mode and Current Adjust mode. LE(ED1) has an internal pulldown.                                                    |
| ŌE(ED2)        | 21   | 1   | Output enable pin. When $\overline{OE}$ (ED2)(active) is low, the output drivers are enabled; when $\overline{OE}$ (ED2) is high, all output drivers are turned OFF (blanked). Also, a control signal input for an Error Detection mode and Current Adjust mode). $\overline{OE}$ (ED2) has an internal pullup. |
| OUT0-OUT1<br>5 | 5-20 | 0   | Constant-current output pins                                                                                                                                                                                                                                                                                    |
| R-EXT          | 23   | I   | Input pin used to connect an external resistor for setting up all output currents                                                                                                                                                                                                                               |
| SDI            | 2    | I   | Serial-data input to the Shift register                                                                                                                                                                                                                                                                         |
| SDO            | 22   | 0   | Serial-data output to the following SDI of next driver IC or to the microcontroller                                                                                                                                                                                                                             |
| VDD            | 24   | I   | Supply voltage pin                                                                                                                                                                                                                                                                                              |
| Thermal Pad    | -    | -   | Thermal pad (exposed center pad) to alleviate thermal stress. Tie to GND. See Layout Guidelines for more information. (PWP package only)                                                                                                                                                                        |

Copyright © 2008-2015, Texas Instruments Incorporated



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)

|                  |                                      | MIN  | MAX            | UNIT |
|------------------|--------------------------------------|------|----------------|------|
| $V_{DD}$         | Supply voltage                       | 0    | 7              | V    |
| VI               | Input voltage                        | -0.4 | $V_{DD} + 0.4$ | V    |
| Vo               | Output voltage                       | -0.5 | 20             | V    |
| I <sub>OUT</sub> | Output current                       |      | 120            | mA   |
| $I_{GND}$        | GND terminal current                 |      | 1920           | mA   |
| T <sub>A</sub>   | Free-air operating temperature range | -40  | 125            | °C   |
| TJ               | Operating junction temperature range | -40  | 150            | °C   |
| T <sub>stg</sub> | Storage temperature range            | -55  | 150            | °C   |

## 7.2 ESD Ratings

|                    |                         |                                                                 | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)          | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                   | TEST CONDITIONS                                            |                        | MIN                 | MAX                 | UNIT |
|-----------------|-----------------------------------|------------------------------------------------------------|------------------------|---------------------|---------------------|------|
| $V_{DD}$        | Supply voltage                    |                                                            |                        | 3                   | 5.5                 | V    |
| Vo              | Supply voltage to the output pins | OUT0-OUT15                                                 |                        |                     | 17                  | V    |
|                 | Output ourrent                    | DC test circuit                                            | V <sub>O</sub> ≥ 0.6 V | 5                   |                     | A    |
| IO              | Output current                    | DC test circuit                                            | V <sub>O</sub> ≥ 1 V   |                     | 120                 | mA   |
| I <sub>OH</sub> | High-level output current         | SDO                                                        |                        |                     | -1                  | mA   |
| I <sub>OL</sub> | Low-level output current          | SDO                                                        |                        |                     | 1                   | mA   |
| $V_{IH}$        | High-level input voltage          | CLK, $\overline{\text{OE}}(\text{ED2})$ , LE(ED1), and SDI |                        | $0.7 \times V_{DD}$ | $V_{DD}$            | V    |
| $V_{IL}$        | Low-level input voltage           | CLK, OE(ED2), LE(ED                                        | 1), and SDI            | 0                   | $0.3 \times V_{DD}$ | V    |

#### 7.4 Thermal Information

|                       |                                                                                                 | T          | LC5926, TLC592 | 27              |      |
|-----------------------|-------------------------------------------------------------------------------------------------|------------|----------------|-----------------|------|
|                       | THERMAL METRIC (1)                                                                              | DBQ (SSOP) | DW (SOIC)      | PWP<br>(HTSSOP) | UNIT |
|                       |                                                                                                 | 24 PINS    | 24 PINS        | 24 PINS         |      |
|                       | Junction-to-ambient thermal resistance (Mounted on JEDEC 1-layer board (JESD 51-3), No airflow) | 99.8       | 80.5           | 63.9            | °C/W |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance (Mounted on JEDEC 4-layer board (JESD 51-7), No airflow) | 61         | 45.5           | 42.7            | °C/W |
|                       | Junction-to-ambient thermal resistance (Mounted on JEDEC 4-layer board (JESD 51-5), No airflow) | -          | -              | 34.5            | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance                                                       | 49.6       | 40.8           | 23.9            | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                                                            | 38         | 40.5           | 21.6            | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter                                                      | 13.5       | 18             | 0.8             | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter                                                    | 37.7       | 40.2           | 21.4            | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance                                                    | -          | -              | 5.5             | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: TLC5926 TLC5927

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 7.5 Electrical Characteristics: $V_{DD} = 3 \text{ V}$

 $V_{DD} = 3 \text{ V}, T_{J} = -40 ^{\circ}\text{C}$  to 125  $^{\circ}\text{C}$  (unless otherwise noted)

|                                         | PARAMETER                                                               | TEST CONDITIONS                                                                                                      | MIN                   | TYP                           | MAX                   | UNIT   |
|-----------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------|-----------------------|--------|
| Vo                                      | Supply voltage to the output pins                                       |                                                                                                                      |                       |                               | 17                    | V      |
|                                         |                                                                         | V <sub>O</sub> ≥ 0.6 V                                                                                               | 5                     |                               |                       |        |
| l <sub>o</sub>                          | Output current                                                          | V <sub>O</sub> ≥ 1 V                                                                                                 |                       |                               | 120                   | mA     |
| V <sub>IH</sub>                         | High-level input voltage                                                |                                                                                                                      | $0.7 \times V_{DD}$   |                               | $V_{DD}$              |        |
| V <sub>IL</sub>                         | Low-level input voltage                                                 |                                                                                                                      | GND                   |                               | 0.3 × V <sub>DD</sub> | V      |
|                                         | Output lealings assument                                                | T <sub>J</sub> = 25°C                                                                                                |                       |                               | 0.5                   |        |
| I <sub>leak</sub>                       | Output leakage current                                                  | $V_{OH} = 17 \text{ V}$ $T_{J} = 125^{\circ}\text{C}$                                                                |                       |                               | 1                     | μA     |
| V <sub>OH</sub>                         | High-level output voltage                                               | SDO, I <sub>OL</sub> = -1 mA                                                                                         | V <sub>DD</sub> – 0.4 |                               |                       | V      |
| V <sub>OL</sub>                         | Low-level output voltage                                                | SDO, I <sub>OH</sub> = 1 mA                                                                                          |                       |                               | 0.4                   | V      |
|                                         | Output current 1                                                        | $V_{OUT} = 0.6 \text{ V}, R_{ext} = 720 \Omega, $ CG = 0.992                                                         |                       | 26                            |                       | mA     |
| I <sub>O(1)</sub>                       | Output current error, die-die                                           | $I_{OL} = 26 \text{ mA}, V_O = 0.6 \text{ V},$<br>$R_{ext} = 720 \Omega, T_J = 25^{\circ}\text{C}$                   |                       |                               | ±6%                   |        |
|                                         | Output current error, channel-to-<br>channel                            | $I_{OL} = 26 \text{ mA}, V_O = 0.6 \text{ V},$<br>$R_{ext} = 720 \Omega, T_J = 25^{\circ}\text{C}$                   |                       |                               | ±6%                   |        |
|                                         | Output current 2                                                        | $V_{O} = 0.8 \text{ V}, R_{ext} = 360 \Omega,$<br>CG = 0.992                                                         |                       | 52                            |                       | mA     |
| I <sub>O(2)</sub>                       | Output current error, die-die                                           | $I_{OL} = 52 \text{ mA}, V_O = 0.8 \text{ V},$<br>$R_{\text{ext}} = 360 \Omega, T_{\text{J}} = 25^{\circ}\text{C}$   |                       |                               | ±6%                   |        |
|                                         | Output current error, channel-to-<br>channel                            | $I_{OL} = 52 \text{ mA}, V_{O} = 0.8 \text{ V},$<br>$R_{\text{ext}} = 360 \Omega, T_{\text{J}} = 25^{\circ}\text{C}$ |                       |                               | ±6%                   |        |
| I <sub>OUT</sub> vs<br>V <sub>OUT</sub> | Output current vs output voltage regulation                             | V <sub>O</sub> = 1 V to 3 V, I <sub>O</sub> = 26 mA                                                                  |                       | ±0.1                          |                       | 0/ /\/ |
| I <sub>OUT</sub> vs V <sub>DD</sub>     | Output current vs supply voltage                                        | $V_{DD} = 3.0 \text{ V to } 5.5 \text{ V},$ $I_{O} = 26 \text{ mA}/120 \text{ mA}$                                   |                       | ±1                            |                       | %/V    |
|                                         | Pullup resistance                                                       | OE(ED2)                                                                                                              | 250                   | 500                           | 800                   | kΩ     |
|                                         | Pulldown resistance                                                     | LE(ED1)                                                                                                              | 250                   | 500                           | 800                   | kΩ     |
| T <sub>sd</sub>                         | Overtemperature shutdown <sup>(1)</sup>                                 |                                                                                                                      | 150                   | 175                           | 200                   | °C     |
| T <sub>hys</sub>                        | Restart temperature hysteresis                                          |                                                                                                                      |                       | 15                            |                       | °C     |
| $I_{OUT,Th}$                            | Threshold current for open error detection                              | I <sub>OUT,target</sub> = 5 mA to 120 mA                                                                             |                       | 0.5% ×<br>I <sub>target</sub> |                       |        |
| V <sub>OUT,TTh</sub>                    | Trigger threshold voltage for short-error detection (TLC5927 only)      | I <sub>OUT,target</sub> = 5 mA to 120 mA                                                                             | 2.4                   | 2.6                           | 3.1                   | V      |
| V <sub>OUT, RTh</sub>                   | Return threshold voltage for<br>short-error detection<br>(TLC5927 only) | I <sub>OUT,target</sub> = 5 mA to 120 mA                                                                             | 2.2                   |                               |                       | V      |
|                                         |                                                                         | OUT0-OUT15 = off, R <sub>ext</sub> = Open, $\overline{OE}$                                                           |                       |                               | 10                    |        |
|                                         |                                                                         | $\frac{\text{OU}\text{T0-OUT15}}{\text{OE}} = \text{off}, R_{\text{ext}} = 720 \Omega,$                              |                       |                               | 14                    |        |
|                                         |                                                                         | $\frac{\text{OU}}{\text{OE}} = \text{V}_{\text{IH}}$ = off, $R_{\text{ext}} = 360 \ \Omega$ ,                        |                       |                               | 18                    |        |
| I <sub>DD</sub>                         | Supply current                                                          | $\frac{\text{OUT0-OUT15}}{\text{OE}} = \text{V}_{\text{IH}}$                                                         |                       |                               | 20                    | mA     |
|                                         |                                                                         | $\frac{\text{OUT0-OUT15}}{\text{OE}} = \text{V}_{\text{IL}}$ = 720 $\Omega$ ,                                        |                       |                               | 14                    |        |
|                                         |                                                                         | $\frac{\text{OUT0-OUT15}}{\text{OE}} = \text{V}_{\text{IL}} = 360 \ \Omega,$                                         |                       |                               | 18                    |        |
|                                         |                                                                         | $\frac{OU}{OE} = V_{IL}$ OUT15 = on, $R_{ext} = 180 \Omega$ ,                                                        |                       |                               | 20                    |        |

(1) Specified by design



# 7.6 Electrical Characteristics: $V_{DD} = 5.5 \text{ V}$

|                                         | PARAMETER                                                               | TEST CONDITIONS                                                                                           | MIN                   | TYP                           | MAX                  | UNIT  |
|-----------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------|----------------------|-------|
| Vo                                      | Supply voltage to the output pins                                       |                                                                                                           |                       |                               | 17                   | V     |
|                                         | _                                                                       | V <sub>O</sub> ≥ 0.6 V                                                                                    | 5                     |                               |                      |       |
| I <sub>O</sub>                          | Output current                                                          | V <sub>O</sub> ≥ 1 V                                                                                      |                       |                               | 120                  | mA    |
| V <sub>IH</sub>                         | High-level input voltage                                                |                                                                                                           | 0.7 × V <sub>DD</sub> |                               | $V_{DD}$             |       |
| V <sub>IL</sub>                         | Low-level input voltage                                                 |                                                                                                           | GND                   |                               | 03 × V <sub>DD</sub> | V     |
| * IL                                    |                                                                         | T <sub>J</sub> = 25°C                                                                                     | 0.12                  |                               | 0.5                  |       |
| I <sub>leak</sub>                       | Output leakage current                                                  | $V_{OH} = 17 \text{ V}$ $T_{J} = 125^{\circ}\text{C}$                                                     |                       |                               | 1                    | μΑ    |
| V <sub>OH</sub>                         | High-level output voltage                                               | SDO, I <sub>OL</sub> = -1 mA                                                                              | V <sub>DD</sub> - 0.4 |                               | •                    | V     |
| V <sub>OL</sub>                         | Low-level output voltage                                                | SDO, I <sub>OH</sub> = 1 mA                                                                               | V DD 0.4              |                               | 0.4                  | V     |
| VOL                                     | Output current 1                                                        | $V_{OUT} = 0.6 \text{ V}, R_{ext} = 720 \Omega, CG = 0.992$                                               |                       | 26                            | 0.4                  | mA    |
| I <sub>O(1)</sub>                       | Output current error, die-die                                           | $I_{OL} = 26 \text{ mA}, V_O = 0.6 \text{ V},$ $R_{ext} = 720 \Omega, T_J = 25^{\circ}\text{C}$           |                       |                               | ±6%                  |       |
|                                         | Output current error, channel-to-<br>channel                            | $I_{OL} = 26 \text{ mA}, V_O = 0.6 \text{ V},$ $R_{ext} = 720 \Omega, T_J = 25^{\circ}\text{C}$           |                       |                               | ±6%                  |       |
|                                         | Output current 2                                                        | $V_O = 0.8 \text{ V}, R_{ext} = 360 \Omega,$<br>CG = 0.992                                                |                       | 52                            |                      | mA    |
| I <sub>O(2)</sub>                       | Output current error, die-die                                           | $I_{OL} = 52 \text{ mA}, V_O = 0.8 \text{ V},$<br>$R_{ext} = 360 \Omega, T_J = 25^{\circ}\text{C}$        |                       |                               | ±6%                  |       |
|                                         | Output current error, channel-to-<br>channel                            | $I_{OL} = 52 \text{ mA}, V_O = 0.8 \text{ V},$<br>$R_{\text{ext}} = 360 \Omega, T_J = 25^{\circ}\text{C}$ |                       |                               | ±6%                  |       |
| I <sub>OUT</sub> vs<br>V <sub>OUT</sub> | Output current vs output voltage regulation                             | $V_O = 1 \text{ V to 3 V}$ , $I_O = 26 \text{ mA}$                                                        |                       | ±0.1                          |                      | 0/ // |
| I <sub>OUT</sub> vs V <sub>DD</sub>     | Output current vs supply voltage                                        | $V_{DD} = 3.0 \text{ V to } 5.5 \text{ V},$ $I_{O} = 26 \text{ mA}/120 \text{ mA}$                        |                       | ±1                            |                      | %/V   |
|                                         | Pullup resistance                                                       | OE(ED2),                                                                                                  | 250                   | 500                           | 800                  | kΩ    |
|                                         | Pulldown resistance                                                     | LE(ED1),                                                                                                  | 250                   | 500                           | 800                  | kΩ    |
| T <sub>sd</sub>                         | Over temperature shutdown <sup>(1)</sup>                                |                                                                                                           | 150                   | 175                           | 200                  | °C    |
| T <sub>hys</sub>                        | Restart temperature hysteresis                                          |                                                                                                           |                       | 15                            |                      | °C    |
| I <sub>OUT,Th</sub>                     | Threshold current for open error detection                              | I <sub>OUT,target</sub> = 5 mA to 120 mA                                                                  |                       | 0.5% ×<br>I <sub>target</sub> |                      |       |
| $V_{OUT,TTh}$                           | Trigger threshold voltage for short-error detection (TLC5927 only)      | I <sub>OUT,target</sub> = 5 mA to 120 mA                                                                  | 2.4                   | 2.6                           | 3.1                  | V     |
| V <sub>OUT, RTh</sub>                   | Return threshold voltage for<br>short-error detection<br>(TLC5927 only) | I <sub>OUT,target</sub> = 5 mA to 120 mA                                                                  | 2.2                   |                               |                      | V     |
|                                         |                                                                         | OUT0-OUT15 = off, R <sub>ext</sub> = Oper<br>= V <sub>IH</sub>                                            | n, <del>OE</del>      |                               | 11                   |       |
|                                         |                                                                         | $\frac{OUT0-OUT15 = off, R_{ext} = 720 \text{ s}}{OE} = V_{IH}$                                           | Ω,                    |                               | 17                   |       |
|                                         |                                                                         | $\frac{OUT0-OUT15 = off, R_{ext} = 360 \text{ s}}{OE} = V_{IH}$                                           | Ω,                    |                               | 18                   |       |
| I <sub>DD</sub>                         | Supply current                                                          | $\frac{OUT0-OUT15 = off, R_{ext} = 180 G}{OE} = V_{IH}$                                                   | Ω,                    |                               | 25                   | mA    |
|                                         |                                                                         | $\frac{\text{OUT0-OUT15}}{\text{OE}} = \text{V}_{\text{IL}}$                                              | Ω,                    |                               | 17                   |       |
|                                         |                                                                         | $\frac{\text{OUT0-OUT15}}{\text{OE}} = \text{V}_{\text{IL}}$                                              | Ω,                    |                               | 18                   |       |
|                                         |                                                                         | $\frac{OUT0-OUT15}{OE} = On, R_{ext} = 180 $                                                              | Ω,                    |                               | 25                   |       |

(1) Specified by design

Submit Documentation Feedback

Copyright © 2008–2015, Texas Instruments Incorporated



## 7.7 Timing Recommendations

 $V_{DD} = 3 \text{ V to } 5.5 \text{ V (unless otherwise noted)}$ 

|                      |                        |                                                   | MIN MA | X UNIT |
|----------------------|------------------------|---------------------------------------------------|--------|--------|
| t <sub>w(L)</sub>    | LE(ED1) pulse duration | Normal mode                                       | 20     | ns     |
| t <sub>w(CLK)</sub>  | CLK pulse duration     | Normal mode                                       | 20     | ns     |
| t <sub>w(OE)</sub>   | OE(ED2) pulse duration | Normal mode                                       | 1000   | ns     |
| t <sub>su(D)</sub>   | Setup time for SDI     | Normal mode                                       | 7      | ns     |
| t <sub>h(D)</sub>    | Hold time for SDI      | Normal mode                                       | 3      | ns     |
| t <sub>su(L)</sub>   | Setup time for LE(ED1) | Normal mode                                       | 18     | ns     |
| t <sub>h(L)</sub>    | Hold time for LE(ED1)  | Normal mode                                       | 18     | ns     |
| t <sub>w(CLK)</sub>  | CLK pulse duration     | Error Detection mode                              | 20     | ns     |
| t <sub>w(ED2)</sub>  | OE(ED2) pulse duration | Error Detection mode                              | 2000   | ns     |
| t <sub>su(ED1)</sub> | Setup time for LE(ED1) | Error Detection mode                              | 7      | ns     |
| t <sub>h(ED1)</sub>  | Hold time for LE(ED1)  | Error Detection mode                              | 10     | ns     |
| t <sub>su(ED2)</sub> | Setup time for OE(ED2) | Error Detection mode                              | 7      | ns     |
| t <sub>h(ED2)</sub>  | Hold time for OE(ED2)  | Error Detection mode                              | 10     | ns     |
| f <sub>CLK</sub>     | Clock frequency        | Cascade operation, V <sub>DD</sub> = 3 V to 5.5 V | ;      | 30 MHz |

# 7.8 Switching Characteristics: $V_{DD} = 3 \text{ V}$

 $V_{DD} = 3 \text{ V}, T_{J} = -40 ^{\circ}\text{C} \text{ to } 125 ^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

|                            | PARAMETER                                                                      | TEST CONDITIONS                                                                                                            | MIN  | TYP | MAX | UNIT |
|----------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| t <sub>PLH1</sub>          | Low-to-high propagation delay time, CLK to OUTn                                |                                                                                                                            | 35   | 65  | 105 | ns   |
| t <sub>PLH2</sub>          | Low-to-high propagation delay time, LE(ED1) to OUTn                            |                                                                                                                            | 35   | 65  | 105 | ns   |
| t <sub>PLH3</sub>          | Low-to-high propagation delay time, $\overline{\text{OE}}(\text{ED2})$ to OUTn |                                                                                                                            | 35   | 65  | 105 | ns   |
| t <sub>PLH4</sub>          | Low-to-high propagation delay time, CLK to SDO                                 |                                                                                                                            |      | 20  | 45  | ns   |
| t <sub>PHL1</sub>          | High-to-low propagation delay time, CLK to OUTn                                |                                                                                                                            | 200  | 300 | 470 | ns   |
| t <sub>PHL2</sub>          | High-to-low propagation delay time, LE(ED1) to OUTn                            |                                                                                                                            | 200  | 300 | 470 | ns   |
| t <sub>PHL3</sub>          | High-to-low propagation delay time, $\overline{\text{OE}}(\text{ED2})$ to OUTn |                                                                                                                            | 200  | 300 | 470 | ns   |
| t <sub>PHL4</sub>          | High-to-low propagation delay time, CLK to SDO                                 |                                                                                                                            |      | 20  | 40  | ns   |
| t <sub>w(CLK)</sub>        | Pulse duration, CLK                                                            |                                                                                                                            | 20   |     |     | ns   |
| t <sub>w(L)</sub>          | Pulse duration LE(ED1)                                                         | $V_{IH} = V_{DD}, V_{IL} = GND,$ $R_{ext} = 360 \Omega, V_{L} = 4 V,$                                                      | 20   |     |     | ns   |
| t <sub>w(OE)</sub>         | Pulse duration, OE(ED2)                                                        | $R_{\text{ext}} = 360 \ \Omega, \ V_{\text{L}} = 4 \ V,$<br>$R_{\text{L}} = 44 \ \Omega, \ C_{\text{L}} = 70 \ \text{pF},$ | 1000 |     |     | ns   |
| t <sub>w(ED2)</sub>        | Pulse duration, OE(ED2) in Error Detection mode                                | CG = 0.992                                                                                                                 | 2    |     |     | μs   |
| t <sub>h(ED1,ED2)</sub>    | Hold time, LE(ED1), and $\overline{OE}$ (ED2)                                  |                                                                                                                            | 10   |     |     | ns   |
| $t_{h(D)}$                 | Hold time, SDI                                                                 |                                                                                                                            | 5    |     |     | ns   |
| t <sub>su(D,ED1,ED2)</sub> | Setup time, SDI, LE(ED1), and $\overline{\text{OE}}(\text{ED2})$               |                                                                                                                            | 7    |     |     | ns   |
| t <sub>h(L)</sub>          | Hold time, LE(ED1), Normal mode                                                |                                                                                                                            | 18   |     |     | ns   |
| t <sub>su(L)</sub>         | Setup time, LE(ED1), Normal mode                                               |                                                                                                                            | 18   |     |     | ns   |
| t <sub>r</sub>             | Rise time, CLK (1)                                                             |                                                                                                                            |      |     | 500 | ns   |
| t <sub>f</sub>             | Fall time, CLK <sup>(1)</sup>                                                  |                                                                                                                            |      |     | 500 | ns   |
| t <sub>or</sub>            | Rise time, outputs (off)                                                       |                                                                                                                            |      |     | 245 | ns   |
| t <sub>of</sub>            | Rise time, outputs (on)                                                        |                                                                                                                            |      |     | 600 | ns   |
| f <sub>CLK</sub>           | Clock frequency                                                                | Cascade operation                                                                                                          |      |     | 30  | MHz  |

<sup>(1)</sup> If the devices are connected in cascade and t<sub>r</sub> or t<sub>f</sub> is large, it may be critical to achieve the timing required for data transfer between two cascaded devices.



# 7.9 Switching Characteristics: $V_{DD} = 5.5 \text{ V}$

 $V_{DD} = 5.5 \text{ V}, T_J = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

|                            | PARAMETER                                                                      | TEST CONDITIONS                                                                                                            | MIN  | TYP | MAX | UNIT |
|----------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| t <sub>PLH1</sub>          | Low-to-high propagation delay time, CLK to OUTn                                |                                                                                                                            | 27   | 65  | 95  | ns   |
| t <sub>PLH2</sub>          | Low-to-high propagation delay time, LE(ED1) to OUTn                            |                                                                                                                            | 27   | 65  | 95  | ns   |
| t <sub>PLH3</sub>          | Low-to-high propagation delay time, $\overline{\text{OE}}(\text{ED2})$ to OUTn |                                                                                                                            | 27   | 65  | 95  | ns   |
| t <sub>PLH4</sub>          | Low-to-high propagation delay time, CLK to SDO                                 |                                                                                                                            |      | 20  | 30  | ns   |
| t <sub>PHL1</sub>          | High-to-low propagation delay time, CLK to OUTn                                |                                                                                                                            | 180  | 300 | 445 | ns   |
| t <sub>PHL2</sub>          | High-to-low propagation delay time, LE(ED1) to OUTn                            |                                                                                                                            | 180  | 300 | 445 | ns   |
| t <sub>PHL3</sub>          | High-to-low propagation delay time, $\overline{\text{OE}}(\text{ED2})$ to OUTn |                                                                                                                            | 180  | 300 | 445 | ns   |
| t <sub>PHL4</sub>          | High-to-low propagation delay time, CLK to SDO                                 |                                                                                                                            |      | 20  | 30  | ns   |
| t <sub>w(CLK)</sub>        | Pulse duration, CLK                                                            |                                                                                                                            | 20   |     |     | ns   |
| $t_{w(L)}$                 | Pulse duration LE(ED1)                                                         | $V_{IH} = V_{DD}, V_{IL} = GND,$                                                                                           | 20   |     |     | ns   |
| t <sub>w(OE)</sub>         | Pulse duration, OE(ED2)                                                        | $R_{\text{ext}} = 360 \ \Omega, \ V_{\text{L}} = 4 \ V,$<br>$R_{\text{L}} = 44 \ \Omega, \ C_{\text{L}} = 70 \ \text{pF},$ | 1000 |     |     | ns   |
| t <sub>w(ED2)</sub>        | Pulse duration, OE(ED2) in Error Detection mode                                | CG = 0.992                                                                                                                 | 2    |     |     | μs   |
| t <sub>h(ED1,ED2)</sub>    | Hold time, LE(ED1), and $\overline{OE}$ (ED2)                                  |                                                                                                                            | 10   |     |     | ns   |
| t <sub>h(D)</sub>          | Hold time, SDI                                                                 |                                                                                                                            | 3    |     |     | ns   |
| t <sub>su(D,ED1,ED2)</sub> | Setup time, SDI, LE(ED1), and $\overline{\text{OE}}(\text{ED2})$               |                                                                                                                            | 4    |     |     | ns   |
| t <sub>h(L)</sub>          | Hold time, LE(ED1), Normal mode                                                |                                                                                                                            | 15   |     |     | ns   |
| t <sub>su(L)</sub>         | Setup time, LE(ED1), Normal mode                                               |                                                                                                                            | 15   |     |     | ns   |
| t <sub>r</sub>             | Rise time, CLK (1)                                                             |                                                                                                                            |      |     | 500 | ns   |
| t <sub>f</sub>             | Fall time, CLK <sup>(1)</sup>                                                  |                                                                                                                            |      |     | 500 | ns   |
| t <sub>or</sub>            | Rise time, outputs (off)                                                       |                                                                                                                            |      |     | 245 | ns   |
| t <sub>of</sub>            | Rise time, outputs (on)                                                        |                                                                                                                            |      |     | 570 | ns   |
| f <sub>CLK</sub>           | Clock frequency                                                                | Cascade operation                                                                                                          |      |     | 30  | MHz  |

<sup>(1)</sup> If the devices are connected in cascade and t<sub>r</sub> or t<sub>f</sub> is large, it may be critical to achieve the timing required for data transfer between two cascaded devices.

Submit Documentation Feedback

Copyright © 2008–2015, Texas Instruments Incorporated



## 7.10 Typical Characteristics

Figure 1: At low voltage levels ( $V_O$ ), the output current ( $I_O$ ) may be limited. Figure 1 shows the dependency of the output current on the output voltage.



Figure 1. Output Current vs Output Voltage



## 8 Parameter Measurement Information



Figure 2. Test Circuit for Electrical Characteristics



Figure 3. Test Circuit for Switching Characteristics

Submit Documentation Feedback

Copyright © 2008–2015, Texas Instruments Incorporated



# **Parameter Measurement Information (continued)**



Figure 4. Normal Mode Timing Waveforms



# **Parameter Measurement Information (continued)**



Figure 5. Switching to Special Mode Timing Waveforms



Figure 6. Reading Error Status Code Timing Waveforms



## **Detailed Description**

#### Overview 9.1

The TLC592x is designed for LED displays and LED lighting applications with open-load, shorted-load, and overtemperature detection, and constant-current control. The TLC592x contains a 16-bit shift register and data latches, which convert serial input data into parallel output format. At the TLC592x output stage, 16 regulatedcurrent ports provide uniform and constant current for driving LEDs within a wide range of VF (Forward Voltage) variations. Used in systems designed for LED display applications (e.g., LED panels), TLC592x provides great flexibility and device performance. Users can adjust the output current from 5 mA to 120 mA through an external resistor, R<sub>ext</sub>, which gives flexibility in controlling the light intensity of LEDs. TLC592x is designed for up to 17 V at the output port. The high clock frequency, 30 MHz, also satisfies the system requirements of high-volume data transmission.

#### 9.2 Functional Block Diagram



#### 9.3 Feature Description

#### 9.3.1 Open-Circuit Detection Principle

The LED Open-Circuit Detection compares the effective current level I<sub>OUT</sub> with the open load detection threshold current I<sub>OUT,Th</sub>. If I<sub>OUT</sub> is below the I<sub>OUT,Th</sub> threshold, the TLC592x detects an open-load condition. This error status can be read as an error status code in the Special mode. For open-circuit error detection, a channel must be on.

Copyright © 2008-2015, Texas Instruments Incorporated



### **Feature Description (continued)**

**Table 1. Open-Circuit Detection** 

| STATE OF OUTPUT PORT | CONDITION OF OUTPUT CURRENT                           | ERROR STATUS CODE | MEANING                |
|----------------------|-------------------------------------------------------|-------------------|------------------------|
| Off                  | I <sub>OUT</sub> = 0 mA                               | 0                 | Detection not possible |
| 0.5                  | I <sub>OUT</sub> < I <sub>OUT,Th</sub> <sup>(1)</sup> | 0                 | Open circuit           |
| On                   | I <sub>OUT</sub> ≥ I <sub>OUT,Th</sub> <sup>(1)</sup> | 1                 | Normal                 |

<sup>(1)</sup>  $I_{OUT,Th} = 0.5 \times I_{OUT,target}$  (typical)

#### 9.3.2 Short-Circuit Detection Principle (TLC5927 Only)

The LED short-circuit detection compares the effective voltage level  $V_{OUT}$  with the shorted-load detection threshold voltages  $V_{OUT,TTh}$  and  $V_{OUT,RTh}$ . If  $V_{OUT}$  is above the  $V_{OUT,TTh}$  threshold, the TLC5927 detects a shorted-load condition. If the  $V_{OUT}$  is below  $V_{OUT,RTh}$  threshold, no error is detected and the error bit is reset. This error status can be read as an error status code in the Special mode. For short-circuit error detection, a channel must be on.

**Table 2. Short-Circuit Detection** 

| STATE OF OUTPUT PORT | CONDITION OF<br>OUTPUT VOLTAGE          | ERROR STATUS CODE | MEANING                |
|----------------------|-----------------------------------------|-------------------|------------------------|
| Off                  | I <sub>OUT</sub> = 0 mA                 | 0                 | Detection not possible |
| 0.5                  | V <sub>OUT</sub> ≥ V <sub>OUT,TTh</sub> | 0                 | Short circuit          |
| On                   | V <sub>OUT</sub> < V <sub>OUT,RTh</sub> | 1                 | Normal                 |

#### 9.3.3 Overtemperature Detection and Shutdown

The TLC592x is equipped with a global overtemperature sensor and 16 individual, channel-specific overtemperature sensors.

- When the global sensor reaches the trip temperature, all output channels are shutdown, and the error status
  is stored in the internal Error Status register of every channel. After shutdown, the channels automatically
  restart after cooling down, if the control signal (output latch) remains on. The stored error status is not reset
  after cooling down and can be read out as the error status code in the Special mode.
- When one of the channel-specific sensors reaches trip temperature, only the affected output channel is shut down, and the error status is stored only in the internal Error Status register of the affected channel. After shutdown, the channel automatically restarts after cooling down, if the control signal (output latch) remains on. The stored error status is not reset after cooling down and can be read out as error status code in the Special mode.

For channel-specific overtemperature error detection, a channel must be on.

The error status code is reset when the TLC592x returns to Normal mode.

Table 3. Overtemperature Detection (1)

| STATE OF OUTPUT PORT     | CONDITION                                      | ERROR STATUS CODE              | MEANING                   |
|--------------------------|------------------------------------------------|--------------------------------|---------------------------|
| Off                      | $I_{OUT} = 0 \text{ mA}$                       | 0                              |                           |
| On                       | $T_j < T_{j,trip}$ global                      | 1                              | Normal                    |
| On → all channels<br>Off | $T_j > T_{j,trip}$ global                      | All error status bits = 0      | Global overtemperature    |
| On                       | T <sub>j</sub> < T <sub>j,trip</sub> channel n | 1                              | Normal                    |
| On → Off                 | $T_j > T_{j,trip}$ channel n                   | Channel n error status bit = 0 | Channel n overtemperature |

(1) The global shutdown threshold temperature is approximately 170°C.

Product Folder Links: TLC5926 TLC5927



#### 9.4 Device Functional Modes

The TLC592x provides a Special Mode in which two functions are included, Error Detection and Current Gain Control. In the TLC592x there are two operation modes and three phases: Normal Mode phase, Mode Switching transition phase, and Special mode phase. The signal on the multiple-function pin  $\overline{OE}(ED2)$  is monitored, and when a one-clock-wide short pulse appears on  $\overline{OE}(ED2)$ , TLC592x enters the Mode Switching phase. At this time, the voltage level on LE(ED1) determines the next mode into which the TLC592x switches.

In the Normal Mode phase, the serial data is transferred into TLC592x via SDI, shifted in the shift register, and transferred out via SDO. LE(ED1) can latch the serial data in the shift register to the output latch.  $\overline{\text{OE}}(\text{ED2})$  enables the output drivers to sink current.

In the Special Mode phase, the low-voltage-level signal  $\overline{OE}(ED2)$  can enable output channels and detect the status of the output current, to tell if the driving current level is enough or not. The detected error status is loaded into the 16-bit shift register and shifted out via SDO, along with the CLK signal. The system controller can read the error status to determine whether or not the LEDs are properly lit. In the Special Mode phase, TLC592x also allows users to adjust the output current level by setting a runtime-programmable Configuration Code. The code is sent into TLC592x via SDI. The positive pulse of LE(ED1) latches the code in the shift register into a built-in 8-bit configuration latch, instead of the output latch. The code affects the voltage at R-EXT and controls the output-current regulator. The output current can be adjusted finely by a gain ranging from 1/12 to 127/128 in 256 steps. Therefore, the current skew between ICs can be compensated within less than 1%, and this feature is suitable for white balancing in LED color-display panels.



Figure 7. Normal Mode

**Table 4. Truth Table in Normal Mode** 

| CLK | LE(ED1) | OE(ED2) | SDI    | OUT0OUT15       | SDO     |  |
|-----|---------|---------|--------|-----------------|---------|--|
| 1   | Н       | L       | Dn     | DnDn – 7Dn – 15 | Dn – 15 |  |
| 1   | L       | L       | Dn + 1 | No change       | Dn – 14 |  |

Product Folder Links: TLC5926 TLC5927



### **Device Functional Modes (continued)**

**Table 4. Truth Table in Normal Mode (continued)** 

| CLK      | LE(ED1) | OE(ED2) | SDI    | OUT0OUT15           | SDO     |
|----------|---------|---------|--------|---------------------|---------|
| 1        | Н       | L       | Dn + 2 | Dn + 2Dn – 5Dn – 13 | Dn – 13 |
| <b>↓</b> | X       | L       | Dn + 3 | Dn + 2Dn – 5Dn – 13 | Dn – 13 |
| <b>↓</b> | X       | Н       | Dn + 3 | off                 | Dn – 13 |

The signal sequence shown in Figure 8 makes the TLC592x enter Current Adjust and Error Detection mode.



Figure 8. Switching to Special Mode

In the Current Adjust mode, sending the positive pulse of LE(ED1), the content of the shift register (a current adjust code) is written to the 16-bit configuration latch (see Figure 9).



Figure 9. Writing Configuration Code

When the TLC592x is in the error detection mode, the signal sequence shown in Figure 10 enables a system controller to read error status codes through SDO.



Figure 10. Reading Error Status Code

The signal sequence shown in Figure 11 makes TLC592x resume the Normal mode. Switching to Normal mode resets all internal Error Status registers.  $\overline{OE}$  (ED2) always enables the output port, whether the TLC592x enters current adjust mode or not.

6 Submit Documentation Feedback





Figure 11. Switching to Normal Mode

#### 9.4.1 Operation Mode Switching

In order to switch between its two modes, TLC592x monitors the signal  $\overline{\text{OE}}(\text{ED2})$ . When a one-clock-wide pulse of  $\overline{\text{OE}}(\text{ED2})$  appears, TLC592x enters the two-clock-period transition phase, the Mode Switching phase. After power on, the default operation mode is the Normal Mode (see Figure 12).



Figure 12. Mode Switching

As shown in Figure 12, once a one-clock-wide short pulse (101) of  $\overline{OE}(ED2)$  appears, TLC592x enters the Mode Switching phase. At the fourth rising edge of CLK, if LE(ED1) is sampled as voltage high, TLC592x switches to Special mode; otherwise, it switches to Normal mode. The signal LE(ED1) between the third and the fifth rising edges of CLK cannot latch any data. Its level is used only to determine into which mode to switch. However, the short pulse of  $\overline{OE}(ED2)$  can still enable the output ports. During mode switching, the serial data can still be transferred through SDI and shifted out from SDO.

#### NOTES:

- 1. The signal sequence for the mode switching may be used frequently to ensure that the TLC592x is in the proper mode.
- 2. The 1 and 0 on the LE(ED1) signal are sampled at the rising edge of CLK. The X means its level does not affect the result of mode switching mechanism.
- 3. After power on, the default operation mode is Normal mode.

#### 9.4.2 Normal Mode Phase

Serial data is transferred into TLC592x through SDI, shifted in the Shift Register, and output through SDO. LE(ED1) can latch the serial data in the Shift Register to the Output Latch.  $\overline{OE}(ED2)$  enables the output drivers to sink current. These functions differ only as described in Operation Mode Switching, in which case, a short pulse triggers TLC592x to switch the operation mode. However, as long as LE(ED1) is high in the Mode Switching phase, TLC592x remains in the Normal mode, as if no mode switching occurred.

## 9.4.3 Special Mode Phase

In the Special mode, as long as  $\overline{\text{OE}}(\text{ED2})$  is not low, the serial data is shifted to the Shift Register through SDI and shifted out through SDO, as in the Normal mode. However, there are two differences between the Special Mode and the Normal Mode, as shown in the following sections.

Submit Documentation Feedback



#### 9.4.3.1 Reading Error Status Code in Special Mode

When  $\overline{\text{OE}}(\text{ED2})$  is pulled low while in Special mode, error detection and load error status codes are loaded into the Shift Register, in addition to enabling output ports to sink current. Figure 13 shows the timing sequence for error detection. The 0 and 1 signal levels are sampled at the rising edge of each CLK. At least three zeros must be sampled at the voltage low signal  $\overline{\text{OE}}(\text{ED2})$ . Immediately after the second 0 is sampled, the data input source of the Shift Register changes to the 16-bit parallel Error Status Code register, instead of from the serial data on SDI. Normally, the error status codes are generated at least 2  $\mu$ s after the falling edge of  $\overline{\text{OE}}(\text{ED2})$ . The occurrence of the third or later 0 saves the detected error status codes into the Shift Register. Therefore, when  $\overline{\text{OE}}(\text{ED2})$  is low, the serial data cannot be shifted into TLC592x through SDI. When  $\overline{\text{OE}}(\text{ED2})$  is pulled high, the data input source of the Shift Register is changed back to SDI. At the same time, the output ports are disabled and the error detection is completed. Then, the error status codes saved in the Shift Register can be shifted out through SDO bit-by-bit along with CLK. Additionally, the new serial data can be shifted into TLC592x through SDI.

While in Special mode, the TLC592x cannot simultaneously transfer serial data and detect LED load error status.



Figure 13. Reading Error Status Code

#### 9.4.4 Writing Configuration Code in Special Mode

When in Special mode, the active high signal LE(ED1) latches the serial data in the Shift Register to the Configuration Latch, instead of the Output Latch. The latched serial data is used as the Configuration Code.

The code is stored until power off or the Configuration Latch is rewritten. As shown in Figure 14, the timing for writing the Configuration Code is the same as the timing in the Normal Mode to latching output channel data. Both the Configuration Code and Error Status Code are transferred in the common 16-bit Shift Register. Users must pay attention to the sequence of error detection and current adjustment to avoid the the Error Status Code overwriting the Configuration Code.



Figure 14. Writing Configuration Code

Submit Documentation Feedback

Copyright © 2008–2015, Texas Instruments Incorporated



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 10.1 Application Information

#### 10.1.1 Constant Current

In LED display applications, TLC592x provides nearly no current variations from channel to channel and from IC to IC. While  $I_{OUT} \le 50$  mA, the maximum current skew between channels is less than  $\pm 6\%$  and between ICs is less than  $\pm 6\%$ .

#### 10.1.2 Adjusting Output Current

TLC592x scales up the reference current,  $I_{ref}$ , set by the external resistor  $R_{ext}$  to sink a current,  $I_{out}$ , at each output port. Users can follow Equation 1, Equation 2, and Equation 3 to calculate the target output current  $I_{OUT,target}$  in the saturation region:

$$V_{R-EXT} = 1.26 \text{ V} \times \text{VG}$$
 (1)

$$I_{ref} = V_{R-EXT}/R_{ext}$$
, if another end of the external resistor  $R_{ext}$  is connected to ground. (2)

$$I_{OUT,target} = I_{ref} \times 15 \times 3^{CM-1}$$
(3)

Where  $R_{\text{ext}}$  is the resistance of the external resistor connected to the R-EXT terminal, and  $V_{\text{R-EXT}}$  is the voltage of R-EXT, which is controlled by the programmable voltage gain (VG), which is defined by the Configuration Code. The Current Multiplier (CM) determines that the ratio  $I_{\text{OUT,target}}/I_{\text{ref}}$  is 15 or 5. After power on, the default value of VG is 127/128 = 0.992, and the default value of CM is 1, so that the ratio  $I_{\text{OUT,target}}/I_{\text{ref}}$  = 15. Based on the default VG and CM.

$$V_{R-EXT} = 1.26 \text{ V} \times 127/128 = 1.25 \text{ V}$$
 (4)

$$I_{OUT,target} = (1.25 \text{ V/R}_{ext}) \times 15 \tag{5}$$

Therefore, the default current is approximately 52 mA at 360  $\Omega$  and 26 mA at 720  $\Omega$ . The default relationship after power on between  $I_{OUT,target}$  and  $R_{ext}$  is shown in Figure 15.



Figure 15. Default Relationship Curve Between  $I_{OUT,target}$  and  $R_{ext}$ 

#### 10.1.3 16-Bit Configuration Code and Current Gain

Table 5 lists bit definition of the Configuration Code in the Configuration Latch.

Submit Documentation Feedback



## **Application Information (continued)**

#### Table 5. Bit Definition of 8-Bit Configuration Code

|         | Bit 0 | Bit 1 | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 | Bit 8–15   |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|------------|
| Meaning | СМ    | HC    | CC0   | CC1   | CC2   | CC3   | CC4   | CC5   | Don't care |
| Default | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     | Х          |

Bit 7 is first sent into TLC592x through SDI. Bits 1 to 7 {HC, CC[0:5]} determine the voltage gain (VG) that affects the voltage at R-EXT and indirectly affects the reference current, I<sub>ref</sub>, flowing through the external resistor at R-EXT. Bit 0 is the Current Multiplier (CM) that determines the ratio I<sub>OUT,target</sub>/I<sub>ref</sub>. Each combination of VG and CM gives a specific Current Gain (CG).

• VG: the relationship between {HC,CC[0:5]} and the voltage gain is calculated as shown in Equation 6 and Equation 7:

$$VG = (1 + HC) \times (1 + D/64) / 4$$
 (6)

$$D = CC0 \times 2^5 + CC1 \times 2^4 + CC2 \times 2^3 + CC3 \times 2^2 + CC4 \times 2^1 + CC5 \times 2^0$$
(7)

Where HC is 1 or 0, and D is the binary value of CC[0:5]. So, the VG could be regarded as a floating-point number with 1-bit exponent HC and 6-bit mantissa CC[0:5]. {HC,CC[0:5]} divides the programmable voltage gain VG into 128 steps and two subbands:

Low voltage subband (HC = 0):  $VG = 1/4 \sim 127/256$ , linearly divided into 64 steps High voltage subband (HC = 1):  $VG = 1/2 \sim 127/128$ , linearly divided into 64 steps

- CM: In addition to determining the ratio I<sub>OUT,target</sub>/I<sub>ref</sub>, CM limits the output current range.
   High Current Multiplier (CM = 1): I<sub>OUT,target</sub>/I<sub>ref</sub> = 15, suitable for output current range I<sub>OUT</sub> = 10 mA to 120 mA.
   Low Current Multiplier (CM = 0): I<sub>OUT,target</sub>/I<sub>ref</sub> = 5, suitable for output current range I<sub>OUT</sub> = 5 mA to 40 mA
- CG: The total Current Gain is defined as Equation 8, Equation 9, Equation 10, and Equation 11.

$$V_{R-FXT} = 1.26 \text{ V} \times \text{VG}$$
 (8)

$$I_{ref} = V_{R-EXT}/R_{ext}$$
, if the external resistor,  $R_{ext}$ , is connected to ground. (9)

$$I_{OUT,target} = I_{ref} \times 15 \times 3^{CM-1} = 1.26 \text{ V/R}_{ext} \times \text{VG} \times 15 \times 3^{CM-1} = (1.26 \text{ V/R}_{ext} \times 15) \times \text{CG}$$
 (10)

$$CG = VG \times 3^{CM-1} \tag{11}$$

Therefore, CG = (1/12) to (127/128) divided into 256 steps.

#### **Examples**

Configuration Code {CM, HC, CC[0:5]} = {1,1,111111}
 VG = 127/128 = 0.992 and CG = VG x 3<sup>0</sup> = VG = 0.992

Configuration Code = {1,1,000000}

$$VG = (1 + 1) \times (1 + 0/64)/4 = 1/2 = 0.5$$
, and  $CG = 0.5$ 

Configuration Code = {0,0,000000}

$$VG = (1 + 0) \times (1 + 0/64)/4 = 1/4$$
, and  $CG = (1/4) \times 3^{-1} = 1/12$ 

After power on, the default value of the Configuration Code {CM, HC, CC[0:5]} is {1,1,111111}. Therefore, VG = CG = 0.992. The relationship between the Configuration Code and the Current Gain is shown in Figure 16.

O Submit Documentation Feedback





Figure 16. Current Gain vs Configuration Code

## 10.2 Typical Application



Figure 17. Single Implementation of TLC592x Device

#### 10.2.1 Design Requirements

For this design example, use the parameters listed in Table 6. The purpose of this design procedure is to calculate the power dissipation in the device and the operating junction temperature.



## Typical Application (continued)

#### **Table 6. Design Parameters**

| DESIGN PARAMETERS                             | EXAMPLE VALUES |
|-----------------------------------------------|----------------|
| No. of LED strings                            | 16             |
| No. of LEDs per string                        | 3              |
| LED current (mA)                              | 20             |
| Forward voltage of each LED (V)               | 3.5            |
| Junction-to-ambient thermal resistance (°C/W) | 40             |
| Ambient temperature of application (°C)       | 115            |
| V <sub>DD</sub> (V)                           | 5              |
| I <sub>DD</sub> (mA)                          | 17             |
| Max operating junction temperature (°C)       | 150            |

## 10.2.2 Detailed Design Procedure

$$T_J = T_A + \theta_{JA} \times P_{D TOT}$$

#### where

- T<sub>J</sub> is the junction temperature
- T<sub>A</sub> is the ambient temperature
- $\theta_{JA}$  is the junction-to-ambient thermal resistance
- P<sub>D TOT</sub> is the total power dissipation in the IC (12)

$$P_{D TOT} = P_{D CS} + I_{DD} \times V_{DD}$$

#### where

- P<sub>D CS</sub> is the power dissipation in the LED current sinks
- I<sub>DD</sub> is the IC supply current
- V<sub>DD</sub> is the IC supply voltage (13)

$$P_{D_{-}CS} = I_{O} \times V_{O} \times n_{CH}$$

#### where

- Io is the LED current
- Vo is the voltage at the output pin
- n<sub>CH</sub> is the number of LED strings (14)

$$V_O = V_{LED} - (n_{LED} \times V_F)$$

#### where

- V<sub>LED</sub> is the voltage applied to the LED string
- n<sub>LED</sub> is the number of LEDs in the string
- V<sub>F</sub> is the forward voltage of each LED (15)

Vo should not be too high as this will cause excess power dissipation inside the current sink. However, Vo should also not be loo low as this will not allow the full LED current (refer to the output voltage vs. output current graph). With  $V_{LED} = 12 \text{ V}$ :

$$V_0 = 12 \text{ V} - (3 \times 3.5 \text{ V}) = 1.5 \text{ V}$$
 (16)

$$P_{D_{CS}} = 20 \text{ mA} \times 1.5 \text{ V} \times 16 = 0.48 \text{ W}$$
 (17)

Using P<sub>D CS</sub>, calculate:

$$P_{D\_TOT} = P_{D\_CS} + I_{DD} \times V_{DD} = 0.48 \text{ W} + 0.017 \text{ A} \times 5 \text{ V} = 0.565 \text{ W}$$
(18)

Using P<sub>D TOT</sub>, calculate:

22 Submit Documentation Feedback



$$T_J = T_A + \theta_{JA} \times P_{D\_TOT} = 115^{\circ}C + 40^{\circ}C/W \times 0.565 W = 137.6^{\circ}C$$

(19

This design example has demonstrated how to calculate power dissipation in the IC and ensure that the junction temperature is kept below 150°C.

#### NOTE

This design example assumes that all channels have the same electrical parameters ( $n_{LED}$ ,  $I_O$ ,  $V_F$ ,  $V_{LED}$ ). If the parameters are unique for each channel, then the power dissipation must be calculated for each current sink separately. Then, each result must be added together to calculate the total power dissipation in the current sinks.

#### 10.2.3 Application Curve



Figure 18. Output Current vs Output Voltage



## 11 Power Supply Recommendations

The device is designed to operate from a VDD supply between 3 V and 5.5 V. The LED supply voltage should be determined by the number of LEDs in each string and the forward voltage of the LEDs. The maximum recommended supply voltage on the output pins (OUT0-OUT15) is 17V.

## 12 Layout

## 12.1 Layout Guidelines

The traces that carry current from the LED cathodes to the OUTx pins must be wide enough to support the default current (up to 120 mA).

The SDI, CLK, LE(ED1), OE(ED2), and SDO pins should be connected to the microcontroller. There are several ways to achieve this, including the following methods:

- · Traces may be routed underneath the package on the top layer.
- The signal may travel through a via to another layer.

The thermal pad in the PWP package should be connected to the ground plane through thermal relief vias. This layout technique will improve the thermal performance of the package.

#### 12.2 Layout Example



Figure 19. PWP Layout Example

4 Submit Documentation Feedback

Copyright © 2008–2015, Texas Instruments Incorporated



# **Layout Example (continued)**



Figure 20. DW Layout Example



## **Layout Example (continued)**



Figure 21. DBQ Layout Example



## 13 Device and Documentation Support

#### 13.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 7. Related Links

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------|----------------|--------------|---------------------|---------------------|---------------------|
| TLC5926 | Click here     | Click here   | Click here          | Click here          | Click here          |
| TLC5927 | Click here     | Click here   | Click here          | Click here          | Click here          |

## 13.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.5 Glossary

SLYZ022 — TI Glossarv.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TLC5926 TLC5927





24-Aug-2018

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type  | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|---------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
| 0.40.40.0        | (1)    | - domage Type | Drawing |      | Qty     | (2)                        | (6)              | (3)                 | op 10p ( 0)  | (4/5)          |         |
| TLC5926IDBQR     | ACTIVE | SSOP          | DBQ     | 24   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | TLC5926I       | Samples |
| TLC5926IDWR      | ACTIVE | SOIC          | DW      | 24   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | TLC5926I       | Samples |
| TLC5926IPWPR     | ACTIVE | HTSSOP        | PWP     | 24   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | Y5926          | Samples |
| TLC5926IPWPRG4   | ACTIVE | HTSSOP        | PWP     | 24   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | Y5926          | Samples |
| TLC5927IDBQR     | ACTIVE | SSOP          | DBQ     | 24   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | TLC5927I       | Samples |
| TLC5927IDWR      | ACTIVE | SOIC          | DW      | 24   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | TLC5927I       | Samples |
| TLC5927IPWPR     | ACTIVE | HTSSOP        | PWP     | 24   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | Y5927          | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

24-Aug-2018

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLC5926, TLC5927:

Automotive: TLC5926-Q1, TLC5927-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Sep-2015

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC5926IDBQR | SSOP            | DBQ                | 24 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLC5926IDWR  | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| TLC5926IPWPR | HTSSOP          | PWP                | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| TLC5927IDBQR | SSOP            | DBQ                | 24 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLC5927IDWR  | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| TLC5927IPWPR | HTSSOP          | PWP                | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

www.ti.com 17-Sep-2015



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC5926IDBQR | SSOP         | DBQ             | 24   | 2500 | 367.0       | 367.0      | 38.0        |
| TLC5926IDWR  | SOIC         | DW              | 24   | 2000 | 367.0       | 367.0      | 45.0        |
| TLC5926IPWPR | HTSSOP       | PWP             | 24   | 2000 | 367.0       | 367.0      | 38.0        |
| TLC5927IDBQR | SSOP         | DBQ             | 24   | 2500 | 367.0       | 367.0      | 38.0        |
| TLC5927IDWR  | SOIC         | DW              | 24   | 2000 | 367.0       | 367.0      | 45.0        |
| TLC5927IPWPR | HTSSOP       | PWP             | 24   | 2000 | 367.0       | 367.0      | 38.0        |

DBQ (R-PDSO-G24)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AE.



DBQ (R-PDSO-G24)

# PLASTIC SMALL OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



DW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PWP (R-PDSO-G24)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G24) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

Exposed Thermal Pad Dimensions

4206332-29/AO 01/16

NOTE: A. All linear dimensions are in millimeters

B Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



# PWP (R-PDSO-G24)

# PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.