

## EE457: Digital IC Design Project #2 FALL SEMESTER 2023

## **Report Cover Sheet\***

Due 10/28/2023 by 8PM (-2 pts per hour up to 5 points/day)

PROJECT TITLE: CMOS 8-to-1 MUX

Student's Name: Dylan Kirdahy

| <b>Topics (Do not change orders of section)</b>                                    | GRADES   |
|------------------------------------------------------------------------------------|----------|
| Section1: Executive Summary (1/2 page)                                             | Required |
| Section 2: Introduction and Background                                             | /5       |
| Section 3: Electric Circuit Schematics                                             | /10      |
| (TG and Conventional CMOS designs)                                                 |          |
| Section 4: LTSPICE Simulation for Schematic                                        | /10      |
| (TG and Conventional CMOS designs)                                                 |          |
| Section 5: IRSIM for Schematic                                                     | /10      |
| (TG and Conventional CMOS designs)                                                 |          |
| Section 6: Electric Layouts (landscape mode and must legible to see gates)         | /25      |
| (TG and Conventional CMOS designs)                                                 |          |
| Section 7: LTSPICE Simulation for Layouts                                          | /10      |
| (TG and Conventional CMOS designs)                                                 |          |
| Section 8: IRSIM for Layout                                                        | /10      |
| (TG and Conventional CMOS designs)                                                 |          |
| Section 9: Compare LTSPICE Measurements for Schematic and Layout (must             | /10      |
| provide comparisons between the two in table format)                               |          |
| Provide delays, rise and fall times.                                               |          |
| Section 10: Measurements of <u>chip area, number of transistors</u> for the layout | /10      |
| (provide a table to compare) and write summary for TG and CMOS designs.            |          |
| Section 11: Conclusions and References                                             | Required |
| Late Penalty                                                                       |          |
| TOTAL                                                                              | /100     |

<sup>\*</sup>Penalty rules: A) -5pts per day for late submission. After five days, a score of zero will be given, but you are still required to complete the report. B) -2pts for any violations and delays submitted after 8PM.