## Dylan Rosser www.dylanrosser.us

## WORK EXPERIENCE

| ,, oil Bill Bill (e)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| <ul> <li>Senior Analog Circuit Designer  NXP Semiconductors</li> <li>Led power management IP development for new product introduction</li> <li>Collaborated with SoC architects to develop MCU power architecture &amp; specifications</li> <li>Modeled, designed and simulated voltage references, regulators, &amp; detection circuits</li> <li>Leveraged circuit design skills to balance tradeoffs between implementations</li> <li>Conducted design reviews to confer with other domain experts</li> <li>Produced deliverables e.g. schematic, netlist, GDS, LEF, model, liberty, &amp; documentation</li> <li>Analyzed aging, reliability, SOA, DFMEA, quality of deliverables</li> </ul> | Austin, TX<br>April 2023 –<br>February 2025      |
| <ul> <li>Analog Circuit Designer II  NXP Semiconductors</li> <li>Simulated, optimized, and designed various subcircuits for data converter &amp; power management IP</li> <li>Implemented machine learning based optimization flow for temperature sensor IP</li> <li>Delivered LVS &amp; DRC clean GDS for multiple 5nm finFET IP</li> <li>Modeled SAR and pipeline ADCs in SystemVerilog, VerilogA, &amp; Python</li> <li>Scripted verification flows to automate data analysis and visualization</li> </ul>                                                                                                                                                                                  | Austin, TX<br>May 2021 –<br>April 2023           |
| <ul> <li>Research &amp; Teaching Assistant Carnegie Mellon University</li> <li>Designed &amp; laid out a high-speed two-stage comparator in 65nm CMOS</li> <li>Developed microelectronic circuits labs to facilitate a transition to an at-home class structure</li> <li>Authored testbenches to automate hardware verification</li> </ul>                                                                                                                                                                                                                                                                                                                                                      | Pittsburgh, PA<br>June 2020-<br>January 2021     |
| <ul> <li>Electrical Engineer</li> <li>Cosentini Associates</li> <li>Designed critical power &amp; control systems for &gt;1M sq. ft. of high-rise infrastructure</li> <li>EDUCATION</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | New York, NY<br>June 2017-<br>August 2019        |
| Master of Science, Electrical and Computer Engineering Carnegie Mellon University  Capstone Tapeout: 9.1 ENOB SAR ADC in 28nm CMOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Pittsburgh, PA<br>December 2020<br>GPA: 3.52/4.0 |
| Bachelor of Science, Electrical Engineering, Bachelor of Science, Music and Sound Recording, University of New Haven  O Dean's List, Presidential Scholarship, Tutoring Award                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | West Haven, CT<br>May 2017<br>GPA: 3.78/4.0      |

## **SKILLS**

- Analog & Mixed Signal Circuit Design
- Circuit Simulation & Verification
- Layout & Mask Design
- Softare: Virtuoso, Spectre, MATLAB, KiCad, SPICE, Excel
- Programming Languages/HDL: Python, Verilog, Bash, C