



# **Open-Source Architecture Code Analyzer**

### Jan Laukemann

Erlangen National High Performance Computing Center (NHR@FAU)

Friedrich-Alexander-University Erlangen-Nürnberg





Thread pinning: Compact

C. Alappat, N. Meyer, J. Laukemann, T. Gruber, G. Hager, G. Wellein, and T. Wettig: *ECM modeling and performance tuning of SpMV and Lattice QCD on A64FX*. Concurrency and Computation: Practice and Experience, e6512 (2021). DOI: <u>10.1002/cpe.6512</u>



C. Alappat, N. Meyer, J. Laukemann, T. Gruber, G. Hager, G. Wellein, and T. Wettig: *ECM modeling and performance tuning of SpMV and Lattice QCD on A64FX*. Concurrency and Computation: Practice and Experience, e6512 (2021). DOI: <u>10.1002/cpe.6512</u>

Thread pinning: Compact



OSACA - Open-Source Architecture Code Analyzer | Scalable Tools Workshop 2023



Computational Intensity [Flop/B]



Computational Intensity [Flop/B]



# **Analytical Performance Modeling**

- What is the best performance my code can achieve?
- What are the relevant hardware bottlenecks?

- Apply simplified model of underlying hardware, consisting of
  - In-core execution
  - Data transfer





# **Analytical Performance Modeling**

- What is the best performance my code can achieve?
- What are the relevant hardware bottlenecks?

- Apply simplified model of underlying hardware, consisting of
  - In-core execution
  - Data transfer





### STREAM TRIAD

```
..B2.42:

vmovups (%r14,%rdx,8), %zmm1

vfmadd213pd (%r15,%rdx,8), %zmm2, %zmm1

vmovupd %zmm1, (%r12,%rdx,8)

addq $8, %rdx

cmpq %rsi, %rdx

jb ..B2.42
```

a[i] = b[i] + s \* c[i]

```
a[i] = b[i] + s * c[i]
```

```
LOAD 5 cy
```

```
..B2.42:

vmovups (%r14,%rdx,8), %zmm1

vfmadd213pd (%r15,%rdx,8), %zmm2, %zmm1

vmovupd %zmm1, (%r12,%rdx,8)

addq $8, %rdx

cmpq %rsi, %rdx

jb ..B2.42
```





```
a[i] = b[i] + s * c[i]

...B2.42:
  vmovups    (%r14,%rdx,8), %zmm1
  vfmadd213pd (%r15,%rdx,8), %zmm2, %zmm1
  vmovupd    %zmm1, (%r12,%rdx,8)
  addq     $8, %rdx
  cmpq     %rsi, %rdx
  jb     ...B2.42
```



```
a[i] = b[i] + s * c[i]

..B2.42:
  vmovups    (%r14,%rdx,8), %zmm1
  vfmadd213pd (%r15,%rdx,8), %zmm2, %zmm1
  vmovupd    %zmm1, (%r12,%rdx,8)
  addq    $8, %rdx
  cmpq    %rsi, %rdx
  jb    ..B2.42
```



```
a[i] = b[i] + s * c[i]
```



```
a[i] = b[i] + s * c[i]
```



```
a[i] = b[i] + s * c[i]
```



```
a[i] = b[i] + s * c[i]
```



#### **STREAM TRIAD**

```
a[i] = b[i] + s * c[i]
```

#### ..B2.42:

```
vmovups (%r14,%rdx,8), %zmm1
vfmadd213pd (%r15,%rdx,8), %zmm2, %zmm1
vmovupd %zmm1, (%r12,%rdx,8)
addq $8, %rdx
cmpq %rsi, %rdx
jb ..B2.42
```



#### **STREAM TRIAD**

```
a[i] = b[i] + s * c[i]
```

#### ..B2.42:

```
vmovups (%r14,%rdx,8), %zmm1
vfmadd213pd (%r15,%rdx,8), %zmm2, %zmm1
vmovupd %zmm1, (%r12,%rdx,8)
addq $8, %rdx
cmpq %rsi, %rdx
jb ..B2.42
```









### **STREAM TRIAD**

a[i] = b[i] + s \* c[i]

#### ..B2.42:

vmovups (%r14,%rdx,8), %zmm1
vfmadd213pd (%r15,%rdx,8), %zmm2, %zmm1
vmovupd %zmm1, (%r12,%rdx,8)
addq \$8, %rdx
cmpq %rsi, %rdx
jb ..B2.42







### **STREAM TRIAD**

a[i] = b[i] + s \* c[i]

#### ..B2.42:

vmovups (%r14,%rdx,8), %zmm1
vfmadd213pd (%r15,%rdx,8), %zmm2, %zmm1
vmovupd %zmm1, (%r12,%rdx,8)
addq \$8, %rdx
cmpq %rsi, %rdx
jb ..B2.42







FMA

FMA

FMA

It x+1

It x+2

It x+3

#### **STREAM TRIAD**

```
a[i] = b[i] + s * c[i]
```

#### ..B2.42:

```
vmovups (%r14,%rdx,8), %zmm1
vfmadd213pd (%r15,%rdx,8), %zmm2, %zmm1
vmovupd %zmm1, (%r12,%rdx,8)
addq $8, %rdx
cmpq %rsi, %rdx
jb ..B2.42
```







### **OSACA**

- Open Source Architecture Code Analyzer
- Static in-core code analysis for x86 and ARM µ-archs

### **Assumptions**

- Steady-state execution (no warm-up/cool-down)
- All data in L1
- Perfect out-of-order scheduling
- (currently) no front-end, i.e., no limit in instruction fetching, decoding, etc...
- Architecture specific model for each µ-arch
- Python module
  - \$ pip install osaca

## Workflow

### Marked assembly

```
# OSACA-BEGIN

..B2.42:
    vmovups (%r14,%rdx,8),%zmm1
    vfmadd213pd (%r15,%rdx,8),%zmm2,%zmm1
    vmovupd %zmm1,(%r12,%rdx,8)
    addq $8,%rdx
    cmpq %rsi,%rdx
    jne ..B2.42

# OSACA-END
```

```
// OSACA-BEGIN
.L18:
    ldr q2, [x20, x0]
    ldr q1, [x21, x0]
    fmla v1.2d, v2.2d, v0.2d
    str q1, [x19, x0]
    add x0, x0, #16
    cmp x22, x0
    bne .L18
// OSACA-END
```

### Machine file / database

```
load latency: {gpr: 5, xmm: 5, ymm: 5, zmm: 5}
load throughput default: [[1,"23"], [1,["2D","3D"]]]
store throughput default: [[1,"79"], [1,"48"]]
- # ...
- name: vfmadd213pd
  operands:
  - class: register
    name: zmm
    source:
                 True
    destination: False
  - class: register
    name: zmm
    source:
                 True
    destination: False
  - class: register
    name: zmm
                 True
    source:
    destination: Frue
throughput: 0.5
latency: 4 # 1*p05
port pressure: [[1,"05"]]
- # ...
```





### ibench

```
...

loop:
inc i
INSTR zmm3, zmm0, zmm1
INSTR zmm4, zmm1, zmm0
INSTR zmm5, zmm0, zmm2
cmp i, N
INSTR zmm6, zmm2, zmm0
INSTR zmm7, zmm1, zmm2
INSTR zmm8, zmm2, zmm1
jl loop
...
```





### ibench

```
loop:
inc i
INSTR zmm3, zmm0, zmm1
INSTR zmm4, zmm1, zmm0
INSTR zmm5, zmm0, zmm2
cmp i, N
INSTR zmm6, zmm2, zmm0
INSTR zmm7, zmm1, zmm2
INSTR zmm8, zmm2, zmm1
jl loop
...
```

### asmbench

```
asmbench -f 2.4 -t 8 -p 6 "vfmadd213pd
{src:<4 x double>:x}, {src:<4 x double>:x},
{srcdst:<4 x double>:x}"
```







### ibench

```
loop:
inc i
INSTR zmm3, zmm0, zmm1
INSTR zmm4, zmm1, zmm0
INSTR zmm5, zmm0, zmm2
cmp i, N
INSTR zmm6, zmm2, zmm0
INSTR zmm7, zmm1, zmm2
INSTR zmm8, zmm2, zmm1
jl loop
...
```

### asmbench

```
asmbench -f 2.4 -t 8 -p 6 "vfmadd213pd
{src:<4 x double>:x}, {src:<4 x double>:x},
{srcdst:<4 x double>:x}"
```







### ibench

#### asmbench

```
asmbench -f 2.4 -t 8 -p 6 "vfmadd213pd
{src:<4 x double>:x}, {src:<4 x double>:x},
{srcdst:<4 x double>:x}"
```



#### vendor documentation







### ibench

### asmbench

```
asmbench -f 2.4 -t 8 -p 6 "vfmadd213pd
{src:<4 x double>:x}, {src:<4 x double>:x},
{srcdst:<4 x double>:x}"
```



#### vendor documentation







### uops.info



# Triad on ICX with OSACA

Recap: Manual analysis resulted in 1 cy/8 it



Recap: Manual analysis resulted in 1 cy/8 it



```
$ osaca --arch ICX triad.s
                                                                                                                ADD
Open Source Architecture Code Analyzer (OSACA) - 0.4.9
Architecture:
 * - Instruction micro-ops not bound to a port
X - No throughput/latency information for this instruction in data file
                                             Port pressure in cycles
                                                                                                   ..B2.42:
                      I 0.50 0.50 I 0.50 0.50 I
                                                                                                   vmovups
                                                                                                               (%r14,%rdx,8),%zmm1
                                                                                                   vfmadd213pd (%r15,%rdx,8),%zmm2,%zmm1
3 | 0.50
                       0.50 0.50 | 0.50 0.50 |
                                                I 0.50 I
                                               | 1.00 | |
                                                                   | 0.50 | 1.00 | 0.50 || 0 |
                                                                                                               %zmm1, (%r12,%rdx,8)
                                                                                                   vmovupd
                                                     | 0.25 | 0.25 |
            1 0.25
                                                                                                   addq
                                                                                                              $8, %rdx
                                                                                                              %rsi, %rdx
6 | 0.00
            1 0.50
                                                     | 0.00 | 0.50 |
                                                                                                   cmpq
                                                                                                               ..B2.42
    0.75
              0.75
                                   1.00 1.00 1.00 0.75
Loop-Carried Dependencies Analysis Report
                        $8, %rdx
  5 | 1.0 | addg
                                              [5]
```

Recap: Manual analysis resulted in 1 cy/8 it



P5

Recap: Manual analysis resulted in 1 cy/8 it



P5

Recap: Manual analysis resulted in 1 cy/8 it



P5

Recap: Manual analysis resulted in 1 cy/8 it







# Useful gimmicks

- Marker insertion
- Dependency graph creation
- Compiler Explorer integration



# Marking the region of interest

```
..B1.18:
                                                                                                       # Preds ..B1.18 ..B1.17
   osaca --arch icx --insert-marker
                                                                                             # Execution count [8.00e-01]: Infreq
                                                                                                     %rcx, (%r14,%rbx,8)
                                                                                                                                  ..B1.21: # Preds ..B1.21 ..B1.20
                                                                                                     %rax, (%r12,%rbx,8)
                                                                                                                       #35.5
                                                                                                                                    # Execution count [8.00e-01]: Infreq
                                                                                                                       #33.3
                                                                                                                                            %ymm1, (%r14,%r9,8)
                                                                                                                       #33.3
Blocks found in assembly file:
                                                                                                     %r9, %rbx
                                                                                                                                                                  #35.5
                                                                                                                                            %ymm0, (%r12,%r9,8)
                                                                                               jb ..B1.18
                                                                                                            # Prob 81%
                                                                                                                       #33.3
                                                                                                                                            %ymm1, 32(%r14,%r9,8)
                                                                                                                                                                  #34.5
                                                                                                                                            %ymm0, 32(%r12,%r9,8)
                                                                                                                                                                  #35.5
                                                                                                                                            %ymm1, 64(%r14,%r9,8)
                                                                                                                                                                  #34.5
                                                                                                                                            %ymm0, 64(%r12,%r9,8)
                                                                                                                                                                  #35.5
                                                                                                                                            %ymm1, 96(%r14,%r9,8)
                                                                                                                                                                  #34.5
                                                                                                                                            %ymm0, 96(%r12,%r9,8)
                                                                                                                                                                  #35.5
                                                                                                                                    addq
                                                                                                                                             $16, %r9
                                                                                                                                                                  #33.3
                                                                                                                                             %rax, %r9
                                                                                                                                                                  #33.3
                                                                                                                                             ..B1.21
                                                                                                                                                      # Prob 81% #33.3
                                                                                            ..B1.46: # Preds ..B1.44 ..B1.46
                                                                                              # Execution count [2.22e+01]: Infreq
                                                                                                      (%rbx,%rsi,8), %xmm3
                                                                                                                              #53.24
                                                                                             vfmadd231sd (%r14,%rsi,8),%xmm3,%xmm0 #53.9
                                                                                                                              #52.7
                                                                                                      %rsi
                                                                                                                              #52.7
                                                                                                      %rdi, %rsi
                                                                                                      ..B1.46
                                                                                                                  # Prob 82%
                                                                                                                              #52.7
Possible blocks to be marked:
                                                                                                               ..B1.49: # Preds ..B1.49 ..B1.48
                                                                                                                 # Execution count [2.22e+01]: Infreq
                                                                                                                         (%rbx,%rdi,8), %ymm6
                                                                                                                                                     #53.24
                                                                                                                                                     #53.24
                                                                                                                 vmovupd 32(%rbx,%rdi,8), %ymm7
                                                                                                                        64(%rbx,%rdi,8), %ymm8
                                                                                                                                                     #53.24
                                                                                                                 vmovupd 96(%rbx,%rdi,8), %ymm9
                                                                                                                                                     #53.24
                                                                                                                vfmadd231pd (%r14,%rdi,8), %ymm6, %ymm2 #53.24
                                                                                                                vfmadd231pd 32(%r14,%rdi,8), %ymm7, %ymm5 #53.24
                                                                                                                vfmadd231pd 64(%r14,%rdi,8), %ymm8, %ymm4 #53.24
Choose block to be marked [...B1.49]:
                                                                                                                vfmadd231pd 96(%r14,%rdi,8), %ymm9, %ymm3 #53.24
                                                                                                                                                     #52.7
                                                                                                                         $16, %rdi
                                                                                                                         %rsi, %rdi
                                                                                                                                                     #52.7
                                                                                                                 cmpq
will be marked with byte markers, i.e.:
                                                                                                                         ..B1.49
                                                                                                                                      # Prob 82%
                                                                                                                                                     #52.7
movl $111, %ebx; .byte 100,103,144;
                                                                                              Selects all inner-most loops and
```

suggest the one with the most SIMD instructions

movl \$222, %ebx; .byte 100,103,144;

#### Dependency graph creation

```
Port pressure in cycles
 | 0 - 0DV | 1 - 1DV | 2 - 2D | 3 - 3D | 4 | 5 | 6
                                                                                                   ..B2.42:
2 1
                      | 0.50 | 0.50 | 0.50 | 0.50 |
                                                                                                  vmovups
                                                                                                              (%r14,%rdx,8),%zmm1
                                                                                                  vfmadd213pd (%r15,%rdx,8),%zmm2,%zmm1
3 | 0.50
                      I 0.50 0.50 I 0.50 0.50 I
                                                     1 0.50
                                                                    0.50 | 1.00 | 0.50 || 0
                                                                                                              %zmm1, (%r12,%rdx,8)
                                                                                                  vmovupd
                                               | 1.00 |
5 | 0.25
            1 0.25
                                                     1 0.25 | 0.25 |
                                                                                                  addq
                                                                                                              $8, %rdx
                                                                                                              %rsi, %rdx
6 | 0.00
            1 0.50
                                                      0.00 | 0.50 |
                                                                                                   cmpq
                                                                                                 * jb
                                                                                                              ..B2.42
   0.75
              0.75
                       1.00 1.00 1.00 1.00 1.00 0.75
                                                             0.75 0.50 1.00
Loop-Carried Dependencies Analysis Report
  5 | 1.0 | addq
                       $8, %rdx
                                              [5]
```

```
$ osaca --arch icx --export-graph dependencies.dot triad.s
$ dot -Tpdf dependencies.dot -o dep_graph.pdf
```

#### Dependency graph creation

```
Port pressure in cycles
  | 0 - 0DV | 1 - 1DV | 2 - 2D | 3 - 3D | 4 | 5 | 6 | 7
                                                                                                                 (%r14,%rdx,8),%zmm1
                      | 0.50 | 0.50 | 0.50 | 0.50 |
                                                                                                     vmovups
                      | 0.50 | 0.50 | 0.50 | 0.50 |
                                                                                                     vfmadd213pd (%r15,%rdx,8),%zmm2,%zmm1
 0.50
                                                      | 0.50 |
                                                                    | 0.50 | 1.00 | 0.50 |
                                                                                                                %zmm1, (%r12,%rdx,8)
                                                | 1.00 | |
                                                                                                  bauvomv
             1 0.25
                                                       1 0.25 | 0.25 |
                                                                                                                 $8, %rdx
5 | 0.25
                                                                                                     addq
6 | 0.00
             1 0.50
                                                      | 0.00 | 0.50 |
                                                                                                                 %rsi, %rdx
                                                                                                     cmpq
                                                                                                                 ..B2.42
                                                                                                   * jb
   0.75
              0.75
                        1.00 1.00 1.00 1.00 1.00 0.75
                                                             0.75 0.50 1.00
Loop-Carried Dependencies Analysis Report
                                                [5]
   5 | 1.0 | addg
                         $8, %rdx
                                                                        7: jb
                                                                                   1: label
                                                                                                2: vmovups
                                                                                                                 3: LOAD
                                                                                                                                 5: addg
                                                                                                       3: vfmadd213pd
                                                                                                                                6: compq
$ osaca --arch icx --export-graph dependencies.dot triad.s
$ dot -Tpdf dependencies.dot -o dep graph.pdf
```

4: vmovupd



Try it yourself:





Try it yourself:





Try it yourself:





Try it yourself:





Try it yourself:





Try it yourself:



Live demo: <a href="https://hpc-mover.rrze.uni-erlangen.de/compiler-explorer/z/va3zxe">https://hpc-mover.rrze.uni-erlangen.de/compiler-explorer/z/va3zxe</a>





# Supported micro-architectures so far

#### Intel x86:

Sandy Bridge, Ivy Bridge, Haswell, Broadwell, Skylake X, Cascade Lake X, Ice Lake Server

#### AMD x86:

Zen 1, Zen 2, Zen 3

#### AArch64:

Marvell ThunderX2, ARM Neoverse N1, ARM Cortex A72, Fujitsu A64FX, HiSilicon TaiShan v110

### There is not just THE one code analyzer

- OSACA: <a href="https://github.com/RRZE-HPC/OSACA">https://github.com/RRZE-HPC/OSACA</a>
- uiCA: <a href="https://www.uops.info/uiCA.html">https://www.uops.info/uiCA.html</a>
- LLVM-MCA: <a href="https://llvm.org/docs/CommandGuide/llvm-mca.html">https://llvm.org/docs/CommandGuide/llvm-mca.html</a>
- IACA (EoL): <u>https://www.intel.com/content/www/us/en/developer/articles/tool/architecture-code-analyzer.html</u>

### Accuracy

#### Comparison LLVM-MCA vs OSACA for Zen3



### Accuracy







© Brookhaven National Lab

# Case Study: Domain Wall (DW) Kernel

from Quantum Chromodynamics (QCD)

#### Based on:

C. Alappat, N. Meyer, J. Laukemann, T. Gruber, G. Hager, G. Wellein, and T. Wettig: *ECM modeling and performance tuning of SpMV and Lattice QCD on A64FX.*Concurrency and Computation: Practice and Experience, e6512 (2021).

DOI: <u>10.1002/cpe.6512</u>

#### Context

- Lattice QCD simulates the strong interaction
- Iterative multigrid techniques on regular (4D or 5D) lattices
- Core component: Apply Dirac operator D to quark-field vector Ψ
- Domain Wall (DW) formulation: quark field lives on 4D boundary of a 5D space-time volume  $V_4 \times L_s$

$$(D\psi)(n,s)_{\alpha\alpha} =$$

$$\sum_{\mu=1}^{n} \sum_{\beta=1}^{n} \sum_{b=1}^{n} \left\{ U_{\mu}(n)_{ab} (1+\gamma_{\mu})_{\alpha\beta} \psi(n+\hat{\mu},s)_{\beta b} + U_{\mu}^{\dagger} (n-\hat{\mu})_{ab} (1-\gamma_{\mu})_{\alpha\beta} \psi(n-\hat{\mu},s)_{\beta b} \right\}$$

### DW stencil kernel (simplified)

```
#define x p 1 // x-plus direction

    "Grid" lattice QCD framework

#define x m 2 // x-minus direction

    Uses SVE intrinsics

#define y p 3 // y-plus direction

    Data type: double complex

#pragma omp parallel for schedule(static)
for{t,z,y,x} = 1:{Lt-2,Lz-2,Ly-2,Lx-2} //collapsed loop over 4d space-time
  for(int s=0; s<Ls; ++s) //loop over fifth dimension</pre>
    O[t][z][y][x][s] = R(x_p) \cdot U[x_p][t][z][y][x] \cdot P(x_p) \cdot I[t][z][y][x+1][s] +
                           R(x m) \cdot U[x m][t][z][y][x] \cdot P(x m) \cdot I[t][z][y][x-1][s] +
                           R(y_p) \cdot U[y_p][t][z][y][x] \cdot P(y_p) \cdot I[t][z][y+1][x][s] +
                           R(y_m) \cdot U[y_m][t][z][y][x] \cdot P(y_m) \cdot I[t][z][y-1][x][s] +
                           R(z_p) \cdot U[z_p][t][z][y][x] \cdot P(z_p) \cdot I[t][z+1][y][x][s] +
                           R(z_m) \cdot U[z_m][t][z][y][x] \cdot P(z_m) \cdot I[t][z-1][y][x][s] +
                           R(t_p) \cdot U[t_p][t][z][y][x] \cdot P(t_p) \cdot I[t+1][z][y][x][s] +
                           R(t m) \cdot U[t m][t][z][y][x] \cdot P(t m) \cdot I[t-1][z][y][x][s];
```

## Complex numbers data layout choice

AoS (standard) R I R I R I R I R I ...



## Observed performance

- Starting point: AoS layout, ACLE intrinsics, GCC/FCC
- 1320 flops/LUP (theoretical)
- Measured code balance: 1500 byte/LUP

$$B_c \approx 1.14 \frac{\text{byte}}{\text{flop}}$$

■ A64FX (FX1000):  $B_m = 0.25 \frac{\text{byte}}{\text{flop}} \rightarrow \text{expect memory bound}$ 

## Observed performance

- Starting point: AoS layout, ACLE intrinsics, GCC/FCC
- 1320 flops/LUP (theoretical)
- Measured code balance: 1500 byte/LUP
- A64FX (FX1000):  $B_m = 0.25 \frac{\text{byte}}{\text{flop}} \rightarrow \text{expect memory bound}$



 $B_c \approx 1.14 \frac{\text{byte}}{\text{flop}}$ 

```
$ osaca --arch a64fx riri-base-gcc.s
[\ldots]
Combined Analysis Report
              Port pressure in cycles
  | 0 - 0DV | 1 | 2 | 3 | 4 | 5 - 5D | 6 - 6D | 7 | | CP | LCD |
[...]
       1367| 1.00
1368| 1.00
1369|
1370|
               30 30 118.5 98.5 118.5 98.5 1.0 158 1.0
   680
            500
Loop-Carried Dependencies Analysis Report
1360 | 1.0 | add w13, w13, 1 | [1360]
```

```
$ osaca --arch a64fx riri-base-gcc.s
[\ldots]
Combined Analysis Report
              Port pressure in cycles
  | 0 - 0DV | 1 | 2 | 3 | 4 | 5 - 5D | 6 - 6D | 7 | | CP | LCD |
[...]
       1367| 1.00
1368| 1.00
1369|
1370|
               30 30 118.5 98.5 118.5 98.5 1.0 158 1.0
   680
            500
Loop-Carried Dependencies Analysis Report
1360 | 1.0 | add w13, w13, 1 | [1360]
```







```
$ osaca --arch a64fx rrii-o1-gcc.s
[\ldots]
Combined Analysis Report
                    Port pressure in cycles
   | 0 - 0DV | 1 | 2 | 3 | 4 | 5 - 5D | 6 - 6D | 7 | | CP | LCD |
          433 |
434 |
435 | 1.00
436 | 0.00
437 | 1.00
          | | | 0.50 | 0.50 |
438 |
                                                             cmp x0, x1
[...]
2803|
                             | 0.00 0.00 | 1.00 1.00 | ||
                                                       2804|
                            | 0.00 | 1.00 |
                                                          | prfd pldl2strm, p0, [x0]
2805|
                                                          | b.L64
2806|
                                                   || | L38:
                                                       | | add x1, x1, 1
          | | 0.00 | 0.50 | 0.50 |
2807| 0.00
          | | 0.00 | 0.00 | 1.00 |
2808| 0.00
                                                          | mov x19, 0
                                              | 1.00 || | |
                                                             b .L66
2809|
    567
           1.0
                    247 247 488.5 275.5 488.5 275.5 14 92 1.0
Loop-Carried Dependencies Analysis Report
507 | 1.0 | add sp, sp, 2048
                                    [507]
```







# DW kernel optimizations



# **Summary**

- static in-core analysis of assembly basic blocks
  - → no compilable asm necessary!
- runtime prediction based on throughput, latency, and loop-carried dependency
- supports various Intel, AMD, and ARM µ-architectures
- Python based and available in the Compiler Explorer

#### Outlook

- Continuously expanding list of supported μ-archs (Zen4 and SPR in the pipeline)
- Consideration of μ-arch frontends (decode, dispatch, retire, reg files, LSB, ...)
- Support for Intel asm syntax
- Support for IBM Power





#### Thank you! Questions?



OSACA: https://github.com/RRZE-HPC/osaca

pip: \$ pip install -u osaca



Check out our other tools:









