## BUCKET BRIGADE DELAY LINE FOR ANALOGUE SIGNALS

The TDA1022 is a MOS monolithic integrated circuit, generally intended to delay analogue signals (e.g. delay time =  $512/2~f_{\dot{\theta}}$ ).

It can be used with clock frequencies in the range 5 kHz to 500 kHz.

The device contains 512 stages, so the input signal can be delayed from  $51.2~\mathrm{ms}$  to  $0.512~\mathrm{ms}$ .

Applications in which the device can be used:

- variation of fixed delays of analogue signals, vox control, equalizing speech delay in public address systems;
- in electronic organs and other musical instruments for vibrato and chorus effects;
- reverberation effects;
- variable compression and expansion of speech in tape-recorders;
- in communication systems for speech scrambling and time scale conversion.

| QUICK REFERENCE DATA                        |                        |         |         |             |  |  |
|---------------------------------------------|------------------------|---------|---------|-------------|--|--|
| Supply voltage (pin 9)                      | $v_{DD}$               | nom.    | -15     | V           |  |  |
| Clock frequency                             | $f_{\phi}$             | 5       | to 500  | kHz         |  |  |
| Number of stages                            |                        |         | 512     |             |  |  |
| Signal delay range                          | t <sub>d</sub>         | 51,2 to | 0,512   | ms          |  |  |
| Signal frequency range                      | $f_S$                  | 0 (d.c. | ) to 45 | kHz         |  |  |
| Input voltage at pin 5 (peak-to-peak value) | V <sub>5-16(p-p)</sub> | typ.    | 7       | V           |  |  |
| Line attenuation                            |                        | typ.    | 4       | $dB^{-1}$ ) |  |  |

PACKAGE OUTLINE plastic 16-lead dual in-line (see general section).

June 1976 (59)

 $<sup>^{\</sup>mathrm{l}}$ ) See note 1 on page 4.



This Material Copyrighted By Its Respective Manufacturer

 $-20 \text{ to } + 85 \text{ }^{\circ}\text{C}$ 

RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134)

Operating ambient temperature

| Voltages (see note)                                             |                                 |             |                  |
|-----------------------------------------------------------------|---------------------------------|-------------|------------------|
| Supply voltage                                                  | V9-16                           | 0 to -20    | V                |
| Clock input, data input, output voltage and $\mathrm{V}_{1316}$ |                                 | 0 to -18    | V                |
| Current Output current                                          | <sup>I</sup> 8; <sup>I</sup> 12 | 0 to 5      | mA               |
| Temperatures                                                    |                                 |             |                  |
| Storage temperature                                             | $T_{stg}$                       | -40 to +150 | $^{\rm o}{ m C}$ |

## Note

Though MOS integrated circuits incorporate protection against electrostatic discharge, they can nevertheless be damaged by accidental over-voltages.

Tamb

To be totally safe, it is desirable to take handling precautions into account.

CHARACTERISTICS at 
$$T_{amb}$$
 = -20 to +55  $^{o}\mathrm{C}$ ;  $V_{DD}$  = -15 V;  $V_{\phi1}$  =  $V_{\phi2}$  = -15 V;  $V_{13-16}$  = -14 V;  $R_{L}$  = 47 k $\Omega$  (unless otherwise specified)

| Supply voltage range                                                | $v_{DD}$                      | ${ m v}_{ m DD}$ |                   | V      | 1)             |
|---------------------------------------------------------------------|-------------------------------|------------------|-------------------|--------|----------------|
| Supply current                                                      | 19                            | typ.             | 0,3               | mA     |                |
| Clock frequency                                                     | $f_{\phi 1}$ ; $f_{\phi 2}$   |                  | 5 to 500          | kHz    | <sup>2</sup> ) |
| Clock pulse width                                                   | $t_{\phi 1}$ ; $t_{\phi 2}$   | ≤                | 0,5T              |        | 3)             |
| Clock pulse rise time                                               | $t_{\phi 1r}$ ; $t_{\phi 2r}$ | typ.             | 0,05T             |        | 3)             |
| fall time                                                           | $t_{\phi 1f}$ ; $t_{\phi 2f}$ | typ.             | 0,05T             |        | 3)             |
| Clock pulse voltage levels; HIGH                                    | $v_{\phi 1H}$ ; $v_{\phi 2H}$ |                  | 0 to -1,5         | V      |                |
| LOW                                                                 | $v_{\phi1L};v_{\phi2L}$       | typ.             | -15<br>-10 to -18 | V<br>V | 1 <sub>)</sub> |
| Signal input voltage at 1% output voltage distortion (r.m.s. value) | V <sub>s(rms)</sub>           | typ.             | 2,5               | V      |                |
| Signal frequency                                                    | $f_{\mathbf{c}}$              | 0                | (d.c.) to 45      | kHz    |                |

 $<sup>^{1})</sup>$  It is recommended that V13-16 = V\_{\phi}1L + 1 V = V\_{\phi}2L + 1 V; VDD more negative than V<sub>d</sub>L.

June 1976





<sup>2)</sup> In theory the clock frequency must be higher than twice the highest signal frequency; in practice  $f_S \leq 0.3~f_{\dot{\varphi}}$  to 0.5  $f_{\dot{\varphi}}$  is recommended, depending on the characteristics of the output filter.

<sup>3)</sup> T = period time =  $1/f_{\dot{0}}$ . The data on fall and rise times are given to eliminate overlap between the two clock pulses. To be independent of these rise and fall times a clock generator with simple gating can be used. See also pages 5 and 8.

| CHARACTERISTICS | (continued) |
|-----------------|-------------|
|-----------------|-------------|

| Attenuation from input to output $f_{\phi} = 40 \text{ kHz}$ : $f_S = 1 \text{ kHz}$           |                     | typ.      | . 4<br>7  | dB<br>dB | 1) |
|------------------------------------------------------------------------------------------------|---------------------|-----------|-----------|----------|----|
| Change in output at $f_S$ = 1 kHz; $V_{S(rms)}$ = 1 V when $f_{\phi}$ varies from 5 to 100 kHz |                     | typ.      | 0,5       | dB<br>dB |    |
| when $f_{\dot{O}}$ varies from 100 to 300 kHz $^{\circ}$                                       |                     | typ.      | 0, 5<br>1 | dB<br>dB |    |
| D.C. voltage shift when $f_{\hat{\varphi}}$ varies from 5 to 300 kHz                           |                     | <         | 0,5       | V        |    |
| Noise output voltage (r.m.s. value)<br>f <sub>o</sub> = 100 kHz (weighted by "A" curve)        | V <sub>N(rms)</sub> | typ.      | 0, 25     | mV       |    |
| Signal-to-noise ratio at max. output voltage                                                   | S/N                 | typ.      | 74        | dB       |    |
| Load resistance                                                                                | $R_{\mathbf{L}}$    | ><br>typ. | 10<br>47  | kΩ<br>kΩ | 1) |



**.** 

•

162

October 1975

<sup>1)</sup> Attenuation can be reduced to typ. 2,5 dB if load resistor is replaced by a current source of 100 to 400  $\mu A_{\odot}$ 



This Material Copyrighted By Its Respective Manufacturer



1DA1022

This Material Copyrighted By Its Respective Manufacturer



This Material Copyrighted By Its Respective Manufacturer

APPLICATION INFORMATION (continued)



June 1976

This Material Copyrighted By Its Respective Manufacturer





Conditions for the graph above:

$$V_{DD} = -15 \text{ V}$$
  
 $V_{13-16} = -14 \text{ V}$ 

$$V_{\phi H} = 0 V$$

$$f_{\phi} = 40 \text{ kHz}$$
 $R_{L} = 47 \text{ k}\Omega$ 

Conditions for the left-hand graph:

$$V_{DD} = -15 \text{ V}$$

$$V_{13-16} = -14 \text{ V}$$

$$V_{\phi H} = 0 V$$

$$f_{\phi} = 40 \text{ kHz}$$

$$f_S = 1 \text{ kHz}$$

$$R_L = 47 k\Omega$$

October 1975





Conditions for the graph above:

$$V_{DD} = -15 \text{ V}$$
  
 $V_{13-16} = -14 \text{ V}$   
 $V_{\phi} = 0 \text{ to } -15 \text{ V}$ 

Conditions for the left-hand graph:

$$\begin{array}{l} f_S = 1 \text{ kHz} \\ V_S = -5, 2 \text{ V} \\ VDD = -15 \text{ V} \\ V13-16 = -14 \text{ V} \\ V_{\varphi} = 0 \text{ to } -15 \text{ V} \\ f_{\varphi} = 40 \text{ kHz} \end{array}$$



168

October 1975