# Design, Analysis and Simulation of an I/O Link Second interim report

Carsten Bruns & Jakob Toft

**Index Terms** 

High-Speed Data Links, Low-Power 10Gb/s link.



#### 1 CHOICE OF RX TOPOLOGY

 $\Gamma$  OR the receiver we made several choices with regard to what topology and types of elements to use. The general topology we chose to use for the receiver is depicted in figure 1.



Fig. 1: Transmitter top level topology

The choice of topology is based on the work in [1]. iiiiiii HEAD

#### 2 Performance results

TODO write sth here!

#### 3 RECEIVER SCHEMATICS

The top-level schematic of our receiver is shown in figure 2. It conists of two of the receiver slices shown in figure 4 and an input impedance tuning circuit shown in figure 3. Each slice consists of a track-and-hold (simply a transistor together with the input capacitance of the next stage), a variable offset amplifier (figure 5), a strongARM latch (figure 6) and a RS-flipflop like in figure 7 as final stage.

The input impedance tuning circuit consists of a fixed portion and switched resistors which are doubled in size between each bit. Same is true for the tuneable load in the voltage amplifier, here also each transistor width is doubled for the next bit.

The final used transistor scalings and control voltages are shown in table 1.

| type                                      | value               |
|-------------------------------------------|---------------------|
| termination resistor (fixed, parallel)    | $131\Omega$         |
| termination resistor (switched, smallest) | $220\Omega$         |
| termination nmos switch                   | $20\mu\mathrm{m}$   |
| track-and-hold pmos                       | $20\mu\mathrm{m}$   |
| VOA differential nmos                     | $2  \mu \mathrm{m}$ |
| VOA nmos current source                   | $16\mu\mathrm{m}$   |
| VOA load pmos (smallest)                  | 400 nm              |
| VOA pctl pass                             | $10\mu\mathrm{m}$   |
| pctl                                      | 757 mV              |
| nctl                                      | 320 mV              |
| strongARM clk nmos                        | $2  \mu \mathrm{m}$ |
| strongARM input nmos                      | $2\mu\mathrm{m}$    |
| strongARM inverter nmos                   | 300 nm              |
| strongARM inverter pmos                   | 600 nm              |
| strongARM reset pmos (output pull)        | 750 nm              |
| strongARM reset pmos (sense short)        | $1\mu\mathrm{m}$    |
| RS-flipflop nmos                          | $2  \mu \mathrm{m}$ |
| RS-flipflop pmos                          | $2\mu\mathrm{m}$    |

TABLE 1: Used transistor sizes



Fig. 2: Receiver top level circuit



Fig. 3: Receiver input impedance tuning circuit



Fig. 4: Receiver slice circuit



Fig. 5: Variable offset amplifier (buffer). The devices I4 and I5 are multiple p-channel transistors scaled in size connected like shown in part (b).



Fig. 6: StrongARM latch



Fig. 7: RS-FlipFlop

# 4 Performance results

TODO write sth here!

#### 5 Performance results

TODO write sth here!

#### 6 Performance results

ODO write sth here!

# 7 Performance results

TODO write sth here!

#### 8 Performance results

TODO write sth here!

# 9 Performance results

 $\mathbf{T}^{\mathsf{ODO}}$  write sth here!

# 10 Performance results

**T**ODO write sth here!

# 11 Performance results

TODO write sth here!

#### 12 Performance results

ODO write sth here!

# 13 BIBLIOGRAPHY

# **R**EFERENCES

[1] Frank OMahony.... A 47 10 Gb/s 1.4 mW/Gb/s Parallel Interface in 45 nm CMOS, 2010.