### SIMPLE PROCESSOR

LAB REPORT 5 FOR ECE327
DIGITAL SYSTEMS DESIGN

SUBMITTED BY

JULIAN COY

Undergraduate of Electrical & Computer Engineering
Clemson University

APRIL 28, 2014

### **Abstract**

A system that can perform different operations based on numerical operations considered a processor. Processors are the basic control units of all computing. The task of this lab was to implement a simple processor system. The first part of the lab was to build a processor that contained a full adder that was also capable of subtraction. Located in the processor were 8 16-bit registers, as well as other registers required by the system (in this lab, two were needed). The second part of the lab was to create a memory module that would feed the processor instructions by reading them sequentially from a ROM module. The final portion of the lab was to identify critical paths in the processor circuit and then postulate methods to obtain the maximum viable frequency.

Note: All clocks generated for simulation were built using Morten Zilmers clock gen package [1].

### Introduction

The purpose of this lab is to simulate a simple 16-bit processor. A diagram of the system can be seen in Figure 1.1. The full adder/subtracter and multiplexer will operate instantaneously and not need to be operated by a clock. The code for each module is provided in the code appendices at the end of the report.



Figure 1.1: Simple Processor

There are four main components to this design: the control state module, the registers, the multiplexer, and the full adder/subtracter. The IR register is similar to the other registers, but only stores a 9 bit value. The multiplexer logic is contained inside the control FSM due to it's simplicity.

### LAB 4 SYSTEM DESIGN - PART I

#### 1.1.1 REGISTER DESIGN

There are only two register prototypes in this design, and both are incredibly similar. Registers 0-7, A, and G are all 16 bit flip flops. They store a value on the rising edge of the clock only when their select line is driven high. The instruction register (IR) is the exact same as the others, but only utilizes 9 bit buses and storage.

The only real variation in the registers is their data line connections. Registers 0-7 feed from a 16 bit data bus and output to the multiplexer. Register A feeds from the data bus as well, but instead of the multiplexer, it outputs to the full adder/subtracter (adder). Register G's input is from the output of the adder unit and outputs back into the multiplexer. The most different of the connections is again for the IR. The IR captures the 9 MSBs of the data in (DIN) line. It also outputs its data directly to the control unit.

#### 1.1.2 TESTING OF THE REGISTERS

Due to the simplicity of the registers, only one unit test was required. Figure 1.3 shows the results of the testbench that was run on the register modules.



Figure 1.2: Register Loading Results

Notice that on the first rising edge of load, the input is immediately clocked into the output. The input signal changes during the load pulse, but since there is no rising edge no change occurs. The new value is then clocked in on the next rising edge.

### 1.2.1 FULL ADDER/SUBTRACTER DESIGN

The addition and subtraction module was designed with speed in mind. In order to achieve this, there would need to be no clock on the adder system. This means that an instantaneous design based upon gate logic would be optimal. The appendices show the code used to generate the instantaneous adder/subtracter logic.

#### 1.2.2 TESTING OF THE FULL ADDER/SUBTRACTER

Due to the simplicity of the registers, only one unit test was required. Figure 1.3 shows the test bench that was run on the register modules.



Figure 1.3: Register Loading Results

Notice that on the first rising edge of load, the input is immediately clocked into the output. The input signal changes during the load pulse, but since there is no rising edge no change occurs. The new value is then clocked in on the next rising edge.

#### 1.3.1 MULTIPLEXER DESIGN

The multiplexer was created by only one with statement inside the FSM logic. Due to it's simplicity it will not be discussed in this report. The code for the multiplexer can be seen on lines 90-100 of lab5.vhd contained in the appendices.

#### 1.3.2 TESTING OF THE MULTIPLEXER

No testing was required since the multiplexer was implemented as a built-in command in VHDL.

#### 1.4.1 CONTROL UNIT DESIGN

The control unit was the most complicated portion of this lab. The control unit maintained all interconnecting signal lines and program logic across 9 finite states. Most of the state logic for this lab was sequential, meaning that there were only a few logical branches spread throughout the states. Due to the linearity of the states, a state diagram was deemed unnecessary. The only branching occurs in the 4th state, D. If the branch is accepted the state returns to A, otherwise it continues on in a cyclic cycle.

The reason the processor required 9 states is mainly due to the shared register bus. This bus required multiple cycles during data transfers, so that data was not improperly sent or duplicated. It may have been possible to eliminate a few of these states, by creating a more robust multiplexer system that would keep the

bus from having collisions.

#### 1.4.2 TESTING OF THE CONTROL UNIT

The control unit testing was fairly simple. A few commands were sent to the data in line as the clock was cycled. The key component to this process was making sure the exact amount of clock cycles occurred based upon the data being processed. This is where the done signal came in handy. By using the done signal, it was much easier to track when to send new data to the processor. Figures 1.4 and 1.5 show the complete testing performed on the FSM logic.



Figure 1.4: FSM Test Part I

The test is fairly complicated, so it is easiest to simply examine the register values in the center. Notice the first instruction loaded is to store 0x0F0F into register 0. Then 0x000F is stores in register 2. The third instruction is to copy register 0 to register 5. Each of these instructions performed flawlessly, but they were all evenly spaced based on data reading. The next test shows the completion of the addition instruction that is given at the end of Figure 1.4.



Figure 1.5: FSM Test Part I

This test was a continuance of the previous test. Note that the new value stored into register 5 is the addition of register 5 and register 2. The final portion of this test bench was to then subtract register 0 from register 5. This then returns the original value of register 2 which is mathematically correct and verifies the functionality of the FSM logic.

### LAB 4 MEMORY DESIGN - PART II

#### 2.1.1 MEMORY UNIT DESIGN

The memory module was designed by using the Quartus II MegaWizard Plug-In. There was no coding required to complete the memory module. A 16 bit wide and 32 word deep read only memory (ROM) module was generated by the wizard. This system was then incorporated with the processor from part 1 as shown by Figure 2.6.



Figure 2.6: Memory and Processor

#### 2.1.2 TESTING OF THE MEMORY

A ROM instantiation file was created, called "inst\_mem.mif". This file was used to insert instructions into the memory of the ROM. A testbench was then created that would run memory clock (MClock) long enough to extract instruction data from the memory. The processor clock (PClock) would continue to run until the Done signal was asserted. Once the done signal was high, the process would start over with running the MClock to extract the next instruction. The results from the testbench are shown in Figure 2.7.



Figure 2.7: Memory and Processor

Note that as soon as the RESET\_B signal goes high, the DBUS\_B displays the instructions from memory in the order that they are coded into the inst\_mem.mif file. Each time a new instruction is loaded, the counter is increased. This allows the processor to know which location in memory is currently being executed. The entire instruction list can be found in Appendix B.

#### CRITICAL PATHS AND CONCLUSIONS - PART III

#### 3.1.1 CRITICAL PATHS

In order to best modify the processor for real world conditions, we need to identify the critical paths. By running the TimeQuest analyzer inside the Quartus II software suite, it was abundantly clear that the most critical path in this processor is the jump from state D to A. This is due to the branching nature of state D. One possible solution to shortening the path would be to reduce the logic it contains. This would require minimization of the logic inside the state machine and probably a redesign of the machine using architectural instead of behavioral models.

#### 3.1.2 CONCLUSIONS

In this lab, many components of VHDL and hardware design have come together to build an entire computer. Although the processor is simplistic in its functioning, adding additional operations would require only fairly simple modifications to the existing structure. This process is similar to the core concepts of any functioning processor on the market. Knowledge of this underlying truth is invaluable, and will greatly aid in any computer engineers understanding of computing machines and concepts.

### WORKS CITED

[1] M. Zilmer, "Clock Generator." Internet: http://stackoverflow.com/questions/17904514/vhdl-how-should-i-create-a-clock-in-a-testbench, 2013.

```
DEPTH = 32;
                          -- The size of data in bits
WIDTH = 16;
                          -- The size of memory in words
ADDRESS_RADIX = HEX;
                          -- The radix for address values
DATA_RADIX = BIN;
                          -- The radix for data values
CONTENT
                          -- start of (address : data pairs)
BEGIN
00 : 001000000000000; -- move data into reg0
01 : 0000000000000011; -- data to move is 0x0003
02 : 001010000000000; -- move data into reg2
03 : 0000000000000101; -- data to move is 0x0005
04 : 0001110000000000; -- move reg0 to reg7
05 : 0100111100000000; -- add reg7 to reg2 (3+5=8)
06 : 0010110000000000; -- move data into reg3
07 : 111111111111111; -- data to move is -1
08 : 001100000000000; -- move data into reg4
09 : 1111111111111110; -- data to move is -2
OA : 0001100110000000; -- move reg3 to reg6
OB : 0001011000000000; -- move reg4 to reg5
OC : 01001011000000000; -- add reg6 to reg 2 (8+(-1)=7)
OD: 0110101110000000; -- subtract reg7 from reg2 (7-3=4)
```

```
0E : 0100101010000000; -- add reg5 to reg2 (4+(-2)=2)
OF : 0110101110000000; -- subtract reg7 from reg2 (2-3=-1)
10 : 0110101110000000; -- subtract reg6 from reg2 (-1-(-1)=0)
11 : 0010110000000000; -- move data into reg3
12 : 000000000001111; -- data to move is 0x000F
13 : 001100000000000; -- move data into reg4
14 : 0000000011110000; -- data to move is 0x00F0
15 : 0011110000000000; -- move data into reg7
16 : 0000111100000000; -- data to move is 0x0F00
17 : 0011100000000000; -- move data into reg6
18 : 111100000000000; -- data to move is 0xF000
19 : 001000000000000; -- move data into reg0
1A : 000000000001111; -- data to move is 0x000F
1B : 0010100000000000; -- move data into reg2
1C : 0000000111111111; -- data to move is 0x00FF
1D : 0011010000000000; -- move data into reg5
1E : 1111111100000000; -- data to move is 0xFF00
1F : 0101010100000000; -- add reg2 to reg5 0xFF00+0x00FF
END;
```

### APPENDIX A: LAB5.VHDB

```
-- Lab 5 FSM Controller --
library ieee,work;
use ieee.std_logic_1164.all;
USE ieee.numeric_std.all;
use work.all;
entity lab5 is port (
 CLOCK : in std_logic;
 RUN : in std_logic;
 RESET : in std_logic;
 DIN : in std_logic_vector(15 downto 0);
 DBUS : buffer std_logic_vector (15 downto 0) := X"00000";
 DONE : out std_logic := '0');
end entity lab5;
architecture behav of lab5 is
  -- Schignuls
 signal loadreg0 : std_logic;
  signal loadreg1 : std_logic;
 signal loadreg2 : std_logic;
  signal loadreg3 : std_logic;
 signal loadreg4 : std_logic;
 signal loadreg5 : std_logic;
 signal loadreg6 : std_logic;
  signal loadreg7 : std_logic;
  signal loadregA : std_logic;
  signal loadregG : std_logic;
```

```
signal loadreg : std_logic_vector( 9 downto 0);
signal regA_out : std_logic_vector(15 downto 0);
signal regG_out : std_logic_vector(15 downto 0);
signal reg0_out : std_logic_vector(15 downto 0);
signal reg1_out : std_logic_vector(15 downto 0);
signal reg2_out : std_logic_vector(15 downto 0);
signal reg3_out : std_logic_vector(15 downto 0);
signal reg4_out : std_logic_vector(15 downto 0);
signal reg5_out : std_logic_vector(15 downto 0);
signal reg6_out : std_logic_vector(15 downto 0);
signal reg7_out : std_logic_vector(15 downto 0);
signal load_ir : std_logic;
signal ir_out : std_logic_vector( 8 downto 0);
signal sub_sig : std_logic;
signal overflow : std_logic; -- unused, but part of the adder design
signal addsub_o : std_logic_vector(15 downto 0);
signal mux_sel : std_logic_vector( 3 downto 0);
-- setup the states and state signals
type fsm is (A,B,C,D,E,F,G,H,I);
signal current, future : fsm;
component reg_16 is
port( load : in std_logic;
   input : in std_logic_vector(15 downto 0);
   output : out std_logic_vector(15 downto 0));
end component reg_16;
component reg_ir is
port( load : in std_logic;
   input : in std_logic_vector(15 downto 0);
   output : out std_logic_vector( 8 downto 0));
```

```
end component reg_ir;
  component addsub_16 is
 port ( subcont : in std_logic;
     carryo : out std_logic;
     inputa : in std_logic_vector(15 downto 0);
     inputb : in std_logic_vector(15 downto 0);
     output : out std_logic_vector(15 downto 0));
 end component addsub_16;
begin
  -- either continue operation or reset async-ly on active low
 cont_reset : process (RESET, CLOCK)
 begin
   if RESET = '0'
     then current <= A;</pre>
   elsif rising_edge(CLOCK)
     then current <= future;</pre>
   end if;
  end process cont_reset;
  -- build the mux using simple WITH-SELECT logic
 with mux_sel select DBUS <=</pre>
   reg0_out when "0000",
   reg1_out when "0001",
   reg2_out when "0010",
   reg3_out when "0011",
   reg4_out when "0100",
   reg5_out when "0101",
   reg6_out when "0110",
   reg7_out when "0111",
   regG_out when "1000",
   DIN when others;
  fsm_control : process (current, RUN)
 begin
```

```
case current is
-- oh god, here we go
 when A => -- static state
   if run = '0' then
     future <= A;
     loadreg <= "00000000000"; -- clear all register load lines</pre>
     load_ir <= '0';
     sub_sig <= '0';
   else
     future <= B;
     load_ir <= '1';
   end if;
   DONE <= '1';
  when B => -- load instruction
   DONE <= 'O';
   load_ir <= '0';
   future <= C;</pre>
 when C =>
   case ir_out(8 downto 6) is -- figure out what type of inst
     -- mv, add, or sub
     when "000"|"010"|"011" => -- select YYY from ir, store on bus
       mux_sel(3) <= '0';
       if ir_out(7) = '1' then
         mux_sel(2 downto 0) <= ir_out(5 downto 3);</pre>
       else
         mux_sel(2 downto 0) <= ir_out(2 downto 0);</pre>
       end if;
     -- mvi
     when others => -- select DIN, store on bus
       mux_sel <= "1111";</pre>
   end case;
   future <= D;</pre>
  when D =>
   case ir_out(8 downto 7) is
     -- mv or mvi
     when "00" => -- store bus into register XXX and finish
```

```
loadreg(to_integer(unsigned(ir_out(5 downto 3)))) <= '1'; -- please work</pre>
         future <= A;</pre>
       -- add or sub
       when others => -- otherwise store DBUS on A and continue
          loadreg(8) <= '1'; -- load regA</pre>
         future <= E;</pre>
     end case;
   when E \Rightarrow -- clear all flags so we don't double load
     loadreg <= "0000000000";</pre>
     future <= F;</pre>
   when F => -- since we know we're in a math inst,
     if ir_out(6) = '1' then -- we know were subtracting
       sub_sig <= '1';
     else -- or adding
       sub_sig <= '0';
     end if;
     mux_sel(3) <= '0'; -- now load YYY onto DBUS</pre>
     mux_sel(2 downto 0) <= ir_out(2 downto 0);</pre>
     future <= G;
   when G => -- store result in G
     loadreg(9) <= '1';
     future <= H;</pre>
   when H => -- load G on DBUS
     loadreg(9) <= '0';
     mux_sel <= "1000";</pre>
     future <= I;</pre>
   when I => -- save DBUS to XXX
     loadreg(to_integer(unsigned(ir_out(5 downto 3)))) <= '1';</pre>
     future <= A;
   when others =>
     future <= A;
 end case;
end process;
RegA : reg_16 PORT MAP (
 load => loadreg(8),
```

```
input => DBUS,
 output => regA_out
);
RegG : reg_16 PORT MAP (
 load => loadreg(9),
 input => addsub_o,
 output => regG_out
);
Reg0 : reg_16 PORT MAP (
 load => loadreg(0),
 input => DBUS,
 output => reg0_out
);
Reg1 : reg_16 PORT MAP (
 load => loadreg(1),
 input => DBUS,
 output => reg1_out
);
Reg2 : reg_16 PORT MAP (
 load => loadreg(2),
 input => DBUS,
 output => reg2_out
);
Reg3 : reg_16 PORT MAP (
 load => loadreg(3),
 input => DBUS,
 output => reg3_out
);
Reg4 : reg_16 PORT MAP (
 load => loadreg(4),
```

```
input => DBUS,
 output => reg4_out
);
Reg5 : reg_16 PORT MAP (
 load => loadreg(5),
 input => DBUS,
 output => reg5_out
);
Reg6 : reg_16 PORT MAP (
 load => loadreg(6),
 input => DBUS,
 output => reg6_out
);
Reg7 : reg_16 PORT MAP (
 load => loadreg(7),
 input => DBUS,
 output => reg7_out
);
IR : reg_ir PORT MAP (
 load => load_ir,
 input => DIN,
 output => ir_out
);
AddSub : addsub_16 PORT MAP (
  subcont => sub_sig,
 carryo => overflow,
 inputa => regA_out,
 inputb => DBUS,
 output => addsub_o
);
```

end architecture behav;

## APPENDIX A: ADDSUB<sub>1</sub>6.*vhd*

```
-- Full Add/Sub Prototype --
library ieee,work;
use ieee.std_logic_1164.all;
use work.all;
entity addsub_16 is
 generic(constant N: integer := 16);
 port( subcont : in std_logic;
     carryo : out std_logic;
     inputa : in std_logic_vector(N-1 downto 0);
     inputb : in std_logic_vector(N-1 downto 0);
     output : out std_logic_vector(N-1 downto 0));
end entity addsub_16;
architecture b_addsub_16 of addsub_16 is
 signal internal_carry : std_logic_vector(N downto 0);
 signal adjusted_value : std_logic_vector(N-1 downto 0);
begin
 internal_carry(0) <= '1' when (subcont = '1') else '0';</pre>
 carryo <= internal_carry(N);</pre>
 adder : for I in O to N-1 generate
   adjusted_value(I) <= inputb(I) xor subcont;</pre>
   -- calculate value (sum = a xor b xor carry)
   output(I) <= '1' when (</pre>
     inputa(I) = '1'
     xor internal_carry(I) = '1'
     xor adjusted_value(I) = '1')
```

```
else '0';
-- calculate next carry (next = (a and b) or (b and carry) or (carry and a))
internal_carry(I+1) <= '1' when (
        (inputa(I) = '1' and adjusted_value(I) = '1')
        or (adjusted_value(I) = '1' and internal_carry(I) = '1')
        or (internal_carry(I) = '1' and inputa(I) = '1'))
        else '0';
    end generate;
end architecture b_addsub_16;</pre>
```