

# UM1576 User manual

# Description of STM32W108xx Standard Peripheral Library

### Introduction

The STM32W108xx Standard Peripheral Library covers 3 abstraction levels, and includes:

- A complete register address mapping with all bits, bit fields and registers declared in C. This avoids
  a cumbersome task and more important, it brings the benefits of a bug free reference mapping file,
  speeding up the early project phase.
- A collection of routines and data structures covering all peripheral functions (drivers with common API). It can directly be used as a reference framework, since it also includes macros for supporting core-related intrinsic features, common constants, and definition of data types.
- A set of examples covering all available peripherals with template projects for the most common development tools. With the appropriate hardware evaluation board, this allows to get started with a brand-new micro within few hours.

Each driver consists of a set of functions covering all peripheral features. The development of each driver is driven by a common API (application programming interface) which standardizes the driver structure, the functions and the parameter names. The driver source code is developed in 'Strict ANSI-C' (relaxed ANSI-C for projects and example files). It is fully documented and is MISRA-C 2004 compliant. Writing the whole library in 'Strict ANSI-C' makes it independent from the development tools. Only the start-up files depend on the development tools. Thanks to the Standard Peripheral Library, low-level implementation details are transparent so that reusing code on a different MCU requires only to reconfigure the compiler. As a result, developers can easily migrate designs across the STM32 series to quickly bring product line extensions to market without any redesign. In addition, the library is built around a modular architecture that makes it easy to tailor and run it on the same MCU using hardware platforms different from ST evaluation boards.

The Standard Peripheral Library implements run-time failure detection by checking the input values for all library functions. Such dynamic checking contributes towards enhancing the robustness of the software. Run-time detection is suitable for user application development and debugging. It adds an overhead which can be removed from the final application code to minimize code size and execution speed. For more details refer to Section 1.1.5: "Run-time checking". Since the Standard Peripheral Library is generic and covers all peripheral features, the size and/or execution speed of the application code may not be optimized. For many applications, the library may be used as is.

The firmware library user manual is structured as follows:

- Document conventions, rules, architecture and overview of the Library package.
- How to use and customize the Library (step by step).
- Detailed description of each peripheral driver: configuration structure, functions and how to use the provided API to build your application.

The STM32W108xx Standard Peripheral Library will be referred to as Library throughout the document, unless otherwise specified.

**Table 1: Applicable products** 

| Туре             | Part numbers |
|------------------|--------------|
| Microcontrollers | STM32W108xx  |



October 2012 DocID023682 Rev 1 1/201

Contents UM1576

# **Contents**

| 1     | STM32V  | V108xx St  | tandard Peripheral Library                   | 10         |
|-------|---------|------------|----------------------------------------------|------------|
|       | 1.1     | Coding re  | ules and conventions                         | 10         |
|       |         | 1.1.1      | Acronyms                                     | 10         |
|       |         | 1.1.2      | Naming conventions                           | 10         |
|       |         | 1.1.3      | Coding rules                                 | 11         |
|       |         | 1.1.4      | Bit-Banding                                  | 14         |
|       |         | 1.1.5      | Run-time checking                            | 14         |
|       |         | 1.1.6      | MISRA-C 2004 compliance                      | 16         |
|       | 1.2     | Architect  | ure                                          | 18         |
|       | 1.3     | Package    | description                                  | 19         |
|       |         | 1.3.1      | Library folder structure                     | 20         |
|       |         | 1.3.2      | Project folder                               | 22         |
|       |         | 1.3.3      | Utilities folder                             | 24         |
|       | 1.4     | Supporte   | ed devices and development tools             | 24         |
|       |         | 1.4.1      | Supported_devices_and_development_Tools.dita | 24         |
|       |         | 1.4.2      | Supported development tools and compilers    | 25         |
| 2     | How to  | use and c  | customize the library                        | 26         |
|       | 2.1     | Library c  | onfiguration parameters                      | 26         |
|       | 2.2     | Library p  | rogramming model                             | 28         |
|       | 2.3     | Periphera  | al initialization and configuration          | 29         |
|       | 2.4     | How to ru  | un your first example                        | 30         |
|       |         | 2.4.1      | Prerequisites                                | 30         |
|       |         | 2.4.2      | Run your first example                       | 30         |
|       |         | 2.4.3      | Run a peripheral example                     | 31         |
|       | 2.5     | How to d   | evelop your first application                | 32         |
|       |         | 2.5.1      | Starting point                               | 32         |
|       |         | 2.5.2      | Library configuration parameters             | 32         |
|       |         | 2.5.3      | system_stm32w108xx.c                         | 33         |
|       |         | 2.5.4      | main.c                                       | 33         |
|       |         | 2.5.5      | mbxxx.c                                      | 33         |
| 3     | Analog- | to-digital | converter (ADC)                              | 35         |
|       | 3.1     | ADC Firm   | nware driver registers structures            | 35         |
|       |         | 3.1.1      | ADC_InitTypeDef                              | 35         |
|       |         | 3.1.2      | ADC_TypeDef                                  | 35         |
| 2/201 |         |            | DocID023682 Rev 1                            | <b>577</b> |

| UM1576 | Contents |
|--------|----------|
|        |          |

|   | 3.2      | ADC Firr   | nware driver API description                     | 36 |
|---|----------|------------|--------------------------------------------------|----|
|   |          | 3.2.1      | How to use this driver                           | 37 |
|   |          | 3.2.2      | Initialization and Control functions             | 37 |
|   |          | 3.2.3      | ADC channel Configuration functions              | 37 |
|   |          | 3.2.4      | DMA Configuration functions                      | 37 |
|   |          | 3.2.5      | Interrupts and flags management functions        | 37 |
|   |          | 3.2.6      | Initialization and configuration functions       | 38 |
|   |          | 3.2.7      | ADC channel configuration function               | 39 |
|   |          | 3.2.8      | Channel DMA configuration functions              | 40 |
|   |          | 3.2.9      | Interrupts and flags management functions        | 42 |
|   | 3.3      | ADC Firm   | nware driver defines                             | 44 |
|   |          | 3.3.1      | ADC                                              | 44 |
| 4 | Clock (C | CLK)       |                                                  | 50 |
|   | 4.1      | CLK Firm   | nware driver registers structures                | 50 |
|   |          | 4.1.1      | CLK_TypeDef                                      | 50 |
|   | 4.2      | CLK Firm   | nware driver API description                     | 51 |
|   |          | 4.2.1      | CLK specific features                            | 51 |
|   |          | 4.2.2      | Internal-external clocks configuration functions | 51 |
|   |          | 4.2.3      | Internal and external clocks                     | 51 |
|   | 4.3      | CLK Firm   | nware driver defines                             | 56 |
|   |          | 4.3.1      | CLK                                              | 56 |
| 5 | Externa  | l interrup | t (EXTI)                                         | 57 |
|   | 5.1      | EXTI Firr  | nware driver registers structures                | 57 |
|   |          | 5.1.1      | EXTI_InitTypeDef                                 | 57 |
|   |          | 5.1.2      | EXTI_TypeDef                                     | 57 |
|   | 5.2      | EXTI Firr  | nware driver API description                     | 58 |
|   |          | 5.2.1      | EXTI features                                    | 58 |
|   |          | 5.2.2      | How to use this driver                           | 58 |
|   |          | 5.2.3      | EXTI initialization and configuration functions  | 58 |
|   |          | 5.2.4      | EXTI interrupts and flags management functions   | 58 |
|   |          | 5.2.5      | EXTI Initialization and Configuration            | 59 |
|   |          | 5.2.6      | Interrupts and flags management functions        | 60 |
|   | 5.3      | EXTI Firr  | nware driver defines                             | 60 |
|   |          | 5.3.1      | EXTI                                             | 60 |
| 6 | FLASH    | Memory (   | FLASH)                                           | 64 |
|   | 6.1      | •          | irmware driver registers structures              |    |
|   | 011      | ,          |                                                  |    |

| Conte | nts      |            |                                             | UM1576     |
|-------|----------|------------|---------------------------------------------|------------|
|       |          | 6.1.1      | FLASH_TypeDef                               | 64         |
|       |          | 6.1.2      | OB_TypeDef                                  | 65         |
|       | 6.2      | FLASH F    | irmware driver API description              | 65         |
|       |          | 6.2.1      | How to use this driver                      | 65         |
|       |          | 6.2.2      | FLASH Interface configuration functions     | 66         |
|       |          | 6.2.3      | FLASH Memory Programming functions          | 66         |
|       |          | 6.2.4      | Option Bytes Programming functions          | 67         |
|       |          | 6.2.5      | Interrupts and flags management functions   | 67         |
|       |          | 6.2.6      | FLASH Interface configuration functions     | 67         |
|       |          | 6.2.7      | FLASH Memory Programming functions          | 68         |
|       |          | 6.2.8      | Option Bytes Programming functions          | 71         |
|       |          | 6.2.9      | Interrupts and flags management functions   | 73         |
|       | 6.3      | FLASH F    | irmware driver defines                      | 76         |
|       |          | 6.3.1      | FLASH                                       | 76         |
| 7     | General- | purpose    | I/Os (GPIO)                                 | 77         |
|       | 7.1      |            | nware driver registers structures           |            |
|       |          | 7.1.1      | GPIO_TypeDef                                | 77         |
|       |          | 7.1.2      | GPIO_InitTypeDef                            | 77         |
|       |          | 7.1.3      | GPIO_DBG_TypeDef                            | 78         |
|       | 7.2      | GPIO Firr  | nware driver API description                | 78         |
|       |          | 7.2.1      | How to use this driver                      |            |
|       |          | 7.2.2      | Initialization and Configuration            | 79         |
|       |          | 7.2.3      | GPIO Read and Write                         |            |
|       |          | 7.2.4      | GPIO wake and debug configuration functions | 79         |
|       |          | 7.2.5      | Initialization and Configuration            |            |
|       |          | 7.2.6      | GPIO Read and Write functions               | 81         |
|       |          | 7.2.7      | GPIO Wake and Debug Configuration functions | 84         |
|       | 7.3      | GPIO Firr  | nware driver defines                        | 86         |
|       |          | 7.3.1      | GPIO                                        | 86         |
| 8     | Power co | ontrol (P\ | VR)                                         |            |
|       | 8.1      | •          | nware driver registers structures           |            |
|       | 8.2      |            | EG_InitTypeDef                              |            |
|       |          |            | • •                                         |            |
|       | 8.3      |            | nware driver API description                |            |
|       |          | 8.3.1      | How to use this driver                      |            |
|       |          | 8.3.2      | Voltage Regulator control function          |            |
|       |          | 8.3.3      | WakeUp Pin-Source Configuration function    |            |
|       |          | 8.3.4      | DeepSleep mode function                     | 88         |
| 4/201 |          |            | DocID023682 Rev 1                           | <b>577</b> |

| UM1576 | Contents |
|--------|----------|
|        |          |

|               |           | 8.3.5       | WakeUp status function                                | 88         |
|---------------|-----------|-------------|-------------------------------------------------------|------------|
|               |           | 8.3.6       | Voltage Regulator control                             | 89         |
|               |           | 8.3.7       | WakeUp Pin_Source Configuration                       | 90         |
|               |           | 8.3.8       | DeepSleep mode                                        | 91         |
|               |           | 8.3.9       | WakeUp status                                         | 93         |
|               | 8.4       | PWR Firm    | nware driver defines                                  | 94         |
|               |           | 8.4.1       | PWR                                                   | 94         |
| 9             | Reset (R  | ST)         |                                                       | 95         |
|               | 9.1       | RST Firm    | ware driver registers structures                      | 95         |
|               |           | 9.1.1       | RST_TypeDef                                           |            |
|               | 9.2       | RST Firm    | ware driver API description                           |            |
|               |           | 9.2.1       | RST specific features                                 |            |
|               |           | 9.2.2       | RST_Group1                                            |            |
|               |           | 9.2.3       | RST_Group1                                            | 96         |
|               | 9.3       | RST Firm    | ware driver defines                                   | 96         |
|               |           | 9.3.1       | RST                                                   | 96         |
| 10            | Serial co | ontroller ( | SC)                                                   | 97         |
|               | 10.1      | -           | are driver registers structures                       |            |
|               | -         | 10.1.1      | SC_DMA_Channel_TypeDef                                |            |
|               |           | 10.1.2      | SC_DMA_InitTypeDef                                    |            |
|               |           | 10.1.3      | SC_DMA_TypeDef                                        | 98         |
|               |           | 10.1.4      | SC_I2C_TypeDef                                        | 98         |
|               |           | 10.1.5      | SC_IT_TypeDef                                         | 99         |
|               |           | 10.1.6      | SC_SPI_TypeDef                                        | 100        |
|               |           | 10.1.7      | SC_UART_TypeDef                                       | 100        |
|               |           | 10.1.8      | SPI_InitTypeDef                                       | 101        |
|               |           | 10.1.9      | UART_InitTypeDef                                      | 102        |
|               |           | 10.1.10     | I2C_InitTypeDef                                       | 103        |
|               | 10.2      | SC Firmw    | are driver API description                            | 103        |
|               |           | 10.2.1      | How to use this driver                                | 103        |
|               |           | 10.2.2      | Universal Asynchronous Receiver-Transmitter functions | 104        |
|               |           | 10.2.3      | Serial Peripheral Interface functions                 | 106        |
|               |           | 10.2.4      | Inter-Integrated Circuit functions                    | 108        |
|               |           | 10.2.5      | DMA transfers management functions                    | 109        |
|               |           | 10.2.6      | Universal Asynchronous Receiver_Transmitter communi   | cation 111 |
|               |           | 10.2.7      | Serial peripheral interface communication             |            |
|               |           | 10.2.8      | Inter-Integrated Circuit communication                | 123        |
| ( <del></del> |           |             | DocID023682 Rev 1                                     | 5/201      |
| <b></b>       |           |             | POUDOZ000Z I/E/L I                                    | 3/201      |

| Conte | nts       |           |                                           | UM1576     |
|-------|-----------|-----------|-------------------------------------------|------------|
|       |           | 10.2.9    | DMA transfers management                  | 129        |
|       | 10.3      | SC Firmwa | are driver defines                        | 134        |
|       |           | 10.3.1    | SC                                        | 134        |
| 11    | General-  | purpose t | imers (TIM)                               | 135        |
|       | 11.1      | TIM Firmw | are driver registers structures           | 135        |
|       |           | 11.1.1    | TIM_ICInitTypeDef                         |            |
|       |           | 11.1.2    | TIM_IT_TypeDef                            | 135        |
|       |           | 11.1.3    | TIM_OCInitTypeDef                         | 136        |
|       |           | 11.1.4    | TIM_TimeBaseInitTypeDef                   | 136        |
|       |           | 11.1.5    | TIM_TypeDef                               | 137        |
|       | 11.2      | TIM Firmw | vare driver API description               | 138        |
|       |           | 11.2.1    | How to use this driver                    | 138        |
|       |           | 11.2.2    | TimeBase management functions             | 139        |
|       |           | 11.2.3    | Output Compare management functions       | 140        |
|       |           | 11.2.4    | Input Capture management functions        | 141        |
|       |           | 11.2.5    | Interrupts and flags management functions | 142        |
|       |           | 11.2.6    | Clocks management functions               | 142        |
|       |           | 11.2.7    | Synchronization management functions      | 142        |
|       |           | 11.2.8    | Specific interface management functions   | 143        |
|       |           | 11.2.9    | Specific remapping management function    | 143        |
|       |           | 11.2.10   | TimeBase management functions             | 143        |
|       |           | 11.2.11   | Output Compare management functions       | 149        |
|       |           | 11.2.12   | Input Compare management functions        | 160        |
|       |           | 11.2.13   | Interrupts and flags management functions | 165        |
|       |           | 11.2.14   | Clock management functions                | 167        |
|       |           | 11.2.15   | Synchronization management functions      | 170        |
|       |           |           | Specific interface functions              |            |
|       |           | 11.2.17   | Specific remapping management function    | 173        |
|       | 11.3      | TIM Firmw | /are driver defines                       | 175        |
|       |           | 11.3.1    | TIM                                       | 175        |
| 12    | Sleep tin | ner (SLPT | IM)                                       | 184        |
|       | 12.1      | SLPTIM F  | irmware driver registers structures       | 184        |
|       |           | 12.1.1    | SLPTIM_InitTypeDef                        | 184        |
|       |           | 12.1.2    | SLPTMR_TypeDef                            | 184        |
|       | 12.2      | SLPTIM F  | irmware driver API description            |            |
|       |           | 12.2.1    | SLPTIM features                           |            |
|       |           | 12.2.2    | How to use this driver                    |            |
|       |           |           |                                           |            |
| 6/201 |           |           | DocID023682 Rev 1                         | <b>577</b> |

| 576      |                                        |                                                                                                                                                                                                    | Contents                           |
|----------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
|          | 12.2.3                                 | SLPTIM management functions                                                                                                                                                                        | 186                                |
|          | 12.2.4                                 | Interrupts and flags management functions                                                                                                                                                          | 186                                |
|          | 12.2.5                                 | SLPTIM management functions                                                                                                                                                                        | 187                                |
|          | 12.2.6                                 | Interrupts and flags management functions                                                                                                                                                          | 189                                |
| 12.3     | SLPTIM F                               | Firmware driver defines                                                                                                                                                                            | 192                                |
|          | 12.3.1                                 | SLPTIM                                                                                                                                                                                             | 192                                |
| Watchdo  | og timer (                             | WDG)                                                                                                                                                                                               | 196                                |
| 13.1     | WDG Firr                               | nware driver registers structures                                                                                                                                                                  | 196                                |
|          | 13.1.1                                 | WDG_TypeDef                                                                                                                                                                                        | 196                                |
| 13.2     | WDG Firr                               | nware driver API description                                                                                                                                                                       | 196                                |
|          | 13.2.1                                 | WDG features                                                                                                                                                                                       | 196                                |
|          | 13.2.2                                 | How to use this driver                                                                                                                                                                             | 196                                |
|          | 13.2.3                                 | WDG activation function                                                                                                                                                                            | 197                                |
|          | 13.2.4                                 | WDG activation function                                                                                                                                                                            | 197                                |
| 13.3     | WDG Firr                               | nware driver defines                                                                                                                                                                               | 199                                |
|          | 13.3.1                                 | WDG                                                                                                                                                                                                | 199                                |
| Revisior | history                                |                                                                                                                                                                                                    | 200                                |
|          | 12.3<br><b>Watchdo</b><br>13.1<br>13.2 | 12.2.3<br>12.2.4<br>12.2.5<br>12.2.6<br>12.3 SLPTIM F<br>12.3.1<br>Watchdog timer (<br>13.1 WDG Firm<br>13.1.1<br>13.2 WDG Firm<br>13.2.1<br>13.2.2<br>13.2.3<br>13.2.4<br>13.3 WDG Firm<br>13.3.1 | 12.2.3 SLPTIM management functions |

List of tables UM1576

# List of tables

| Table 1: List of abbreviations                            | 10  |
|-----------------------------------------------------------|-----|
| Table 2: MSIRA-C 2004 compliance matrix                   | 17  |
| Table 3: Description of CMSIS files                       | 21  |
| Table 4: STM32W108xx_StdPeriph_Driver files description   | 22  |
| Table 5: STM32W108xx_StdPeriph_Template files description | 23  |
| Table 6: Utilities/STM32_EVAL files description           |     |
| Table 7: Library configuration parameters                 | 26  |
| Table 8: SPI master mode                                  |     |
| Table 9: SPI slave mode                                   | 106 |
| Table 10: Revision history                                | 200 |

UM1576 List of figures

# **List of figures**

| Figure 1: Library architecture            | 18 |
|-------------------------------------------|----|
| Figure 2: Library package structure       |    |
| Figure 3: Library folder structure        |    |
| Figure 4: Project folder structure        |    |
| Figure 5: Utilities folder structure      |    |
| Figure 6: How to run a peripheral example |    |

57

# 1 STM32W108xx Standard Peripheral Library

## 1.1 Coding rules and conventions

The conventions used in the present user manual and in the library are described in the sections below.

## 1.1.1 Acronyms

Table 1: "List of abbreviations" describes the acronyms used in this document.

Table 1: List of abbreviations

| Acronym          | Peripheral / unit                           |
|------------------|---------------------------------------------|
| ADC              | Analog-to-digital                           |
| DMA              | DMA controller                              |
| EXTI             | External interrupt/event controller         |
| FLASH            | Flash memory                                |
| GPIO             | General purpose I/O                         |
| I <sup>2</sup> C | Inter-integrated circuit                    |
| NVIC             | Nested vectored interrupt controller        |
| PWR              | Power control                               |
| CLK              | Clock controller                            |
| SPI              | Serial peripheral interface                 |
| SysTick          | System tick timer                           |
| TIM              | General-purpose timer                       |
| UART             | Universal asynchronous receiver transmitter |
| WDG              | Watchdog                                    |

## 1.1.2 Naming conventions

The following naming conventions are used in the library:

- **PPP** refers to any peripheral acronym, for example **ADC**. See *Section 1.1:* "Coding rules and conventions" for more information.
- System and source/header file names are preceded by 'stm32w108xx\_', for example stm32w108xx\_conf.h.
- Constants used in one file are defined within this file. A constant used in more than one file is defined in a header file. All constants are written in upper case, except for peripheral driver function parameters.
- typedef variable names should be suffixed with \_TypeDef.
- Registers are considered as constants. In most cases, their name is in upper case and uses the same acronyms as in the STM32W108xx reference manual document.
- Peripheral registers are declared in the PPP\_TypeDef structure (e.g. ADC\_TypeDef) in stm32w108xx.h file.

- Almost all peripheral function names are preceded by the corresponding peripheral
  acronym in upper case followed by an underscore. The first letter in each word is in
  upper case, for example UART\_SendData. Only one underscore is allowed in a
  function name to separate the peripheral acronym from the rest of the function name.
- The structure containing the initialization parameters for the PPP peripheral are named PPP\_InitTypeDef (e.g. ADC\_InitTypeDef).
- The functions used to initialize the PPP peripheral according to parameters specified in PPP\_InitTypeDef are named PPP\_Init, e.g. ADC\_Init.
- The functions used to reset the PPP peripheral registers to their default values are named PPP\_DeInit, e.g. ADC\_DeInit.
- The functions used to fill the PPP\_InitTypeDef structure with the reset values of each member are named PPP\_StructInit, e.g. UART\_StructInit.
- The functions used to enable or disable the specified PPP peripheral are named PPP\_Cmd, for example UART\_Cmd.
- The functions used to enable or disable an interrupt source for the specified PPP peripheral are named **PPP ITConfig**, e.g. **UART ITConfig**.
- The functions used to check whether the specified PPP flag is set or reset are named PPP\_GetFlagStatus, e.g. I2C\_GetFlagStatus.
- The functions used to clear a PPP flag are named **PPP\_ClearFlag**, for example **FLASH\_ClearFlag**.
- The functions used to check whether the specified PPP interrupt has occurred or not are named **PPP\_GetITStatus**, e.g. **TIM\_GetITStatus**.
- The functions used to clear a PPP interrupt pending bit are named PPP\_ClearITPendingBit, e.g. I2C\_ClearITPendingBit.

## 1.1.3 Coding rules

This section describes the coding rules used in the library.

### General

- All codes should comply with ANSI C standard and should compile without warning under at least its main compiler. Any warnings that cannot be eliminated should be commented in the code.
- The library uses ANSI standard data types defined in the ANSI C header file <stdint.h>.
- The library has no blocking code and all required waiting loops (polling loops) are controlled by an expiry programmed timeout.

## Variable types

Specific variable types are already defined with a fixed type and size. These types are defined in the file stm32w108xx.h

```
typedef enum {
  RESET = 0,
  SET = !RESET
}
FlagStatus, ITStatus;

typedef enum {
  DISABLE = 0,
  ENABLE = !DISABLE
}
FunctionalState;

typedef enum {
```

```
ERROR = 0,
  SUCCESS = !ERROR
}
ErrorStatus;

typedef enum{
  Bit_RESET = 0,
    Bit_SET
}
BitAction;
```

## **Peripherals**

Pointers to peripherals are used to access the peripheral control registers. They point to data structures that represent the mapping of the peripheral control registers.

### Peripheral registers structure

stm32w108xx.h contains the definition of all peripheral register structures. The example below illustrates the TIM register structure declaration:

```
"/*----*/
typedef struct
   IO uint32 t CR1;
                                 /*!< TIM control register 1,
Address offset 0x00 */
  IO uint32 t CR2;
                                  /*!< TIM control register 2,
Address offset 0x04 */
 IO uint32 t SMCR;
                                  /*!< TIM slave Mode Control</pre>
               Address offset 0x08 */
register,
     uint32_t RESERVED0[2]; /*!< Reserved */</pre>
                                  /*!< TIM event generation
  IO uint32 t EGR;
register
                   Address offset 0x14 */
  IO uint32 t CCMR1;
                                  /*!< TIM capture/compare mode</pre>
register 1, Address offset 0x18 */
  IO uint32 t CCMR2;
                                  /*!< TIM capture/compare mode</pre>
register 2, Address offset 0x1C */
  IO uint32 t CCER;
                                  /*!< TIM capture/compare enable</pre>
register, Address offset 0x20 */
  IO uint32 t CNT;
                                  /*! < TIM counter register,
Address offset 0x24 */
  IO uint32 t PSC;
                                  /*!< TIM prescaler register,
Address offset 0x28 */
  IO uint32 t ARR;
                                  /*!< TIM auto-reload register,</pre>
Address offset 0x2C */
     uint32 t RESERVED1;
                                  /*!< Reserved */</pre>
   IO uint32 t CCR1;
                               /*!< TIM capture/compare register</pre>
1,Address offset 0x34 */
  IO uint32 t CCR2;
                               /*!< TIM capture/compare register</pre>
2,Address offset 0x38 */
  IO uint32 t CCR3;
                               /*!< TIM capture/compare register</pre>
3, Address offset 0x3C */
  IO uint32 t CCR4;
                               /*!< TIM capture/compare register</pre>
4, Address offset 0x40 */
     uint32 t RESERVED2[3];
                                  /*!< Reserved */</pre>
   IO uint32 t OR;
                                  /*!< TIM option register,
Address offset 0x50 */
```

```
} TIM_TypeDef;
```

The register names are the register acronyms written in upper case for each peripheral. RESERVEDi (I being an integer that indexes the reserved field) indicates a reserved field.

Each peripheral has several dedicated registers which contain different flags. Registers are defined within a dedicated structure for each peripheral. Flags are defined as acronyms written in upper case and preceded by '**PPP\_FLAG\_**'. The flag definition is adapted to each peripheral case and defined in stm3w108xx\_ppp.h.

## Peripheral declaration

All peripherals are declared in stm32w108xx.h. The following example shows the declaration of the TIM peripheral:

```
#define PERIPH BASE
                                      ((uint32 t)0x40000000)
/*!< Peripheral base address in the alias region */</pre>
#define TIM1 BASE
                                      (PERIPH BASE + 0 \times E000)
#define TIM2 BASE
                                      (PERIPH BASE + 0xF000)
#define TIM1 IT BASE
                                      (PERIPH BASE + 0xA800)
                                      (PERIPH BASE + 0xA804)
#define TIM2 IT BASE
#define TIM1
                                      ((TIM TypeDef *) TIM1 BASE)
#define TIM2
                                      ((TIM TypeDef *) TIM2 BASE)
#define TIM1 IT
                                   ((TIM IT TypeDef *) TIM1 IT BASE)
#define TIM2 IT
                                   ((TIM IT TypeDef *) TIM2 IT BASE)
```

TIMx\_BASE is the base address of a specific TIM and TIMx is a pointer to a register structure that refers to a specific TIM.

The peripheral registers are accessed as follows:

TIMx -> CR1 = 0x0001;

### Peripheral registers bits

All the peripheral registers bits are defined as constants in the stm32w108xx.h file. They are defined as acronyms written in upper-case into the form:

PPP\_<register\_name>\_<bit\_name>

### Example:

```
/***** Bit definition for TIM CR1 register *********/
#define TIM CR1 CEN ((uint32 t)0x0000001)
                                                  /*!< Counter
enable */
#define TIM CR1 UDIS
                             ((uint32 t)0x00000002)
                                                           /*!<
Update disable */
#define TIM CR1 URS
                             ((uint32 t)0x00000004)
                                                           /*!<
Update request source */
#define TIM CR1 OPM
                             ((uint32 t)0x00000008)
                                                           /*!<
One pulse mode */
                             ((uint32 t)0x00000010)
#define TIM CR1 DIR
                                                           /*!<
Direction */
#define TIM CR1 CMS
                              ((uint32 t)0x00000060)
                                                            /*!<
```

| CMS[1:0] bits #define TIM_CBit 0 */    | •                           | <pre>mode selection) */ ((uint32_t)0x00000020)</pre> | /*!< |
|----------------------------------------|-----------------------------|------------------------------------------------------|------|
| <pre>#define TIM_0 Bit 1 */</pre>      | CR1_CMS_1                   | ((uint32_t)0x00000040)                               | /*!< |
| #define TIM_0<br>Auto-reload Bu        | CR1_ARPE<br>affer enable */ | ((uint32_t)0x00000080)                               | /*!< |
| <pre>#define TIM_C CKD[1:0] bits</pre> | CR1_CKD (clock division)    | ((uint32_t)0x00000300) */                            | /*!< |
| <pre>#define TIM_C Bit 0 */</pre>      | CR1_CKD_0                   | ((uint32_t)0x00000100)                               | /*!< |
| <pre>#define TIM_0 Bit 1 */</pre>      | CR1_CKD_1                   | ((uint32_t)0x00000200)                               | /*!< |

#### 1.1.4 **Bit-Banding**

The Cortex-M3 memory map includes two bit-band memory regions. These regions map each word in an alias region of memory to a bit in a bit-band region of memory. Writing to a word in the alias region has the same effect as a read/modify/write operation on the targeted bit in the bit-band region.

All the STM32W108xx peripheral registers are mapped in a bit-band region. This feature is consequently intensively used in functions which perform single bit set/reset in order to reduce and optimize code size.

The sections below describe how the bit-band access is used in the Library.

## **Mapping formula**

The mapping formula shows how to link each word in the alias region to a corresponding target bit in the bit-band region. The mapping formula is given below:

```
bit word offset = (byte offset x 32) + (bit number \times 4)
bit word addr = bit band base + bit word offset
```

### where:

- bit word offset is the position of the target bit in the bit-band memory region
- bit word addr is the address of the word in the alias memory region that maps to the targeted bit.
- bit\_band\_base is the starting address of the alias region
- byte offset is the number of the byte in the bit-band region that contains the targeted
- bit\_number is the bit position (0-7) of the targeted bit.

#### 1.1.5 Run-time checking

The library implements run-time failure detection by checking the input values of all library functions. The run-time checking is achieved by using an assert param macro. This macro is used in all the library functions which have an input parameter. It allows checking that the input value lies within the parameter allowed values.

To enable the run-time checking, use the assert\_param macro, and leave the define USE FULL ASSERT uncommented in stm32w108xx conf.h file.

## Example: EXTI ClearFlag function

stm32w108xx\_exti.c:

```
void EXTI_ClearITPendingBit(uint32_t EXTI_IRQn)
{
  /* Check the parameters */
  assert_param(IS_EXTI_IRQ(EXTI_IRQn));
  EXTI->PR = (uint32_t)(1<< ((EXTI_IRQn & 0x000000F0) >>4));
}
```

### stm32w108xx\_exti.h:

```
/** @defgroup EXTI IRQ Sources
 * @ {
 */
#define EXTI IRQA
                        ((uint32 t)0x00000000)
                       ((uint32_t)0x00000010)
#define EXTI_IRQB
#define EXTI_IRQC
                       ((uint32_t)0x00000020)
                       ((uint32 t)0x00000031)
#define EXTI IRQD
#define IS EXTI IRQ(EXTI IRQ) (((EXTI IRQ) == EXTI IRQA) || \
                               ((EXTI IRQ) == EXTI IRQB) || \
                               ((EXTI IRQ) == EXTI IRQC) || \
                               ((EXTI IRQ) == EXTI IRQD))
/**
* @ }
```

If the expression passed to the **assert\_param** macro is false, the **assert\_failed** function is called and returns the name of the source file and the source line number of the call that failed. If the expression is true, no value is returned.

The assert\_param macro is implemented in stm32w108xx\_conf.h:

```
/* Exported macro -----*/
#ifdef USE FULL ASSERT
* @brief The assert param macro is used for function's
parameters check.
 * @param expr: If expr is false, it calls assert failed function
which reports
 * the name of the source file and the source line number of the
 * that failed. If expr is true, it returns no value.
 * @retval None
 */
 #define assert param(expr) ((expr) ? (void)0 :
assert_failed((uint8_t *)__FILE__, __LINE__))
/* Exported functions ----
 void assert failed(uint8 t* file, uint32 t line);
#else
 #define assert param(expr) ((void)0)
#endif /* USE FULL ASSERT */
#endif /*
```

The assert\_failed function is implemented in the main.c file or in any other user C file:

```
#ifdef USE_FULL_ASSERT
/**
  * @brief Reports the name of the source file and the source line
number
```

```
* where the assert_param error has occurred.
  * @param file: pointer to the source file name
  * @param line: assert_param error line source number
  * @retval None
  */
  void assert_failed(uint8_t* file, uint32_t line)
{
    /* User can add his own implementation to report the file name
    and line number */
    printf("\n\r Wrong parameter value detected on\r\n");
    printf(" file %s\r\n", file);
    printf(" line %d\r\n", line);
    /* Infinite loop */
    while (1)
    {
      }
}
#endif /* USE_FULL_ASSERT */
```

Because of the overhead it introduces, it is recommended to use run-time checking during application code development and debugging, and to remove it from the final application to improve code size and speed.

However if you want to keep this functionality in your final application, reuse the **assert\_param** macro defined within the library to test the parameter values before calling the library functions.

## 1.1.6 MISRA-C 2004 compliance

The C programming language is growing in importance for embedded systems. However, when it comes to developing code for safety-critical applications, this language has many drawbacks. There are several unspecified, implementation-defined, and undefined aspects of the C language that make it unsuited for developing safety-critical systems.

The Motor Industry Software Reliability Association's Guidelines for the use of the C language in critical systems (MISRA-C 2004 [1]) describe a subset of the C language well suited for developing safety-critical systems.

The STM32W108xx standard peripheral drivers (STM32W108xx\_StdPeriph\_Driver) have been developed to be MISRA-C 2004 compliant.

The following section describes how the StdPeriph\_Driver complies with MISRA-C 2004 (as described in section 4.4 Claiming compliance of the standard [1]):

- A compliance matrix has been completed which shows how compliance has been enforced.
- The whole STM32W108xx\_StdPeriph\_Driver C code is compliant with MISRA-C 2004 rules. Deviations are documented.
- A list of all instances of rules not being followed is being maintained, and for each instance there is an appropriately signed-off deviation.
- All the issues listed in section 4.2 "The programming language and coding context of the standard" [1], that need to be checked during the firmware development phase, have been addressed during the development of the STM32W108xx standard peripherals driver and appropriate measures have been taken.

## Compliance matrix

The compliance of the STM32W108xx standard peripherals driver (STM32W108xx\_StdPeriph\_Driver) with MISRA-C 2004 has been checked using the IAR

C/C++ Compiler for ARM. MISRA compliance applies only to STM32W108xx standard peripherals driver source file. Examples and project files are not MISRA compliant.

Two options are available for checking MISRA compliance:

- The compiler: IAR C/C++ Compiler for ARM V6.20
- Manual checking (code review)

The following table lists the MISCRA-C 2004 rules that are frequently violated in the code.

Table 2: MSIRA-C 2004 compliance matrix

| MISRA-C<br>2004 rule<br>number | Required/Advisory | Summary                                                                                                                                                       | Reason                                                                                           |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| 1.1                            | Required          | Compiler is configured to allow extensions - all code shall conform to ISO 9899 standard C, with no extensions permitted                                      | IAR compiler extensions are enabled. This was allowed to support new CMSIS types.                |
| 5.1                            | Required          | Identifiers (internal and external) shall not rely on significance of more than 31 characters                                                                 | Some long parameters names are defined for code readability.                                     |
| 8.1                            | Required          | No prototype seen - functions shall always have prototype declarations and the prototype shall be visible at both the function definition                     | This rule is violated as there is no function prototype forWFI andWFE macros in the CMSIS layer. |
| 10.1                           | Required          | The value of an expression of integer type shall not be implicitly converted to a different underlying type.                                                  | Complexity                                                                                       |
| 10.6                           | Required          | A 'U' suffix shall be applied to all constants of 'unsigned' type                                                                                             | The "stdint.h" defined types are used to be CMSIS compliant.                                     |
| 11.2                           | Required          | Conversions shall not be performed between a pointer to object and any type other than an integral type, another pointer to object type or a pointer to void. | Needed when addressing memory mapped registers                                                   |
| 11.3                           | Advisory          | A cast should not be performed between a pointer type and an integral type.                                                                                   | Needed when addressing memory mapped registers                                                   |
| 16.7                           | Advisory          | A pointer parameter in a function prototype should be declared as pointer to const if the pointer is not used to modify the addressed object.                 |                                                                                                  |
| 19.1                           | Advisory          | #include statements in a file shall only be<br>preceded by other preprocessor directives<br>or comments                                                       | This rule was violated to be in line with the CMSIS architecture.                                |

## How to check that your code is MISRA-C 2004 compliant

The default IAR project template provided with the STM32W108xx Standard Peripheral Library is already pre-configured for MISRA-C 2004 compliance. Then, the user has to enable the MISRA-C 2004 checker if needed.

To enable the IAR MISRA-C 2004 checker, go to Project->Options (ALT+F7) and then in "General Options" Category select the "MISRA-C:2004" tab and check the "Enable MISRA-C" box. With the default EWARM template project, all violated rules described above are unchecked.

To use the IAR MISRA-C Checker to verify that your code is MISRA-C 2004 compliant, please follow the following steps:

- Enable the IAR MISRA-C 2004 Checker
- Inside the core\_cm3.h file add the following directive "#pragma system\_include" to prevent the MISRA-C checker to check this file.
- 3. Uncomment the "USE\_FULL\_ASSERT" inside the STM32w108xx\_conf.h file



Only the STM32W108xx standard peripherals driver is MISRA-C 2004 Compliant.

[1] MISRA-C 2004 Guidelines for the use of the C language in critical systems, Motor Industry Software Reliability Association, October 2004

## 1.2 Architecture

The library is built around a modular programming model ensuring the independencies between the several components building the main application and allowing an easy porting on a large product range, evaluation boards and even the use of some integrated firmware components for other application with the minimum changes on the code of the common parts.

The following figure provides a global view of the STM32W108xx Standard Peripheral Library usage and interaction with other firmware components.



Figure 1: Library architecture

## HAL

HAL is a Hardware Abstraction Layer (HAL) that allows controlling the different STM32W108xx device's registers and features.

- CMSIS layer
  - Core Peripheral Access Layer: contains name definitions, address definitions and helper functions to access core registers and peripherals.
  - STM32W108xx Device Peripheral Access Layer: provides definitions for all the peripheral register's definitions, bits definitions and memory mapping for STM32W108xx devices.
- STM32W108xx standard peripheral driver that provides drivers and header files for all the peripherals. It uses CMSIS layer to access STM32W108xx registers.



### **BSP**

BSP is a board specific package (BSP) that implements an abstraction layer to interact with the Human Interface resources; buttons, LEDs and COM ports (UARTs) available on STMicroelectronics evaluation boards (MBxxx). A common API is provided to manage these different resources, and can be easily tailored to support any other development board, by just adapting the initialization routine.

## **Application layer**

The application layer consists of a set of examples covering all available peripherals with template projects for the most common development Tools. With the appropriate hardware evaluation board, this allows to get started with a brand new micro within few hours.

## 1.3 Package description

The Library is supplied in one single zip file. The extraction of the zip file generates one folder, STM32W108xx\_StdPeriph\_Lib\_VX.Y.Z, which contains the following subfolders:



Figure 2: Library package structure

1. VX.Y.Z refer to the library version, ex. V1.0.0

The library package consists of three main folders, described in *Section 1.3.1: "Library folder structure"* 

## 1.3.1 Library folder structure

This folder contains all CMSIS files and STM32W108xx Standard Peripheral Drivers.

The library folder structure is shown in the figure below:

Figure 3: Library folder structure



### **CMSIS** subfolder

This subfolder contains the STM32W108xx and Cortex-M3 CMSIS files:

- Cortex-M CMSIS files containing name definitions, address definitions and helper functions to access Cortex-M3 core registers and peripherals.
- STM32W108xx CMSIS files consist of:
  - stm32w108xx.h: this file contains the definitions of all peripheral registers, bits, and memory mapping for STM32W108xx devices.
  - system\_stm32w108xx.c/.h: this file contains the system clock configuration for STM32W108xx devices. It exports SystemInit() function which sets up the system clock source. This function is called at startup just after reset and before connecting to the main program. The call is made inside the startup\_stm32w108xx.s file.
  - startup\_stm32w108xx.s: this file contains the Cortex-M3 startup code and interrupt vectors for all STM32W108xx device interrupt handlers.

### STM32W108xx StdPeriph Driver subfolder

This subfolder contains all the subdirectories and files that make up the core of the library. They do not need to be modified by the user:

- inc subfolder contains the peripheral drivers header files.
- src subfolder contains the peripheral drivers source files.

Each peripheral has a source code file, stm32w108xx\_ppp.c, and a header file, stm32w108xx\_ppp.h. The stm32w108xx\_ppp.c file contains all the firmware functions required to use the PPP peripheral.

The library files are listed and described in details in the following tables.

**Table 3: Description of CMSIS files** 

| File name             | Description                                                                                                                                                                                                                                                    |  |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| core_cm3.c            | Defines several help functions to access Cortex-M3 core registers.                                                                                                                                                                                             |  |
| core_cm3.h            | Describes the data structures for the Cortex-M3 core peripherals and performs the address mapping of these structures. It also provides basic access to the Cortex-M3 core registers and core peripherals using efficient functions defined as static inline.  |  |
| stm32w108xx.h         | CMSIS Cortex-M3 STM32W108xx peripheral access layer header file.                                                                                                                                                                                               |  |
|                       | This file contains the definitions of all peripheral registers, bits, and memory mapping for STM32W108xx devices. It contains:                                                                                                                                 |  |
|                       | Configuration section allowing:                                                                                                                                                                                                                                |  |
|                       | To select the device used in the target application                                                                                                                                                                                                            |  |
|                       | <ul> <li>To use or not the peripheral drivers in your application<br/>code (meaning that the code is based on direct access<br/>to peripheral registers rather than drivers API). This<br/>option is controlled by #define<br/>USE_STDPERIPH_DRIVER</li> </ul> |  |
|                       | <ul> <li>To change few application-specific parameters such as<br/>the HSE crystal frequency</li> </ul>                                                                                                                                                        |  |
|                       | Data structures and address mapping for all peripherals                                                                                                                                                                                                        |  |
|                       | Peripheral registers declarations and bits definition                                                                                                                                                                                                          |  |
|                       | Macros to access peripheral registers hardware                                                                                                                                                                                                                 |  |
|                       | This file also contains the library release number defined by the define statementSTM32W108XX_STDPERIPH_VERSION                                                                                                                                                |  |
| system_stm32w108xx.c  | This file contains the system clock configuration for STM32W108xx devices. This file includes two functions and one global variable to be called from the user application:                                                                                    |  |
|                       | <ul> <li>SystemInit(): this function setups the system clock source.         This function is called at startup just after reset and before branch to the main program. The call is made inside the startup_stm32w108xx.s file.     </li> </ul>                |  |
|                       | SystemCoreClock: this variable contains the core clock. It can be used by the application code to set up the SysTick timer or configure other parameters.                                                                                                      |  |
|                       | SystemCoreClockUpdate(): this function updates the variable SystemCoreClock and must be called whenever the core clock is changed during program execution.                                                                                                    |  |
| system_stm32w108xx.h  | Header file for system_stm32w108xx.c                                                                                                                                                                                                                           |  |
| startup_stm32w108xx.s | Provides the Cortex-M3 startup code and interrupt vectors for all STM32W108xx device interrupt handlers. This module performs the following functions:                                                                                                         |  |

| File name | Description                                                                                                |  |
|-----------|------------------------------------------------------------------------------------------------------------|--|
|           | It sets the initial SP                                                                                     |  |
|           | It sets the initial PC == Reset_Handler                                                                    |  |
|           | It sets the vector table entries with the exceptions ISR address                                           |  |
|           | It branches tomain in the C library (which eventually calls main()). A file is provided for each compiler. |  |

Table 4: STM32W108xx\_StdPeriph\_Driver files description

| File name         | Description                                                                                                   |
|-------------------|---------------------------------------------------------------------------------------------------------------|
| stm32w108xx_ppp.c | Driver source code file of PPP peripheral coded in Strict ANSI-C, and independent from the development Tools. |
| stm32w108xx_ppp.h | Provides functions prototypes and variable definitions used within for stm32w108xx_ppp.c file                 |
| misc.c            | Provides all the miscellaneous firmware functions (add-on to CMSIS functions)                                 |
| misc.h            | Header for misc.c file                                                                                        |

## 1.3.2 Project folder

This folder contains template projects and peripheral examples. Its structure is shown in the figure below.

Figure 4: Project folder structure



## STM32W108xx\_StdPeriph\_Template subfolder

This subfolder contains standard template projects for the supported development tools that compile the needed STM32W108xx standard peripheral drivers plus all the user-modifiable files that are necessary to create a new project.

The files are listed and described in details in the following table.

Table 5: STM32W108xx\_StdPeriph\_Template files description

| File name            | Description                                                                                                                                                                                                                                                                 |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| main.c               | Template source file allowing starting a development from scratch using the library drivers.                                                                                                                                                                                |  |
| main.h               | header file for main.c                                                                                                                                                                                                                                                      |  |
| stm32w108xx_conf.h   | Header file allowing to enable/disable the peripheral drivers header files inclusion. This file can also be used to enable or disable the library run-time failure detection before compiling the firmware library drivers, through the preprocessor define USE_FULL_ASSERT |  |
| system_stm32w108xx.c | This file contains the system clock configuration for STM32W108xx devices. This file provides two functions and one global variable to be called from user application:                                                                                                     |  |
|                      | SystemInit(): this function sets up the system clock source. This function is called at startup just after reset and before branch to main program. This call is made inside the "startup_stm32w108xx.s" file.                                                              |  |
|                      | SystemCoreClock: this variable contains the core clock. It can be used by the user application to set up the SysTick timer or configure other parameters.                                                                                                                   |  |
|                      | SystemCoreClockUpdate(): this function updates the variable SystemCoreClock and must be called whenever the core clock is changed during program execution.                                                                                                                 |  |
| stm32w108xx_it.c     | Template source file containing the interrupt service routine (ISR) for Cortex-M3 exceptions. You can add additional ISR(s) for the used peripheral(s) (for the available peripheral interrupt handler name, please refer to the startup file startup_stm32w108xx.s).       |  |
| stm32w108xx_it.h     | Header file for stm32w108xx_it.c                                                                                                                                                                                                                                            |  |

## STM32W108xx\_StdPeriph\_Examples sub folder

This subfolder contains, for each peripheral, the minimum set of files needed to run a typical example on this peripheral. In addition to the user files described in the section above, each subfolder contains a readme.txt file describing the example and how to make it work.

For more details about the available examples within the library please refer to Library\_Examples.html file located in the root of this folder.

#### **Utilities folder** 1.3.3

This folder contains the abstraction layer allowing interacting with the human interface resources (buttons, LEDs and COM ports (UARTs)) available on STMicroelectronics evaluation boards. A common API is provided to manage these different resources. It can be easily tailored to support any other development board, by adapting the initialization routine.

Additional drivers are provided to manage the different memories and storage media available on these boards.

The Utilities folder structure is shown below.

Figure 5: Utilities folder structure



It contains common files and folder, plus a folder for STM32W108xx evaluation board files.

Table 6: Utilities/STM32\_EVAL files description

| File name            | Description                                                                                                         |
|----------------------|---------------------------------------------------------------------------------------------------------------------|
| mbxx.c               | This file provides a set of firmware functions to manage LEDs, pushbuttons, and COM ports.                          |
| mbxx.h               | Header file for mbxx.c.                                                                                             |
| mbxxx_i2c_ee.c       | This file provides a set of functions needed to manage an I2C M24LR64 mounted on an MBxxx board.                    |
| mbxxx_i2c_ee.h       | Header file for mbxxx_i2c_ee.c.                                                                                     |
| mbxxx_i2c_lis302dl.c | This file provides a set of functions needed to manage the LIS302DL MEMS accelerometer available on an MBxxx board. |
| mbxxx_i2c_lis302dl.h | Header file for mbxxx_i2c_lis302dl.c.                                                                               |
| mbxxx_adc_tsensor.c  | This file provides a set of functions needed to manage an ADC STLM20.                                               |
| mbxxx_adc_tsensor.h  | Header file for mbxxx_adc_tsensor.c.                                                                                |

### 1.4 Supported devices and development tools

#### 1.4.1 Supported\_devices\_and\_development\_Tools.dita

Supported devices

The library supports all STM32W108xx microcontroller memory and peripherals. By using this library moving the application firmware from one STM32W108xx device to another becomes straightforward.

The device part number is defined as follows in stm32w108xx.h file:



This define statement can be used at application level to configure the application firmware for STM32W108xx devices.

## 1.4.2 Supported development tools and compilers

STM32W108xx devices are supported by a full range of development solutions from lead suppliers that deliver start-to-finish control of application development from a single integrated development environment.

A template project is available for each development tool:

- IAR Embedded Workbench for ARM (EWARM) development tool
  - Compiler: IAR's C/C++
- Keil (MDK-ARM) development tool
  - Compiler: ARM C/C++ compiler
- TASKING VX-toolset for ARM Cortex-M3 development tool
  - Compiler: Tasking VX C/C++
- Raisonance IDE RIDE7 (RIDE) development tool
  - Compiler: GNU C/C++
- Atollic TrueSTUDIO STM32 (TrueSTUDIO) development tool
  - Compiler: GNU C/C++ .

Refer to the library release notes to know about the supported development tool.

# 2 How to use and customize the library

The following sections explain all the steps required to configure, customize, run your first example, and develop your application based on the library.

## 2.1 Library configuration parameters

The configuration interface allows customizing the library for your application. It is not mandatory to modify this configuration and you can use the default configuration without any modification.

To configure these parameters, you should enable, disable or modify some options by uncommenting, commenting or modifying the values of the related define statements as described in the table below.

Table 7: Library configuration parameters

| Parameter                                                     | File             | Description                                                                                                                                                                           |
|---------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STM32W108XX <sup>(1)</sup>                                    | stm3w108x<br>x.h | Default status: enabled  Defines the root number of STM3W108xx devices. This define statement can be used at application level to configure the application firmware for STM3W108xx.  |
| USE_STDPERIPH<br>_DRIVER <sup>(1)</sup>                       | stm3w108x<br>x.h | Default status: disabled  When disabled, the peripheral drivers are not included and the application code is based on direct access to peripherals registers.                         |
| HSE_VALUE                                                     | stm3w108x<br>x.h | Default value: 24 MHz  Defines the value of the external oscillator (HSE) expressed in Hz.  The user must adjust this define statement when using a different crystal value.          |
| HSE_STARTUP_<br>TIMEOUT                                       | stm3w108x<br>x.h | Default value: 0x0500  Defines the maximum external oscillator (HSE) startup timeout value. The user must adjust this define statement when using a different statement startup time. |
| HSI_VALUE                                                     | stm3w108x<br>x.h | Default value: 12 MHz  Defines the value of the internal oscillator (HSI) expressed in Hz.                                                                                            |
| MPU_PRESEN<br>T                                               | stm3w108x<br>x.h | These define statements are used by Cortex-M3 CMSIS layer to inform about the options supported by STM3W108xx devices:                                                                |
| NVIC_PRIO_BI<br>TS<br>Vendor_SysTick<br>Config<br>FPU_PRESENT |                  | <pre>#defineCM3_REV</pre>                                                                                                                                                             |

| Parameter                        | File                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                  |                              | #defineFPU_PRESENT 0 /*!< FPU is not present  They should not be modified by the user.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| USE_FULL_ASSE<br>RT              | stm3w108x<br>x_conf.h        | Default status: disabled  This define statement is used to enable or disable the library runtime failure detection before compiling the firmware library drivers. When enabled, the "assert_param" macro is expanded in the library drivers code.  Run-time detection can be used for user application development and debugging. It adds an overhead which can be removed from the final application code to minimize code size and maximize execution speed.                                                                     |
| Peripheral header file inclusion | stm3w108x<br>x_conf.h        | This file allows to enable/disable the inclusion of the peripheral driver header files. By default all header files are included.  #include "stm32w108xx_adc.h" #include "stm32w108xx_rst.h" #include "stm32w108xx_gpio.h" #include "stm32w108xx_exti.h" #include "stm32w108xx_sc.h" #include "stm32w108xx_flash.h" #include "stm32w108xx_tim.h" #include "stm32w108xx_wdg.h" #include "stm32w108xx_slptim.h" #include "stm32w108xx_pwr.h" #include "stm32w108xx_pwr.h" #include "stm32w108xx_clk.h" #include "stm32w108xx_misc.h" |
| VECT_TAB_OFFS<br>ET              | system_<br>stm32w108<br>xx.c | Default value: 0x00  Defines the vector table base offset. It must be a multiple of 0x200.  Use this define statement to build an application that will be loaded at an address different from the Flash memory base address (for example, when building an application to be loaded through inapplication programming (IAP) program).                                                                                                                                                                                             |

### Notes:

<sup>&</sup>lt;sup>(1)</sup>These define statements are declared in the compiler preprocessor section of the template projects provided within the library. As a consequence, you do not need to enable them in the corresponding header file.

## 2.2 Library programming model

## **Direct register Access**

This model is based on direct register access using the CMSIS layer. This layer provides the definition of all STM3W108xx peripheral registers and bits, as well as memory mapping.

The advantage of this approach if that the code produced is compact and efficient. The drawback is that the developer should know in details the peripheral operation, registers and bits meaning, and the configuration procedure. This task is time consuming, and might lead to programming errors, which may slow down the project development phase.

To use this model, proceed as follows:

- 1. Comment the line #define USE\_STDPERIPH\_DRIVER in stm32w108xx.h file. Make sure that this define statement is not defined in the compiler preprocessor section.
- 2. Use peripheral registers structure and bits definition available within *stm32w108xx.h* to build the application

## Peripheral driver access

In this model the application code uses the peripheral driver API to control the peripheral configuration and operation. It allows any device to be used in the user application without the need for in-depth study of each peripheral specification. As a result, using the peripheral drivers saves significant time that would otherwise be spent in coding, while reducing the application development and integration cost.

However, since the drivers are generic and cover all peripherals functionalities, the size and/or execution speed of the application code may not be optimized.

To use this model, proceed as follows:

- Add the line #define USE\_STDPERIPH\_DRIVER in the compiler preprocessor section or uncomment the line #define USE\_STDPERIPH\_DRIVER in stm32w108xx.h.
- 2. In stm32w108xx\_conf.h file, select the peripherals to include their header file (by default all header files are included in the template file)
- Use the peripheral drivers API provided by stm32w108xx\_ppp.h/.c files under Libraries\STM3W108xx\_StdPeriph\_Driver to build your application. For more information, refer to the detailed description of each peripheral driver.
- 4. In addition to the peripheral drivers, you can reuse/adapt the rich set of examples available within the library. This reduces your application development time and allows you to start within few hours.

For many applications, the peripheral drivers can be used as is. However, for applications having tough constraints in terms of code size and/or execution speed, these drivers should be used as reference on how to configure the peripherals and tailor them to specific application requirements, in combination with peripheral direct register access.

The application code performance in terms of size and/or speed depends also on the C compiler optimization settings. To help you make the application code smaller, faster or balanced between size and speed, fine tune the optimizations according to your application needs. For more information please refer to your C compiler documentation.

## 2.3 Peripheral initialization and configuration

This section describes step by step how to initialize and configure a peripheral. The peripheral is referred to as PPP.

In the main application file, declare a PPP\_InitTypeDef structure, for example:
 PPP InitTypeDef PPP InitStructure;

The PPP\_InitStructure is a working variable located in data memory area. It allows to initialize one or more PPP instances.

- 2. Fill the PPP\_InitStructure variable with the allowed values of the structure member. Two solutions are possible:
  - a. Configure the whole structure by following the procedure described below:

```
PPP_InitStructure.member1 = val1;
PPP_InitStructure.member2 = val2;
PPP_InitStructure.memberN = valN;
/* where N is the number of the structure members */
```

The previous initialization step can be merged in one single line to optimize the code size:

b. Configure only a few members of the structure: in this case modify the PPP\_InitStructure variable that has been already filled by a call to the PPP\_StructInit(..) function. This ensures that the other members of the PPP\_InitStructure variable are initialized to the appropriate values (in most cases their default values).

```
PPP_StructInit(&PPP_InitStructure);
PPP_InitStructure.memberX = valX;
PPP_InitStructure.memberY = valY;
/*where X and Y are the members the user wants to configure*/
```

3. Initialize the PPP peripheral by calling the **PPP\_Init(..)** function.

```
PPP Init(PPP, &PPP InitStructure);
```

4. At this stage the PPP peripheral is initialized and can be enabled by making a call to **PPP\_Cmd(..)** function.

```
PPP Cmd(PPP, ENABLE);
```

The PPP peripheral can then be used through a set of dedicated functions. These functions are specific to the peripheral. For more details refer to the peripheral driver chapter.

**PPP\_DeInit(..)** function can be used to set all PPP peripheral registers to their default values (only for debug purpose):

```
PPP DeInit(PPP);
```

To modify the peripheral settings after configuring it, you have to proceed as follows:

```
PPP_InitStucture.memberX = valX;
PPP_InitStructure.memberY = valY;
PPP_Init(PPP, &PPP_InitStructure);
/* where X and Y are the only members that user wants to modify*/
```

## 2.4 How to run your first example

The library provides a rich set of examples covering the main features of each peripheral. All the examples are independent from the development tools. These examples run on STMicroelectronics MBxxx evaluation board and can be easily tailored to any other supported device and development board. Only source files are provided for each example and user can tailor the provided project template to run the selected example with his preferred development Tool.

## 2.4.1 Prerequisites

- Latest release of documents and library.
   You can download the latest version of STM32W108xx related documents and library from STMicroelectronics web site: www.st.com/stm32
- 2. Hardware: to run the examples, you need an MBxxx evaluation board from STMicroelectronics or any other compatible hardware.
- 3. To use your own hardware, simply adapt the example hardware configuration to your platform.
- 4. Development tools Use your preferred development tool, MDK-ARM (Keil), EWARM (IAR), RIDE (Raisonance), TASKING or TrueSTUDIO (Atollic). Just check that the version you are using supports STM32W108xx devices (see section Section 1.4.2: "Supported development tools and compilers"

## 2.4.2 Run your first example

This section describes how to load and execute the template example (empty main.c) provided within the library.

To achieve this goal you have to proceed as described below:

- 1. Download and unzip the STM32W108xx\_StdPeriph\_Lib\_VX.Y.Z.zip in the folder of your choice.
- 2. Power-up the MBxxx evaluation board.
- 3. Connect your JTAG probe to the JTAG connector of the EVAL board and to the USB port of your PC. The MBxxx evaluation board features a build-in J-LINK debugger and programmer which makes the external hardware debuggers useless to load and debug your program. Simply select J-LINK as your debugger in your Development Tool configuration menu and connect the J2 to your host PC through an USB cable. Refer to your development tool documentation to know if it supports the J-LINK debugger.
- 4. Run the template example: go to STM32W108xx\_StdPeriph\_Lib\_VX.Y.Z\Projects\STM32W108xx\_StdPeriph\_Template folder, and proceed as follows depending on the development tool you are using:
  - a. EWARM
    - a. Open the EWARM\Project.eww workspace
    - b. Rebuild all files: Project->Rebuild all
    - c. Load project image: Project->Debug
    - d. Run program: Debug->Go(F5)
  - b. MDK-ARM
    - a. Open the MDK-ARM\Project.uvproj project
    - b. Rebuild all files: Project->Rebuild all target files
    - c. Load project image: Debug->Start/Stop Debug Session
    - d. Run program: Debug->Run (F5)
  - c. TrueSTUDIO
    - a. Open the TrueSTUDIO development tool.

- Click File->Switch Workspace->Other and browse to TrueSTUDIO workspace directory.
- Click File->Import, select General->Existing Projects into Workspace and then click Next.
- Browse to the TrueSTUDIO workspace directory and select the STM32W108xx evaluation project
- e. Rebuild all project files: Select the project in the "Project explorer" window then click on Project->build project menu.
- f. Run program: Select the project in the "Project explorer" window then click Run->Debug (F11)

### d. RIDE

- a. Open the Project.rprj project
- b. Rebuild all files: Project->build project
- c. Load project image: Debug->start(ctrl+D)
- d. Run program: Debug->Run(ctrl+F9)

### e. TASKING

- a. Open the TASKING toolchain.
- Click on File->Import, select General->'Existing Projects into Workspace' and click Next
- c. Browse to TASKING workspace directory and select the STM32W108xx evaluation project to configure the project for STM32W108xx devices
- d. Rebuild all project files by selecting the project in the "Project explorer" window and clicking on Project->build project menu
- e. Run the program by selecting the project in the "Project explorer" window and clicking Run->Debug (F11).

## 2.4.3 Run a peripheral example

Only the source files of the library peripheral examples are provided. You can tailor the project template provided to run the selected example with your development tool.

As an example, the following sequence is required to run the GPIO\_IOToggle example:

- Copy all source files from Project\STM32W108xx\_StdPeriph\_Examples\GPIO\GPIO\_IOToggle to the template folder under Project\STM32W108xx\_StdPeriph\_Templates (see *Figure 6: "How to run* a peripheral example").
- 2. Open your preferred development tool, and proceed as described in Section 2.4.2: "Run your first example"
- 3. If the example uses additional source files which are not included in the template project, add manually the files to the project source list. Refer to the readme.txt file of your example for more details.

Figure 6: How to run a peripheral example



## 2.5 How to develop your first application

This section describes all steps required for using and customizing the library to build an application from scratch. It gives a real example based on the requirements described below:

- MBxxx evaluation board used as reference hardware
- System clock configured to 24 MHz, with 1 Flash wait state
- EXTI\_IRQC (mapped to PB3) configured to generate an interrupt on each rising or falling edge
- In the interrupt routine, the 2 LEDs connected to specific GPIO pins are toggled
- When EXTI has been configured, a hardware interrupt (pushbutton S1 on the MB851 board) is generated on EXTI\_IRQC and makes LED1 and LED3 toggle.

## 2.5.1 Starting point

The example to start with is EXTI\_PushButton provided within the library package (\Projects\STM32W108xx\_StdPeriph\_Examples\EXTI\).

The template folder contains all the required template files as well as the project files for different development tools.

Reuse the template files as follow:

- main.c: first move the template main.c file to another location (to backup the template for future use), then create a new empty C file and rename it to main.c. This file will be used to implement the program code as described in the section below.
- stm32w108xx\_it.c: use this template file to add the code required to manage the EXTI Line interrupt.
- stm32w108xx it.h: use this template file to add the EXTI Line interrupt prototype.
- stm32w108\_conf.h: use this template file without any change
- system\_stm32w108xx.c: use the template file without any change

## 2.5.2 Library configuration parameters

To configure the library for your application, use the library default parameters as defined in *Table 7: "Library configuration parameters"* 

## 2.5.3 system\_stm32w108xx.c

This file contains the SystemInit() function that configures the system clock source. This function is called at startup just after reset and before branch to main program. This call is made inside the "startup\_stm32w108xx.s" file.

### 2.5.4 main.c

The main.c file calls the library driver functions to configure the EXTI, GPIO and NIVC peripherals.

Include the library and MBxxx evaluation board resources:

```
/* Includes -----*/
#if defined (USE_MB851_REVA_REVB) || defined (USE_MB851_REVC) ||
defined (USE_MB851_REVD)
    #include "mb851.h"
#elif defined (USE_MB954_REVA) || defined (USE_MB954_REVB) ||
defined (USE_MB954_REVC)
    #include "mb954.h"
#elif defined (USE_MB951)
    #include "mb951.h"
#elif defined (USE_MB950)
    #include "mb950.h"
#else
#error "Please select first the STM32W board to be used."
#endif /* USE_MB851_REVA_REVB or USE_MB851_REVC or USE_MB851_REVD*/
```

### 2.5.5 mbxxx.c

# Declare three structure variables, used to initialize the EXTI, GPIO and NIVC peripherals

```
/* Private typedef -----*/
EXTI_InitTypeDef EXTI_InitStructure;
GPIO_InitTypeDef GPIO_InitStructure;
NVIC InitTypeDef NVIC InitStructure;
```

### Configure Button pin as input

```
GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_PUD;
GPIO_InitStructure.GPIO_Pin = BUTTON_PIN[Button];
GPIO_Init(BUTTON_PORT[Button], &GPIO_InitStructure);
```

## Set pull-up on button I/O

```
GPIO SetBits(BUTTON PORT[Button], BUTTON_PIN[Button]);
```

### **Configure Button EXTI line**

```
EXTI_InitStructure.EXTI_Source = BUTTON_EXTI_SOURCE[Button];
EXTI_InitStructure.EXTI_IRQn = BUTTON_EXTI_IRQn[Button];
EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Falling_Edge;
EXTI_InitStructure.EXTI_LineCmd = ENABLE;
EXTI_InitStructure.EXTI_DigitalFilterCmd = ENABLE;
EXTI_Init(&EXTI_InitStructure);
```

## **Enable and set Button EXTI Interrupt to the lowest priority**

```
NVIC_InitStructure.NVIC_IRQChannel = BUTTON_IRQn[Button];
NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0x0F;
NVIC_InitStructure.NVIC_IRQChannelSubPriority = 0x0F;
NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
NVIC_Init(&NVIC_InitStructure);
```

### Configure LED1 and LED3 in output push-pull mode (main.c)

```
STM_EVAL_LEDInit(LED1);
STM_EVAL_LEDInit(LED3);
```

The stm32w108xx\_it.c file can be used to implement the EXTI Line interrupt service routine (ISR).

In "STM32W108xx Peripherals Interrupt Handlers" section, add the following code /\* stm32w108xx Peripherals Interrupt Handlers \*/ /\* Add here the Interrupt Handler for the used peripheral(s) \*/ /\* (PPP), for the available peripheral interrupt handler's \*/ /\* name please refer to the startup file(startup stm32w108xx.s)\*/ \* @brief This function handles IRQC interrupt request. \* @param None \* @retval None \*/ void EXTIC IRQHandler (void) while (STM EVAL PBGetState (BUTTON S1) != SET) if(EXTI GetITStatus(EXTI IRQC) == SET) /\* Toggle LED1 and LED3 I/O \*/ GPIO PORT[0]->ODR ^= BSRR VAL1; GPIO PORT[1]->ODR ^= BSRR VAL2; EXTI ClearITPendingBit (EXTI IRQC); }

2. In stm32w108xx \_it.h file add the EXTI Line ISR prototype as follows (just after the line void SysTick\_Handler(void); )

```
void EXTIC IRQHandler(void)
```

## 3 Analog-to-digital converter (ADC)

## 3.1 ADC Firmware driver registers structures

## 3.1.1 ADC\_InitTypeDef

ADC\_InitTypeDef is defined in the stm32w108xx\_adc.h

**Data Fields** 

- uint32\_t ADC\_Resolution
- uint32\_t ADC\_VoltageP
- uint32 t ADC VoltageN
- uint32\_t ADC\_Input
- uint32\_t ADC\_Clock
- uint32 t ADC DMAMode
- int32 t ADC Offset
- uint32 t ADC Gain

### **Field Documentation**

- uint32\_t ADC\_InitTypeDef::ADC\_Resolution
  - Selects the resolution of the conversion. This parameter can be a value of ADC Resolution
- uint32\_t ADC\_InitTypeDef::ADC\_VoltageP
  - Selects the voltage range for the P input channel. This parameter can be a Low voltage range or High voltage range
- uint32\_t ADC\_InitTypeDef::ADC\_VoltageN
  - Selects the voltage range for the N input channel. This parameter can be a Low voltage range or High voltage range
- uint32 t ADC InitTypeDef::ADC Input
  - Selects the channels. This parameter must range from 0x0 to 0x5 and from 0x9 to 0xB. The other values are reserved
- uint32 t ADC InitTypeDef::ADC Clock
  - Selects the ADC clock. This parameter must be 0 or 1
- uint32\_t ADC\_InitTypeDef::ADC\_DMAMode
  - Selects the ADC DMA mode. This parameter must be linear or auto wrap
- int32\_t ADC\_InitTypeDef::ADC\_Offset
  - Specifies the offset added to the basic ADC conversion result. This parameter must be 16 bits signed offset
- uint32\_t ADC\_InitTypeDef::ADC\_Gain
  - Specifies the gain factor that is multiplied by the offset-corrected ADC result to produce the output value. This parameter must be 16 bits unsigned gain

## 3.1.2 ADC\_TypeDef

ADC\_TypeDef is defined in the stm32w108xx.h

**Data Fields** 

- \_\_IO uint32\_t ISR
- uint32\_t RESERVED0
- \_\_IO uint32\_t IER
- uint32 t RESERVED1
- IO uint32 t CR
- \_\_IO uint32\_t OFFSETR
- \_\_IO uint32\_t GAINR
- \_\_IO uint32\_t DMACR
- IO uint32 t DMASR
- IO uint32 t DMAMSAR
- \_\_IO uint32\_t DMANDTR
- \_\_IO uint32\_t DMAMNAR
- IO uint32 t DMACNDTR

### **Field Documentation**

- \_\_IO uint32\_t ADC\_TypeDef::ISR
  - ADC Interrupt Status Register, Address offset: 0xA810
- uint32\_t ADC\_TypeDef::RESERVED0[15]
  - Reserved
- \_\_IO uint32\_t ADC\_TypeDef::IER
  - ADC Interrupt Enable Register, Address offset: 0xA850
- uint32\_t ADC\_TypeDef::RESERVED1[2540]
  - Reserved.
- \_\_IO uint32\_t ADC\_TypeDef::CR
  - ADC Configuration Register, Address offset: 0xD004
- \_\_IO uint32\_t ADC\_TypeDef::OFFSETR
  - ADC Offset Register, Address offset: 0xD008
- \_\_IO uint32\_t ADC\_TypeDef::GAINR
  - ADC Gain Register, Address offset: 0xD00C
- \_\_IO uint32\_t ADC\_TypeDef::DMACR
  - ADC DMA Configuration Register, Address offset: 0xD010
- \_\_IO uint32\_t ADC\_TypeDef::DMASR
  - ADC DMA Status Register, Address offset: 0xD014
- \_\_IO uint32\_t ADC\_TypeDef::DMAMSAR
  - ADC DMA Memory Start Address Register, Address offset: 0xD018
- \_\_IO uint32\_t ADC\_TypeDef::DMANDTR
  - ADC DMA Number of Data Register, Address offset: 0xD01C
- \_\_IO uint32\_t ADC\_TypeDef::DMAMNAR
  - ADC DMA Memory Next Address Register, Address offset: 0xD020
- \_\_IO uint32\_t ADC\_TypeDef::DMACNDTR
  - ADC DMA Channel Number of Data Register, Address offset: 0xD024

## 3.2 ADC Firmware driver API description

The following section lists the various functions of the ADC library.

### 3.2.1 How to use this driver

- 1. Configure GPIO pins to be used by the ADC in analog mode.
- 2. Configure the voltage reference (internal or external).
- 3. Set the offset and gain values.
- Reset the ADC DMA, define the DMA buffer, and start the DMA in the proper transfer mode.
- 5. Write the ADC configuration register to define the inputs, voltage range, sample time and start the conversions.

### 3.2.2 Initialization and Control functions

This section provides functions allowing to:

- Initialize and configure the ADC
- ADC Conversion Resolution (5bits --> 12bits)
- Enable or disable the ADC peripheral
- ADC DeInit()
- ADC\_Init()
- ADC\_StructInit()
- ADC\_Cmd()

### 3.2.3 ADC channel Configuration functions

This section provides function allowing to configure the ADC channels

ADC\_ChannelConfig()

## 3.2.4 DMA Configuration functions

This section provides functions allowing to:

- initialize and configure the DMA
- reset and enable the DMA
- ADC\_DMA\_Config()
- ADC DMA ChannelLoadEnable()
- ADC\_DMA\_ChannelReset()
- ADC\_DMA\_GetNextAddress()
- ADC\_DMA\_GetCounter()

### 3.2.5 Interrupts and flags management functions

This section provides functions allowing to:

- configure the ADC Interrupts and to get the status and clear flags and Interrupts pending bits.
- get the status of DMA and clear flags

### Flags and Interrupts for ADC

- Flags:
  - a. ADC\_IT\_DMABHF: DMA buffer half full interrupt pending
  - b. ADC\_IT\_DMABF: DMA buffer full interrupt pending
  - c. ADC\_IT\_SAT: Gain correction saturation interrupt pending
  - d. ADC\_IT\_DMAOVF: DMA buffer overflow interrupt pending
- Interrupts:
  - a. ADC\_IT\_DMABHF: DMA buffer half full interrupt enable
  - b. ADC\_IT\_DMABF: DMA buffer full interrupt enable
  - c. ADC\_IT\_SAT: Gain correction saturation interrupt enable
  - d. ADC\_IT\_DMAOVF: DMA buffer overflow interrupt enable

### Flags for ADC\_DMA

- Flags:
  - a. ADC\_FLAG\_ACT: DMA active
  - b. ADC\_FLAG\_OVF: DMA over flow
- ADC\_ITConfig()
- ADC\_DMA\_GetFlagStatus()
- ADC\_GetITStatus()
- ADC ClearITPendingBit()

# 3.2.6 Initialization and configuration functions

### 3.2.6.1 **ADC\_Delnit**

Function Name void ADC Delnit (void)

None.

Function Description Deinitializes ADC peripheral registers to their default reset values.

Parameters • None.
Return values • None.

### 3.2.6.2 ADC\_Init

Notes

Function Name void ADC\_Init ( ADC\_InitTypeDef \* ADC\_InitStruct)

Function Description Initializes the ADC peripheral according to the specified

parameters in the ADC\_InitStruct.

| U | M | 1 | 5 | 7 | 6 |
|---|---|---|---|---|---|
|   |   |   |   |   |   |

| <ul> <li>ADC_InitStruct: pointer to ADC_InitTypeDef structure that<br/>contains the configuration information for the ADC peripheral.</li> </ul> |
|--------------------------------------------------------------------------------------------------------------------------------------------------|
| None.                                                                                                                                            |
| None.                                                                                                                                            |
|                                                                                                                                                  |

# 3.2.6.3 ADC\_StructInit

| Function Name        | void ADC_StructInit ( ADC_InitTypeDef * ADC_InitStruct)                                                   |
|----------------------|-----------------------------------------------------------------------------------------------------------|
| Function Description | Fills each ADC_InitStruct member with its default value.                                                  |
| Parameters           | <ul> <li>ADC_InitStruct: pointer to a ADC_InitTypeDef structure<br/>which will be initialized.</li> </ul> |
| Return values        | None.                                                                                                     |
| Notes                | None.                                                                                                     |

# 3.2.6.4 ADC\_Cmd

| Function Name        | void ADC_Cmd ( FunctionalState NewState)                                                      |  |
|----------------------|-----------------------------------------------------------------------------------------------|--|
| Function Description | Enables or disables the specified ADC peripheral.                                             |  |
| Parameters           | • <b>NewState:</b> new state of the ADC peripheral. This parameter can be: ENABLE or DISABLE. |  |
| Return values        | None.                                                                                         |  |
| Notes                | None.                                                                                         |  |

# 3.2.7 ADC channel configuration function

# 3.2.7.1 ADC\_ChannelConfig

Function Name void ADC\_ChannelConfig ( uint32\_t ADC\_Channels)

**Function Description** 

Selects the ADC channel.

### **Parameters**

- ADC\_Channels: specifies the ADC channel This parameter can be one of the following values:
  - ADC\_SOURCE\_ADC0\_VREF2 :
  - ADC SOURCE ADC0 GND:
  - ADC\_SOURCE\_ADC1\_VREF2:
  - ADC\_SOURCE\_ADC1\_GND :
  - ADC\_SOURCE\_ADC2\_VREF2 :
  - ADC\_SOURCE\_ADC2\_GND :
  - ADC\_SOURCE\_ADC3\_VREF2 :
  - ADC\_SOURCE\_ADC3\_GND:
  - ADC\_SOURCE\_ADC4\_VREF2 :
  - ADC\_SOURCE\_ADC5\_VREF2 :
  - ADC\_SOURCE\_ADC1\_ADC0:
  - ADC\_SOURCE\_ADC0\_ADC1 :
  - ADC\_SOURCE\_ADC3\_ADC2 :
  - ADC\_SOURCE\_ADC2\_ADC3 :ADC\_SOURCE\_ADC5\_ADC4 :
  - ADC\_SOURCE\_GND\_VREF2:
  - ADC\_SOURCE\_VGND:
  - ADC\_SOURCE\_VREF\_VREF2 :
  - ADC\_SOURCE\_VREF:

Return values

None.

Notes

None.

# 3.2.8 Channel DMA configuration functions

### 3.2.8.1 ADC\_DMA\_Config

Function Name void ADC\_DMA\_Config ( uint32\_t ADC\_DMABeg, uint32\_t

ADC\_DMASize)

Function Description

Selects the specified DMA configuration.

**Parameters** 

- ADC\_DMABeg: specifies the ADC buffer start address
- ADC\_DMASize : specifies the ADC buffer size

Return values

None.

Notes

None.

### 3.2.8.2 ADC DMA ChannelLoadEnable

Function Name void ADC\_DMA\_ChannelLoadEnable (void)

Function Description Enables specified ADC DMA Channel.

Parameters • None.
Return values • None.
Notes • None.

### 3.2.8.3 ADC\_DMA\_ChannelReset

Function Name void ADC\_DMA\_ChannelReset (void)

Function Description Reset specified ADC DMA.

Parameters • None.
Return values • None.
Notes • None.

### 3.2.8.4 ADC\_DMA\_GetNextAddress

Function Name uint32\_t ADC\_DMA\_GetNextAddress ( void )

Function Description Gets the location that will be written next by the DMA.

Parameters • None.

Return values • the current DMA address

Notes • None.

#### 3.2.8.5 **ADC DMA GetCounter**

uint32\_t ADC\_DMA\_GetCounter (void) **Function Name** 

**Function Description** Gets the number of 16-bit conversion results that have been

written to the buffer.

**Parameters** None.

Return values The number of conversions

Notes None.

#### 3.2.9 Interrupts and flags management functions

#### 3.2.9.1 ADC\_ITConfig

**Function Name** void ADC\_ITConfig ( uint32\_t ADC\_IT, FunctionalState NewState)

**Function Description** 

Enables or disables the specified ADC interrupts.

**Parameters** 

- ADC\_IT: specifies the ADC interrupt sources to be enabled or disabled This parameter can be one of the following values:
  - ADC\_IT\_DMABHF: DMA buffer half full interrupt enable
  - ADC\_IT\_DMABF: DMA buffer full interrupt enable
  - ADC\_IT\_SAT: Gain correction saturation interrupt enable
  - **ADC\_IT\_DMAOVF**: DMA buffer overflow interrupt enable
- NewState: new state of the specified ADC interrupts This parameter can be: ENABLE or DISABLE

Return values

None.

Notes None.

### 3.2.9.2 ADC DMA GetFlagStatus

Function Name FlagStatus ADC\_DMA\_GetFlagStatus ( uint32\_t

ADC\_DMA\_FLAG)

Function Description Checks whether the specified ADC interrupt has occurred or not.

• ADC\_DMA\_FLAG: specifies the flag to check This parameter can be one of the following values:

ADC\_FLAG\_ACT: DMA active
 ADC\_FLAG\_OVF: DMA over flow

Return values • The new state of ADC\_DMA\_FLAG (SET or RESET).

Notes 

None.

### 3.2.9.3 ADC\_GetITStatus

Function Name ITStatus ADC\_GetITStatus ( uint32\_t ADC\_IT)

Function Description Checks whether the specified ADC pending interrupt has occurred

or not.

• ADC\_IT: specifies the flag to check This parameter can be

one of the following values:

ADC\_IT\_DMABHF: DMA buffer half full interrupt pending

ADC\_IT\_DMABF: DMA buffer full interrupt pending

ADC\_IT\_SAT: Gain correction saturation interrupt

pending

ADC\_IT\_DMAOVF: DMA buffer overflow interrupt

pending

Return values • The new state of ADC\_IT (SET or RESET)

Notes • None.

# 3.2.9.4 ADC\_ClearITPendingBit

Function Name void ADC\_ClearITPendingBit ( uint32\_t ADC\_IT)

Function Description Clears the ADC interrupt pending bits.

- ADC\_IT: specifies the flag to clear This parameter can be one of the following values:
  - ADC\_IT\_DMABHF: DMA buffer half full interrupt pending
  - ADC\_IT\_DMABF: DMA buffer full interrupt pending
  - ADC\_IT\_SAT: Gain correction saturation interrupt pending
  - ADC\_IT\_DMAOVF: DMA buffer overflow interrupt pending

Return values

- None.
- Notes
- None.

## 3.3 ADC Firmware driver defines

### 3.3.1 ADC

ADC

# ADC\_Channels

- #define: ADC\_MUX\_ADC0 ((uint32\_t)0x00000000)
- #define: ADC\_MUX\_ADC1 ((uint32\_t)0x00000001)
- #define: ADC\_MUX\_ADC2 ((uint32\_t)0x00000002)
- #define: ADC\_MUX\_ADC3 ((uint32\_t)0x00000003)
- #define: ADC\_MUX\_ADC4 ((uint32\_t)0x00000004)
- #define: ADC\_MUX\_ADC5 ((uint32\_t)0x00000005)
- #define: ADC\_MUX\_GND ((uint32\_t)0x00000008)

- #define: ADC\_MUX\_VREF2 ((uint32\_t)0x00000009)
- #define: *ADC\_MUX\_VREF ((uint32\_t)0x0000000A)*
- #define: *ADC\_MUX\_VREG2 ((uint32\_t)0x0000000B)*
- #define: *ADC\_MUXN\_BITS* ((uint32\_t)0x00000004)
- #define: ADC\_SOURCE\_ADC0\_VREF2 ((ADC\_MUX\_ADC0 << ADC\_MUXN\_BITS) | ADC\_MUX\_VREF2)
- #define: ADC\_SOURCE\_ADC0\_GND ((ADC\_MUX\_ADC0 << ADC\_MUXN\_BITS) / ADC\_MUX\_GND)
- #define: ADC\_SOURCE\_ADC1\_VREF2 ((ADC\_MUX\_ADC1 << ADC\_MUXN\_BITS) | ADC\_MUX\_VREF2)
- #define: ADC\_SOURCE\_ADC1\_GND ((ADC\_MUX\_ADC1 << ADC\_MUXN\_BITS) / ADC\_MUX\_GND)

- #define: ADC\_SOURCE\_ADC3\_VREF2 ((ADC\_MUX\_ADC3 << ADC\_MUXN\_BITS) | ADC\_MUX\_VREF2)

- #define: ADC\_SOURCE\_ADC3\_GND ((ADC\_MUX\_ADC3 << ADC\_MUXN\_BITS) / ADC\_MUX\_GND)
- #define: ADC\_SOURCE\_ADC4\_VREF2 ((ADC\_MUX\_ADC4 << ADC\_MUXN\_BITS) | ADC\_MUX\_VREF2)
- #define: ADC\_SOURCE\_ADC5\_VREF2 ((ADC\_MUX\_ADC5 << ADC\_MUXN\_BITS) | ADC\_MUX\_VREF2)
- #define: ADC\_SOURCE\_ADC1\_ADC0 ((ADC\_MUX\_ADC1 << ADC\_MUXN\_BITS) / ADC\_MUX\_ADC0)
- #define: ADC\_SOURCE\_ADC0\_ADC1 ((ADC\_MUX\_ADC1 << ADC\_MUXN\_BITS) / ADC\_MUX\_ADC0)
- #define: ADC\_SOURCE\_ADC3\_ADC2 ((ADC\_MUX\_ADC3 << ADC\_MUXN\_BITS) / ADC\_MUX\_ADC2)
- #define: ADC\_SOURCE\_ADC2\_ADC3 ((ADC\_MUX\_ADC3 << ADC\_MUXN\_BITS) / ADC\_MUX\_ADC2)
- #define: ADC\_SOURCE\_ADC5\_ADC4 ((ADC\_MUX\_ADC5 << ADC\_MUXN\_BITS) / ADC\_MUX\_ADC4)
- #define: ADC\_SOURCE\_GND\_VREF2 ((ADC\_MUX\_GND << ADC\_MUXN\_BITS) / ADC\_MUX\_VREF2)
- #define: ADC\_SOURCE\_GND ((ADC\_MUX\_GND << ADC\_MUXN\_BITS) / ADC\_MUX\_GND)

- #define: ADC\_SOURCE\_VREF\_VREF2 ((ADC\_MUX\_VREF << ADC\_MUXN\_BITS) | ADC\_MUX\_VREF2)
- #define: ADC\_SOURCE\_VREF ((ADC\_MUX\_VREF << ADC\_MUXN\_BITS) | ADC\_MUX\_GND)
- #define: ADC\_SOURCE\_VREF2\_VREF2 ((ADC\_MUX\_VREF2 << ADC\_MUXN\_BITS) | ADC\_MUX\_VREF2)
- #define: ADC\_SOURCE\_VREF2 ((ADC\_MUX\_VREF2 << ADC\_MUXN\_BITS) / ADC\_MUX\_GND)
- #define: ADC\_SOURCE\_VREG2\_VREF2 ((ADC\_MUX\_VREG2 << ADC\_MUXN\_BITS) | ADC\_MUX\_VREF2)
- #define: ADC\_SOURCE\_VDD\_GND ((ADC\_MUX\_VREG2 << ADC\_MUXN\_BITS) / ADC\_MUX\_GND)

### ADC\_clock

- #define: ADC\_Clock\_1MHz ADC\_CR\_CLK
- #define: **ADC\_Clock\_6MHz 0x00000000**

### ADC\_DMAMode

- #define: ADC\_DMAMode\_Linear ((uint32\_t)0x00000000)
- #define: ADC\_DMAMode\_AutoWrap ((uint32\_t)0x00000002)

### ADC\_DMA\_flags\_definition

- #define: ADC\_FLAG\_ACT ((uint32\_t)0x00000001)
- #define: *ADC\_FLAG\_OVF ((uint32\_t)0x00000002)*

### ADC\_interrupts\_definition

- #define: *ADC\_IT\_DMABHF* ((uint32\_t)0x00000002)
- #define: ADC\_IT\_DMABF ((uint32\_t)0x00000004)
- #define: ADC\_IT\_SAT ((uint32\_t)0x00000008)
- #define: *ADC\_IT\_DMAOVF* ((uint32\_t)0x00000010)

## ADC\_resolution

- #define: ADC\_Resolution\_12b ((uint32\_t)0x0000E000)
- #define: ADC\_Resolution\_11b ((uint32\_t)0x0000C000)
- #define: ADC\_Resolution\_10b ((uint32\_t)0x0000A000)
- #define: ADC\_Resolution\_9b ((uint32\_t)0x00008000)
- #define: ADC\_Resolution\_8b ((uint32\_t)0x00006000)

- #define: ADC\_Resolution\_7b ((uint32\_t)0x00004000)
- #define: ADC\_Resolution\_6b ((uint32\_t)0x00002000)
- #define: ADC\_Resolution\_5b ((uint32\_t)0x00000000)

## ADC\_VoltageN

- #define: ADC\_VoltageN\_Low ((uint32\_t)0x00000000)
- #define: ADC\_VoltageN\_High ((uint32\_t)0x00000800)

### ADC\_VoltageP

- #define: ADC\_VoltageP\_Low ((uint32\_t)0x00000000)
- #define: ADC\_VoltageP\_High ((uint32\_t)0x00001000)

Clock (CLK) UM1576

# 4 Clock (CLK)

# 4.1 CLK Firmware driver registers structures

# 4.1.1 CLK\_TypeDef

CLK\_TypeDef is defined in the stm32w108xx.h

**Data Fields** 

- \_\_IO uint32\_t SLEEPCR
- \_\_IO uint32\_t LSI10KCR
- IO uint32 t LSI1KCR
- uint32\_t RESERVED0
- \_\_IO uint32\_t HSECR1
- IO uint32 t HSICR
- \_\_IO uint32\_t HSECOMPR
- \_\_IO uint32\_t PERIODCR
- IO uint32 t PERIODSR
- \_\_IO uint32\_t DITHERCR
- \_\_IO uint32\_t HSECR2
- IO uint32 t CPUCR

### **Field Documentation**

- \_\_IO uint32\_t CLK\_TypeDef::SLEEPCR
  - Sleep timer control register, Address offset: 0x0008
- \_\_IO uint32\_t CLK\_TypeDef::LSI10KCR
  - LSI Clock (10KHz) control register, Address offset: 0x000C
- \_\_IO uint32\_t CLK\_TypeDef::LSI1KCR
  - LSI Clock (1KHz) control register, Address offset: 0x0010
- uint32\_t CLK\_TypeDef::RESERVED0[4092]
  - Reserved
- IO uint32 t CLK TypeDef::HSECR1
  - HSE Clock (24MHz) control register 1, Address offset: 0x4004
- \_\_IO uint32\_t CLK\_TypeDef::HSICR
  - HSI Clock (12MHz) trim register, Address offset: 0x4008
- \_\_IO uint32\_t CLK\_TypeDef::HSECOMPR
  - HSE comparator Output, Address offset: 0x400C
- \_\_IO uint32\_t CLK\_TypeDef::PERIODCR
  - Clock period control register, Address offset: 0x4010
- \_\_IO uint32\_t CLK\_TypeDef::PERIODSR
  - Clock period status register, Address offset: 0x4014
- \_\_IO uint32\_t CLK\_TypeDef::DITHERCR
  - Clock dither control register, Address offset: 0x4018
- \_\_IO uint32\_t CLK\_TypeDef::HSECR2
  - HSE Clock (24MHz) control register 2, Address offset: 0x401C
- \_\_IO uint32\_t CLK\_TypeDef::CPUCR
  - Clock source select register, Address offset: 0x4020

UM1576 Clock (CLK)

# 4.2 CLK Firmware driver API description

The following section lists the various functions of the CLK library.

### 4.2.1 CLK specific features

After reset the device is running from OSCHF (12 MHz)

Once the device started from reset, the user application has to:

- 1. Configure the clock source to be used to drive the System clock
- 2. Configure the System clock frequency: 24MHz/12MHz
- 3. Configure the Flash clock frequency: 24MHz/12Mhz/6MHz

# 4.2.2 Internal-external clocks configuration functions

This section describes the functions allowing configuring the internal/external clocks,

- HSI (high-frequency RC oscillator (OSCHF)), is used as the default system clock source when power is applied to the core domain. The nominal frequency coming out of reset is 12 MHz.
- 2. HSE (high-frequency crystal oscillator), 24 MHz crystal oscillator
- CLK\_DeInit()
- CLK\_InternalCalibrateLSI()
- CLK\_InternalCalibrateHSI()
- CLK\_Config()
- CLK\_HSECmd()
- CLK\_SLPTIMClockConfig()
- CLK\_1KClockCalibration()
- CLK\_RCTuneConfig()
- CLK\_MeasurePeriod()
- CLK\_GetMeasurePeriod()
- CLK GetClocksFreq()

### 4.2.3 Internal and external clocks

Return values

### 4.2.3.1 CLK\_Delnit

Function Name void CLK Delnit (void)

None.

Function Description Resets the CLOCK configuration to the default reset state.

Parameters • None.

Notes

• The default reset state of the clock configuration is given below: HSI ON and used as system clock source

Clock (CLK) UM1576

### 4.2.3.2 CLK InternalCalibrateLSI

Function Name void CLK\_InternalCalibrateLSI (void)

None.

Function Description Calibrate the low speed internal clock (LSI) to be close to 10KHZ

in order to generate 1KHZ clock.

Parameters • None.
Return values • None.

### 4.2.3.3 CLK\_InternalCalibrateHSI

**Notes** 

Function Name void CLK\_InternalCalibrateHSI (void)

Function Description Calibrate the high speed internal clock (HSI) to be close to

12MHZ.

Parameters • None.

Return values 

None.

• To calibrate the HSI, the high speed external clock (HSE)

must be the system clock.

### 4.2.3.4 CLK\_Config

Function Name void CLK\_Config ( uint8\_t MODE)

Function Description Configures the clock mode to use:

• MODE: specifies the frequency mode to use. This parameter

can be one of the following values:

 MODE0: Normal CPU, SCLK =12MHZ, PCLK=6MHZ, Flash Program/Erase Inactive =6Mhz, FlashProgram/Erase Active = 12Mhz.

**MODE1:** Fast CPU, SCLK =12MHZ, PCLK=6MHZ, Flash Program/Erase Inactive =12Mhz, FlashProgram/Erase Active = 12Mhz.

UM1576 Clock (CLK)

 MODE2: Normal CPU, SCLK =24MHZ, PCLK=12MHZ, Flash Program/Erase Inactive =12Mhz, FlashProgram/Erase Active = 12Mhz.

 MODE3: Fast CPU, SCLK =24MHZ, PCLK=12MHZ, Flash Program/Erase Inactive =24Mhz, FlashProgram/Erase Active = 12Mhz.

Return values

None.

Notes

None.

### 4.2.3.5 CLK\_HSECmd

**Function Name** 

### void CLK\_HSECmd (FunctionalState NewState)

**Function Description** 

Enables or disables the External High Speed oscillator (HSE).

**Parameters** 

NewState: new state of the HSE. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

- After enabling HSE the user should wait for HSE STARTUP TIMEOUT
- to be sure that the clok is stabilized.

### 4.2.3.6 CLK SLPTIMClockConfig

**Function Name** 

void CLK\_SLPTIMClockConfig ( uint32\_t CLK\_SLPTIM,FunctionalState NewState)

**Function Description** 

Enables or disables the specified SLPTIM clock.

**Parameters** 

- CLK\_SLPTIM: specifies the SLPTIM clock to be enabled or disabled. This parameter can be any combination of the following values:
  - SLPTIM\_CLK\_32KH: 32kHz external XTAL
  - SLPTIM\_CLK\_10KH: 10kHz internal RC (during deep sleen)
- NewState: new state of the SLPTIM clock. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

UM1576 Clock (CLK)

#### 4.2.3.7 CLK\_1KClockCalibration

**Function Name** void CLK\_1KClockCalibration ( uint32\_t CALINT, uint32\_t

CALFRAC)

**Function Description** 

Calibration of CLK1K clock.

**Parameters** 

**CALINT:** specifies the divider value integer portion. This parameter can be a value between 0x0 and 0x1F.

**CALFRAC**: specifies the divider value fractional portion. This parameter can be a value between 0x0 and 0x7FF.

Return values

None.

**Notes** 

None.

#### 4.2.3.8 **CLK\_RCTuneConfig**

**Function Name** void CLK\_RCTuneConfig ( uint32\_t TUNE\_VALUE)

**Function Description** 

Set tune value for CLKRC clock.

**Parameters** 

**TUNE VALUE:** specifies the tune value for CLKRC clock. This parameter can be a value between 0x0 and 0xF.

Return values

None.

Notes

None.

#### 4.2.3.9 **CLK MeasurePeriod**

**Function Name** void CLK\_MeasurePeriod ( uint32\_t CLK\_MEASURED)

**Function Description** 

Select the clock period to be measured.

**Parameters** 

**CLK MEASURED:** specifies the clock for which the period will be measured. This parameter can be :

**MEASURE\_CLKRC:** Measure CLKRC. **MEASURE OSCHF:** Measure OSCHF. **MEASURE TUNEFILT:** Measure

UM1576 Clock (CLK)

TUNE\_FILTER\_RESULT.

Return values None. Notes None.

#### 4.2.3.10 **CLK\_GetMeasurePeriod**

**Parameters** 

**Function Name** uint32\_t CLK\_GetMeasurePeriod (void)

**Function Description** Returns the clock period measured depend on clock selected.

None.: Return values None.

**Notes** measured period is equal to: 16 x Clock period in clk12m

cycles (CLKRC/TUNE\_FILTER\_RESULT modes) 256 x clock

period in clk12m cycles (OSCHF mode)

#### 4.2.3.11 CLK\_GetClocksFreq

**Function Name** uint32\_t CLK\_GetClocksFreq (void)

**Function Description** Returns the clock source used as system clock.

**Parameters** None.

Return values The clock source used as system clock. The returned

value can be one of the following:

0x00,0x01,0x10: HSI used as system clock

0x03: HSE used as system clock

Notes None. Clock (CLK) UM1576

# 4.3 CLK Firmware driver defines

# 4.3.1 CLK

# CLK\_HSE\_configuration

• #define: *CLK\_MODE0 ((uint32\_t)0x00000000)* 

• #define: CLK\_MODE1 ((uint32\_t)0x00000001)

• #define: CLK\_MODE2 ((uint32\_t)0x00000010)

• #define: CLK\_MODE3 ((uint32\_t)0x00000011)

## CLK\_PC\_Trace\_Select

• #define: GPIO\_BBDEBUG ((uint32\_t)0x00000000)

• #define: **GPIO\_PCTRACE** ((uint32\_t)0x00000001)

# 5 External interrupt (EXTI)

# 5.1 EXTI Firmware driver registers structures

# 5.1.1 EXTI\_InitTypeDef

EXTI\_InitTypeDef is defined in the stm32w108xx\_exti.h

**Data Fields** 

- uint32\_t EXTI\_Source
- uint8\_t EXTI\_IRQn
- EXTITrigger\_TypeDef EXTI\_Trigger
- FunctionalState EXTI\_LineCmd
- FunctionalState EXTI\_DigitalFilterCmd

### **Field Documentation**

- uint32\_t EXTI\_InitTypeDef::EXTI\_Source
  - Specifies the EXTI source to be configured. This parameter can be GPIO\_SourcePxy where x can be (A, B or C) and y can be (0..7).
- uint8\_t EXTI\_InitTypeDef::EXTI\_IRQn
  - Specifies the GPIO IRQ handler for the EXTI source. This parameter can be EXTI\_IRQn where n can be (A, B, C or D).
- EXTITrigger TypeDef EXTI InitTypeDef::EXTI Trigger
  - Specifies the trigger signal active edge for the EXTI lines. This parameter can be a value of EXTI\_InitTypeDef
- FunctionalState EXTI InitTypeDef::EXTI LineCmd
  - Specifies the new state of the selected EXTI line. This parameter can be set either to ENABLE or DISABLE
- FunctionalState EXTI InitTypeDef::EXTI DigitalFilterCmd
  - Specifies the new state of the digital filter. This parameter can be set either to ENABLE or DISABLE

### 5.1.2 EXTI TypeDef

EXTI TypeDef is defined in the stm32w108xx.h

**Data Fields** 

- IO uint32 t PR
- uint32 t RESERVED0
- IO uint32 t TSR
- uint32 t RESERVED1
- IO uint32 t CR

### **Field Documentation**

- \_\_IO uint32\_t EXTI\_TypeDef::PR
  - EXTI pending register, Address offset 0xA814
- uint32 t EXTI TypeDef::RESERVED0[18]
  - Reserved
- \_\_IO uint32\_t EXTI\_TypeDef::TSR[4]
  - EXTI trigger source register, Address offset 0xA860
- uint32\_t EXTI\_TypeDef::RESERVED1[1257]
  - Reserved
- \_\_IO uint32\_t EXTI\_TypeDef::CR[2]
  - EXTI configuration register, Address offset 0xBC14

# 5.2 EXTI Firmware driver API description

The following section lists the various functions of the EXTI library.

### 5.2.1 EXTI features

External interrupt/event lines are mapped as following:

- All available GPIO pins are connected to the 4 external interrupt/event lines from EXTIA to EXTID.
- 2. EXTIA and EXTIB have fixed pins assignment (PB0 and PB6).
- 3. EXTIC and EXTID can use any GPIO pin.

### 5.2.2 How to use this driver

In order to use an I/O pin as an external interrupt source, follow the steps below:

- 1. Configure the I/O in input mode using GPIO\_Init()
- 2. Select the mode(interrupt, event) and configure the trigger selection using EXTI\_Init().
- 3. Configure NVIC IRQ channel mapped to the EXTI line using NVIC\_Init().

# 5.2.3 EXTI initialization and configuration functions

- EXTI\_DeInit()
- EXTI\_Init()
- EXTI StructInit()

### 5.2.4 EXTI interrupts and flags management functions

- EXTI GetITStatus()
- EXTI\_ClearITPendingBit()

# 5.2.5 EXTI Initialization and Configuration

### 5.2.5.1 EXTI\_Delnit

Function Name void EXTI\_Delnit (void)

Function Description Deinitializes the EXTI\_IRQn line registers to their default reset

values.

Parameters • None.

Return values 

None.

Notes • None.

### 5.2.5.2 **EXTI** Init

Function Name void EXTI\_Init ( EXTI\_InitTypeDef \* EXTI\_InitStruct)

Function Description Initializes the EXTI peripheral according to the specified

parameters in the EXTI\_InitStruct.

• **EXTI\_InitStruct**: pointer to a EXTI\_InitTypeDef structure that contains the configuration information for the EXTI

peripheral.

Return values • None.

Notes • None.

### 5.2.5.3 EXTI\_StructInit

Function Name void EXTI\_StructInit ( EXTI\_InitTypeDef \* EXTI\_InitStruct)

Function Description Fills each EXTI InitStruct member with its reset value.

• EXTI\_InitStruct : pointer to a EXTI\_InitTypeDef structure

which will be initialized.

Return values • None.

Notes • None.

DocID023682 Rev 1 59/201

**57** 

# 5.2.6 Interrupts and flags management functions

### 5.2.6.1 EXTI\_GetITStatus

Function Name ITStatus EXTI\_GetITStatus ( uint32\_t EXTI\_IRQn)

Function Description Checks whether the specified EXTI line is asserted or not.

• EXTI\_IRQn: specifies the EXTI line to check. This parameter can be: EXTI\_IRQn: External interrupt line n where

x(A, B, C or D).

Return values • The new state of EXTI\_IRQn (SET or RESET).

Notes • None.

## 5.2.6.2 EXTI\_ClearITPendingBit

Function Name void EXTI\_ClearITPendingBit ( uint32\_t EXTI\_IRQn)

Function Description Clears the EXTI's line pending bits.

• **EXTI\_IRQn**: specifies the EXTI lines to clear. This parameter can be any combination of EXTI\_IRQn where n

can be (A, B, C or D).

Return values 

None.

Notes • None.

## 5.3 EXTI Firmware driver defines

### 5.3.1 EXTI

**EXTI** 

EXTI\_IRQ\_Sources

• #define: EXTI\_IRQA ((uint32\_t)0x00000000)

- #define: EXTI\_IRQB ((uint32\_t)0x00000010)
- #define: EXTI\_IRQC ((uint32\_t)0x00000020)
- #define: **EXTI\_IRQD** ((uint32\_t)0x00000031)

## EXTI\_Pin\_sources

- #define: EXTI\_SourcePA0 ((uint8\_t)0x00)
- #define: EXTI\_SourcePA1 ((uint8\_t)0x01)
- #define: EXTI\_SourcePA2 ((uint8\_t)0x02)
- #define: EXTI\_SourcePA3 ((uint8\_t)0x03)
- #define: EXTI\_SourcePA4 ((uint8\_t)0x04)
- #define: EXTI\_SourcePA5 ((uint8\_t)0x05)
- #define: EXTI\_SourcePA6 ((uint8\_t)0x06)
- #define: EXTI\_SourcePA7 ((uint8\_t)0x07)

- #define: EXTI\_SourcePB0 ((uint8\_t)0x08)
- #define: EXTI\_SourcePB1 ((uint8\_t)0x09)
- #define: EXTI\_SourcePB2 ((uint8\_t)0x0A)
- #define: EXTI\_SourcePB3 ((uint8\_t)0x0B)
- #define: EXTI\_SourcePB4 ((uint8\_t)0x0C)
- #define: EXTI\_SourcePB5 ((uint8\_t)0x0D)
- #define: EXTI\_SourcePB6 ((uint8\_t)0x0E)
- #define: EXTI\_SourcePB7 ((uint8\_t)0x0F)
- #define: EXTI\_SourcePC0 ((uint8\_t)0x10)
- #define: EXTI\_SourcePC1 ((uint8\_t)0x11)
- #define: EXTI\_SourcePC2 ((uint8\_t)0x12)
- #define: EXTI\_SourcePC3 ((uint8\_t)0x13)

- #define: EXTI\_SourcePC4 ((uint8\_t)0x14)
- #define: EXTI\_SourcePC5 ((uint8\_t)0x15)
- #define: EXTI\_SourcePC6 ((uint8\_t)0x16)
- #define: EXTI\_SourcePC7 ((uint8\_t)0x17)

# 6 FLASH Memory (FLASH)

# 6.1 FLASH Firmware driver registers structures

# 6.1.1 FLASH\_TypeDef

FLASH\_TypeDef is defined in the stm32w108xx.h

**Data Fields** 

- \_\_IO uint32\_t CLKER
- IO uint32 t CLKSR
- uint32 t RESERVED0
- \_\_IO uint32\_t ACR
- \_\_IO uint32\_t KEYR
- IO uint32 t OPTKEYR
- \_\_IO uint32\_t SR
- \_\_IO uint32\_t CR
- IO uint32 t AR
- uint32\_t RESERVED1
- IO uint32 t OBR
- IO uint32 t WRPR

### **Field Documentation**

- \_\_IO uint32\_t FLASH\_TypeDef::CLKER
  - FLASH controller clock enable register Address offset: 0x402C
- \_\_IO uint32\_t FLASH\_TypeDef::CLKSR
  - FLASH controller clock status register Address offset: 0x4030
- uint32\_t FLASH\_TypeDef::RESERVED0[4083]
  - Reserved
- \_\_IO uint32\_t FLASH\_TypeDef::ACR
  - FLASH access control register, Address offset: 0x8000
- \_\_IO uint32\_t FLASH\_TypeDef::KEYR
  - FLASH key register, Address offset: 0x8004
- \_\_IO uint32\_t FLASH\_TypeDef::OPTKEYR
  - FLASH OPT key register, Address offset: 0x8008
- \_\_IO uint32\_t FLASH\_TypeDef::SR
  - FLASH status register, Address offset: 0x800C
- \_\_IO uint32\_t FLASH\_TypeDef::CR
  - FLASH control register, Address offset: 0x8010
- \_\_IO uint32\_t FLASH\_TypeDef::AR
  - FLASH address register, Address offset: 0x8014
- uint32\_t FLASH\_TypeDef::RESERVED1
  - Reserved
- \_\_IO uint32\_t FLASH\_TypeDef::OBR
  - FLASH option bytes register, Address offset: 0x801C
- \_\_IO uint32\_t FLASH\_TypeDef::WRPR
  - FLASH option bytes register, Address offset: 0x8020

# 6.1.2 OB\_TypeDef

OB\_TypeDef is defined in the stm32w108xx.h

### **Data Fields**

- \_\_IO uint16\_t RDP
- \_\_IO uint16\_t Rsvd0
- \_\_IO uint16\_t Rsvd1
- \_\_IO uint16\_t Rsvd2
- \_\_IO uint16\_t WRP0
- \_\_IO uint16\_t WRP1
- \_\_IO uint16\_t WRP2
- \_\_IO uint16\_t WRP3

#### **Field Documentation**

- IO uint16 t OB TypeDef::RDP
  - FLASH option byte Read protection, Address 0x00
- \_\_IO uint16\_t OB\_TypeDef::Rsvd0
  - Reserved
- \_\_IO uint16\_t OB\_TypeDef::Rsvd1
  - Reserved
- \_\_IO uint16\_t OB\_TypeDef::Rsvd2
  - Reserved
- \_\_IO uint16\_t OB\_TypeDef::WRP0
  - FLASH option byte write protection 0, Address offset: 0x08
- IO uint16 t OB TypeDef::WRP1
  - FLASH option byte write protection 1, Address offset: 0x0A
- \_\_IO uint16\_t OB\_TypeDef::WRP2
  - FLASH option byte write protection 2, Address offset: 0x0C
- \_\_IO uint16\_t OB\_TypeDef::WRP3
  - FLASH option byte write protection 0, Address offset: 0x0E

# 6.2 FLASH Firmware driver API description

The following section lists the various functions of the FLASH library.

### 6.2.1 How to use this driver

This driver describes the functions allowing configuring and programming the Flash memory of all STM32W108xx devices. These functions are split in 4 groups

- FLASH Interface configuration functions: this group includes the management of following features:
  - Set the latency
  - Enable/Disable the prefetch buffer

- 2. FLASH Memory Programming functions: this group includes all needed functions to erase and program the main memory:
  - Lock and Unlock the Flash interface.
  - Erase function: Erase Page, erase all pages.
  - Program functions: Half Word and Word write.
- 3. FLASH Option Bytes Programming functions: this group includes all needed functions to:
  - Set/Reset the write protection
  - Set the Read protection Level
  - Get the Write protection
  - Get the read protection status
- 4. FLASH Interrupts and flag management functions: this group includes all needed functions to:
  - Enable/Disable the flash interrupt sources
  - Get flags status
  - Clear flags
  - Get Flash operation status
  - Wait for last flash operation

### 6.2.2 FLASH Interface configuration functions

FLASH\_Interface configuration\_Functions, includes the following functions:

void FLASH SetLatency(uint32 t FLASH Latency):

To correctly read data from Flash memory, the number of wait states (LATENCY) must be correctly programmed according to the frequency of the CPU clock (SCLK)

- FlagStatus FLASH\_GetPrefetchBufferStatus(void);
- void FLASH\_PrefetchBufferCmd(FunctionalState NewState);

All these functions don't need the unlock sequence.

- FLASH SetLatency()
- FLASH GetPrefetchBufferStatus()
- FLASH\_PrefetchBufferCmd()

### **6.2.3 FLASH Memory Programming functions**

The FLASH Memory Programming functions, includes the following functions:

- void FPEC ClockCmd(FunctionalState NewState)
- void FLASH\_Unlock(void);
- void FLASH\_Lock(void);
- void FLASH\_HalfCycleAccessCmd(uint32\_t FLASH\_HalfCycleAccess)
- FLASH Status FLASH ErasePage(uint32 t Page Address);
- FLASH\_Status FLASH\_EraseAllPages(void);
- FLASH\_Status FLASH\_ProgramWord(uint32\_t Address, uint32\_t Data);
- FLASH\_Status FLASH\_ProgramHalfWord(uint32\_t Address, uint16\_t Data);

Any erase or program operation should follow these steps:

- Call the FPEC\_ClockCmd() function to enable/disable the flash control register and enable/disable flash clock.
- 2. Call the desired function to erase page or program data.
- FPEC\_ClockCmd()

- FLASH\_Unlock()
- FLASH\_Lock()
- FLASH\_HalfCycleAccessCmd()
- FLASH ErasePage()
- FLASH\_EraseAllPages()
- FLASH\_ProgramWord()
- FLASH\_ProgramHalfWord()

### 6.2.4 Option Bytes Programming functions

The FLASH Option Bytes Programming functions, includes the following functions:

- FLASH\_Status FLASH\_EraseOptionBytes(void);
- FLASH\_Status FLASH\_EnableWriteProtection(uint32\_t FLASH\_Pages);
- FLASH\_Status FLASH\_ReadOutProtection(FunctionalState NewState);
- uint32\_t FLASH\_GetWriteProtectionOptionByte(void);
- FlagStatus FLASH\_GetReadOutProtectionStatus(void);
- FLASH EraseOptionBytes()
- FLASH\_EnableWriteProtection()
- FLASH\_ReadOutProtection()
- FLASH\_GetWriteProtectionOptionByte()
- FLASH\_GetReadOutProtectionStatus()

# 6.2.5 Interrupts and flags management functions

- FLASH\_ITConfig()
- FLASH\_GetFlagStatus()
- FLASH\_ClearFlag()
- FLASH\_GetStatus()
- FLASH\_WaitForLastOperation()

### 6.2.6 FLASH Interface configuration functions

### 6.2.6.1 FLASH\_SetLatency

Function Name void FLASH\_SetLatency ( uint32\_t FLASH\_Latency)

Function Description

Sets the code latency value.

Parameters

• **FLASH\_Latency**: specifies the FLASH Latency value. This parameter can be one of the following values:

FLASH\_Latency\_0: FLASH Zero Latency cycle
 FLASH\_Latency\_1: FLASH One Latency cycle
 FLASH\_Latency\_2: FLASH Two Latency cycles

Return values • None.

Notes • None.

# 6.2.6.2 FLASH\_GetPrefetchBufferStatus

Function Name FlagStatus FLASH\_GetPrefetchBufferStatus (void )

Function Description Checks whether the FLASH Prefetch Buffer status is set or not.

Parameters • None.

Return values • FLASH Prefetch Buffer Status (SET or RESET).

Notes • None.

### 6.2.6.3 FLASH\_PrefetchBufferCmd

Function Name void FLASH\_PrefetchBufferCmd ( uint32\_t

FLASH\_PrefetchBuffer)

Function Description Enables or disables the Prefetch Buffer.

• FLASH\_PrefetchBuffer: specifies the Prefetch buffer status. This parameter can be one of the following values:

FLASH\_PrefetchBuffer\_Enable: FLASH Prefetch

Buffer Enable

- FLASH\_PrefetchBuffer\_Disable: FLASH Prefetch

**Buffer Disable** 

Return values • None.

Notes • None.

# 6.2.7 FLASH Memory Programming functions

### 6.2.7.1 FPEC\_ClockCmd

Function Name void FPEC\_ClockCmd (FunctionalState NewState)

Function Description Enables or disables the FPEC clock.

Parameters • NewState: new state of the FPEC clock. This parameter can

be: ENABLE or DISABLE.

Return values • None.

Notes • None.

### 6.2.7.2 FLASH\_Unlock

Function Name void FLASH\_Unlock (void)

Function Description Unlocks the FLASH Program Erase Controller.

Parameters • None.
Return values • None.

Notes • None.

# 6.2.7.3 FLASH\_Lock

Function Name void FLASH\_Lock (void)

Function Description Locks the FLASH Program Erase Controller.

Parameters • None.
Return values • None.
Notes • None.

# 6.2.7.4 FLASH\_HalfCycleAccessCmd

Function Name void FLASH\_HalfCycleAccessCmd ( uint32\_t

FLASH\_HalfCycleAccess)

Function Description Enables or disables the Half cycle flash access.

Parameters • FLASH\_HalfCycleAccess: specifies the FLASH Half cycle

Access mode. This parameter can be one of the following values:

- FLASH\_HalfCycleAccess\_Enable: FLASH Half Cycle Enable
- FLASH\_HalfCycleAccess\_Disable : FLASH Half Cycle Disable

Return values

None.

Notes

None.

### 6.2.7.5 FLASH\_ErasePage

Function Name FLASH\_Status FLASH\_ErasePage ( uint32\_t Page\_Address)

Function Description Erases a specified FLASH page.

• Page\_Address : The page address to be erased.

Return values

• FLASH Status: The returned value can be: FLASH\_BUSY, FLASH\_ERROR\_PG,

FLASH\_ERROR\_WRP, FLASH\_COMPLETE or

FLASH\_TIMEOUT.

Notes • None.

### 6.2.7.6 FLASH EraseAllPages

Function Name FLASH\_Status FLASH\_EraseAllPages (void)

Function Description Erases all FLASH pages.

Parameters • None.

Return values • FLASH Status: The returned value can be:

FLASH\_ERROR\_PG, FLASH\_ERROR\_WRP, FLASH\_COMPLETE or FLASH\_TIMEOUT.

Notes • None.

### 6.2.7.7 FLASH ProgramWord

Function Name FLASH\_Status FLASH\_ProgramWord ( uint32\_t Address,

uint32\_t Data)

Function Description Programs a word at a specified address.

Parameters • Address: specifies the address to be programmed.

• Data: specifies the data to be programmed.

Return values • FLASH Status: The returned value can be:

FLASH\_ERROR\_PG, FLASH\_ERROR\_WRP, FLASH\_COMPLETE or FLASH\_TIMEOUT.

Notes • None.

### 6.2.7.8 FLASH\_ProgramHalfWord

Function Name FLASH\_Status FLASH\_ProgramHalfWord ( uint32\_t Address,

uint16\_t Data)

Function Description Programs a half word at a specified address.

Parameters • Address: specifies the address to be programmed.

**Data:** specifies the data to be programmed.

Return values • FLASH Status: The returned value can be:

FLASH\_ERROR\_PG, FLASH\_ERROR\_WRP, FLASH\_COMPLETE or FLASH\_TIMEOUT.

Notes • None.

# 6.2.8 Option Bytes Programming functions

### 6.2.8.1 FLASH\_EraseOptionBytes

Function Name FLASH\_Status FLASH\_EraseOptionBytes (void)

Function Description Erases the FLASH option bytes.

Parameters • None.

Return values

 FLASH Status: The returned value can be: FLASH\_ERROR\_PG, FLASH\_ERROR\_WRP, FLASH\_COMPLETE or FLASH\_TIMEOUT.

**Notes** 

 This functions erases all option bytes except the Read protection (RDP).

### 6.2.8.2 FLASH\_EnableWriteProtection

Function Name FLASH\_Status FLASH\_EnableWriteProtection ( uint32\_t

FLASH\_Pages)

**Function Description** 

Write protects the desired pages.

**Parameters** 

- FLASH\_Pages: specifies the address of the pages to be write protected. This parameter can be:
  - For STM32W\_Low-density\_devices: value between FLASH\_WRProt\_Pages0to3 and FLASH\_WRProt\_Pages60to63.
  - For STM32W\_Medium-density\_devices: value between FLASH\_WRProt\_Pages0to3 and FLASH\_WRProt\_Pages124to127.
  - For STM32W\_High-density\_devices: value between FLASH\_WRProt\_Pages0to1 and FLASH\_WRProt\_Pages126to127.
  - For STM32W\_Connectivity\_line\_devices: value between FLASH\_WRProt\_Pages0to1 and FLASH\_WRProt\_Pages94to95.
  - FLASH\_WRProt\_AllPages :

Return values • FLASH Status: The returned value can be:

FLASH\_ERROR\_PG, FLASH\_ERROR\_WRP, FLASH\_COMPLETE or FLASH\_TIMEOUT.

Notes 

None.

### 6.2.8.3 FLASH\_ReadOutProtection

Function Name FLASH\_Status FLASH\_ReadOutProtection (FunctionalState

NewState)

Function Description Enables or disables the read out protection.

Parameters • NewState: : new state of the ReadOut Protection. This

72/201 DocID023682 Rev 1

parameter can be: ENABLE or DISABLE.

Return values • FLASH Status: The returned value can be:

FLASH\_ERROR\_PG, FLASH\_ERROR\_WRP, FLASH\_COMPLETE or FLASH\_TIMEOUT.

Notes 

None.

## 6.2.8.4 FLASH\_GetWriteProtectionOptionByte

Function Name uint32\_t FLASH\_GetWriteProtectionOptionByte (void)

Function Description Returns the FLASH Write Protection Option Bytes Register value.

Parameters • None

Return values • The FLASH Write Protection Option Bytes Register value

Notes 

None.

#### 6.2.8.5 FLASH\_GetReadOutProtectionStatus

Function Name FlagStatus FLASH\_GetReadOutProtectionStatus ( void )

Function Description Checks whether the FLASH Read Out Protection Status is set or

not.

Parameters • None.

Return values • FLASH ReadOut Protection Status(SET or RESET)

Notes • None.

#### 6.2.9 Interrupts and flags management functions

### 6.2.9.1 FLASH\_ITConfig

| _ |                      |                                                                                                                                                                                                                                                                                                                                                                                                    |
|---|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Function Name        | void FLASH_ITConfig ( uint32_t FLASH_IT,FunctionalState NewState)                                                                                                                                                                                                                                                                                                                                  |
|   | Function Description | Enables or disables the specified FLASH interrupts.                                                                                                                                                                                                                                                                                                                                                |
|   | Parameters           | <ul> <li>FLASH_IT: specifies the FLASH interrupt sources to be enabled or disabled. This parameter can be any combination of the following values:         <ul> <li>FLASH_IT_ERROR: FLASH Error Interrupt</li> <li>FLASH_IT_EOP: FLASH end of operation Interrupt</li> </ul> </li> <li>NewState: new state of the specified Flash interrupts. This parameter can be: ENABLE or DISABLE.</li> </ul> |
|   | Return values        | None.                                                                                                                                                                                                                                                                                                                                                                                              |
|   | Notes                | None.                                                                                                                                                                                                                                                                                                                                                                                              |

# 6.2.9.2 FLASH\_GetFlagStatus

| Function Name Function Description |   | gStatus FLASH_GetFlagStatus ( uint32_t FLASH_FLAG) ecks whether the specified FLASH flag is set or not.                                                                                                                                                                                                                                                                                                             |
|------------------------------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameters                         | • | <ul> <li>FLASH_FLAG: specifies the FLASH flag to check. This parameter can be one of the following values:         <ul> <li>FLASH_FLAG_BSY: FLASH Busy flag</li> <li>FLASH_FLAG_PGERR: FLASH Program error flag</li> <li>FLASH_FLAG_WRPRTERR: FLASH Write protected error flag</li> <li>FLASH_FLAG_EOP: FLASH End of Operation flag</li> <li>FLASH_FLAG_OPTERR: FLASH Option Byte error flag</li> </ul> </li> </ul> |
| Return values                      | • | The new state of FLASH_FLAG (SET or RESET).                                                                                                                                                                                                                                                                                                                                                                         |
| Notes                              | • | None.                                                                                                                                                                                                                                                                                                                                                                                                               |

# 6.2.9.3 FLASH\_ClearFlag

74/201

| Function Name        | void FLASH_ClearFlag ( uint32_t FLASH_FLAG)                                                                                        |  |  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Function Description | Clears the FLASH's pending flags.                                                                                                  |  |  |
| Parameters           | <ul> <li>FLASH_FLAG: specifies the FLASH flags to clear. This parameter can be any combination of the following values:</li> </ul> |  |  |

DocID023682 Rev 1

FLASH FLAG PGERR: FLASH Program error flag

FLASH FLAG WRPRTERR: FLASH Write protected

error flag

FLASH\_FLAG\_EOP: FLASH End of Operation flag

Return values

None.

Notes

None.

#### 6.2.9.4 FLASH\_GetStatus

**Function Name** FLASH\_Status FLASH\_GetStatus (void)

**Function Description** 

Returns the FLASH Status.

**Parameters** 

None.

Return values

FLASH Status: The returned value can be: FLASH\_BUSY, FLASH\_ERROR\_PG, FLASH\_ERROR\_WRP or FLASH\_COMPLETE

Notes None.

#### 6.2.9.5 FLASH\_WaitForLastOperation

**Function Name** FLASH\_Status FLASH\_WaitForLastOperation ( uint32\_t

Timeout)

**Function Description** 

Waits for a Flash operation to complete or a TIMEOUT to occur.

**Parameters** 

Timeout: FLASH programming Timeout

Return values

FLASH Status: The returned value can be: FLASH ERROR PG, FLASH ERROR WRP, FLASH\_COMPLETE or FLASH\_TIMEOUT.

Notes None.

## 6.3 FLASH Firmware driver defines

#### 6.3.1 FLASH

**FLASH** 

#### FLASH\_Flags

#define: FLASH\_FLAG\_BSY ((uint32\_t)0x00000001)

FLASH Busy flag

#define: FLASH\_FLAG\_EOP ((uint32\_t)0x00000020)

FLASH End of Operation flag

#define: FLASH\_FLAG\_PGERR ((uint32\_t)0x00000004)

FLASH Program error flag

#define: FLASH\_FLAG\_WRPRTERR ((uint32\_t)0x00000010)

FLASH Write protected error flag

#define: FLASH\_FLAG\_OPTERR ((uint32\_t)0x00000001)

FLASH Option Byte error flag

#### FLASH\_Interrupts

• #define: FLASH\_IT\_ERROR ((uint32\_t)0x00000400)

FPEC error interrupt source

#define: FLASH\_IT\_EOP ((uint32\_t)0x00001000)

End of FLASH Operation Interrupt source

### Flash\_Latency

• #define: FLASH\_Latency\_0 ((uint32\_t)0x00000000)

FLASH Zero Latency cycle

#define: FLASH\_Latency\_1 ((uint32\_t)0x00000001)

FLASH One Latency cycle

• #define: FLASH\_Latency\_2 ((uint32\_t)0x00000002)

FLASH Two Latency cycles

# 7 General-purpose I/Os (GPIO)

# 7.1 GPIO Firmware driver registers structures

## 7.1.1 GPIO\_TypeDef

GPIO\_TypeDef is defined in the stm32w108xx.h

**Data Fields** 

- \_\_IO uint32\_t CRL
- \_\_IO uint32\_t CRH
- IO uint32 t IDR
- \_\_IO uint32\_t ODR
- \_\_IO uint32\_t BSR
- IO uint32 t BRR

#### **Field Documentation**

- \_\_IO uint32\_t GPIO\_TypeDef::CRL
  - GPIO port configuration low register, Address offset: 0x00
- \_\_IO uint32\_t GPIO\_TypeDef::CRH
  - GPIO port configuration high register, Address offset: 0x04
- \_\_IO uint32\_t GPIO\_TypeDef::IDR
  - GPIO port input data register, Address offset: 0x08
- \_\_IO uint32\_t GPIO\_TypeDef::ODR
  - GPIO port output data register, Address offset: 0x0C
- \_\_IO uint32\_t GPIO\_TypeDef::BSR
  - GPIO port bit set registerBSR, Address offset: 0x10
- \_\_IO uint32\_t GPIO\_TypeDef::BRR
  - GPIO port bit reset registerBRR, Address offset: 0x14

## 7.1.2 **GPIO\_InitTypeDef**

GPIO\_InitTypeDef is defined in the stm32w108xx\_gpio.h

**Data Fields** 

- uint32\_t GPIO\_Pin
- GPIOMode\_TypeDef GPIO\_Mode

#### **Field Documentation**

- uint32\_t GPIO\_InitTypeDef::GPIO\_Pin
  - Specifies the GPIO pins to be configured. This parameter can be any value of GPIO\_pins\_define

- GPIOMode\_TypeDef GPIO\_InitTypeDef::GPIO\_Mode
  - Specifies the operating mode for the selected pins. This parameter can be a value of *GPIOMode\_TypeDef*

### 7.1.3 GPIO DBG TypeDef

GPIO\_DBG\_TypeDef is defined in the stm32w108xx.h

- **Data Fields**
- IO uint32 t PCTRACECR
- uint32 t RESERVED
- IO uint32 t DBGCR
- \_\_IO uint32\_t DBGSR

#### **Field Documentation**

- \_\_IO uint32\_t GPIO\_DBG\_TypeDef::PCTRACECR
  - Clock PC trace register, Address offset 0x4028
- uint32 t GPIO DBG TypeDef::RESERVED[7925]
- \_\_IO uint32\_t GPIO\_DBG\_TypeDef::DBGCR
  - GPIO debug configuration register, Address offset 0xBC00
- \_\_IO uint32\_t GPIO\_DBG\_TypeDef::DBGSR
  - GPIO debug status register, Address offset 0xBC04

# 7.2 GPIO Firmware driver API description

The following section lists the various functions of the GPIO library.

#### 7.2.1 How to use this driver

- 1. Configure the GPIO pin(s) using GPIO\_Init(). Four possible configuration are available for each pin:
  - Input: Floating, Pull-up, Pull-down.
  - Output: Push-Pull (Pull-up, Pull-down or no Pull) Open Drain (Pull-up, Pull-down or no Pull).
  - Alternate Function: Push-Pull (PP or SPI mode) Open Drain (Pull-up, Pull-down or no Pull).
  - Analog
- 2. To get the level of a pin configured in input mode use GPIO\_ReadInputDataBit()
- To set/reset the level of a pin configured in output mode use GPIO\_SetBits()/GPIO\_ResetBits()
- 4. During and just after reset, the alternate functions are not active and the GPIO pins are configured in input floating mode (except JTAG pins).
- 5. A full chip reset affects the GPIO configuration as follows:
  - All pins are configured as floating inputs.
  - The GPIO\_EXTREGEN bit is set which overrides the normal configuration for PA7.

 The GPIO\_DBGDIS bit is cleared, allowing Serial Wire/JTAG access to override the normal configuration of PC0, PC2, PC3, and PC4.

# 7.2.2 Initialization and Configuration

- GPIO\_DeInit()
- GPIO\_Init()
- GPIO\_StructInit()

#### 7.2.3 GPIO Read and Write

- GPIO ReadInputDataBit()
- GPIO\_ReadInputData()
- GPIO\_ReadOutputDataBit()
- GPIO\_ReadOutputData()
- GPIO\_SetBits()
- GPIO\_ResetBits()
- GPIO\_WriteBit()
- GPIO\_Write()

## 7.2.4 GPIO wake and debug configuration functions

- GPIO\_PCTraceConfig()
- GPIO\_DebugInterfaceCmd()
- GPIO\_ExternalOverrideCmd()
- GPIO\_GetDebugFlagStatus()

## 7.2.5 Initialization and Configuration

## 7.2.5.1 GPIO\_DeInit

Function Name void GPIO\_Delnit ( GPIO\_TypeDef \* GPIOx)

Function Description Deinitializes the GPIOx peripheral registers to their default reset

values.

• **GPIOx**: where x can be (A..C) to select the GPIO peripheral.

Return values • None.

Notes • None.

#### 7.2.5.2 **GPIO** Init

Function Name void

void GPIO\_Init ( GPIO\_TypeDef \* GPIOx, GPIO\_InitTypeDef \*
GPIO\_InitStruct)

**Function Description** 

Initializes the GPIOx peripheral according to the specified parameters in the GPIO\_InitStruct.

**Parameters** 

- **GPIOx**: where x can be (A, B or C) to select the GPIO peripheral.
- that contains the configuration information for the specified GPIO peripheral. GPIO\_Pin: selects the pin to be configured: GPIO\_Pin\_0 -> GPIO\_Pin\_7 GPIO\_Mode: selects the mode of the pin: GPIO Analog Mode: GPIO\_Mode\_ANGPIO Output Mode PP: GPIO\_Mode\_OUT\_PPGPIO Input Mode NOPULL: GPIO\_Mode\_INGPIO Output Mode OD: GPIO\_Mode\_OUT\_ODGPIO Input Mode PuPd: GPIO\_Mode\_IN\_PUDGPIO Alternate function Mode PP: GPIO\_Mode\_AF\_PPGPIO Alternate function Mode SPI SCLK

**GPIO** InitStruct: pointer to a GPIO InitTypeDef structure

- PP: GPIO\_Mode\_AF\_PPGPIO Alternate function Mode SPI SCLK
  PP: GPIO\_Mode\_AF\_PP\_SPIGPIO Alternate function Mode
  OD: GPIO\_Mode\_AF\_OD
- GPIO Analog Mode : GPIO\_Mode\_AN
- GPIO Output Mode PP : GPIO\_Mode\_OUT\_PP
- GPIO Input Mode NOPULL: GPIO\_Mode\_IN
- GPIO Output Mode OD : GPIO\_Mode\_OUT\_OD
- GPIO Input Mode PuPd: GPIO\_Mode\_IN\_PUD
- GPIO Alternate function Mode PP :
  - GPIO\_Mode\_AF\_PP
- GPIO Alternate function Mode SPI SCLK PP : GPIO\_Mode\_AF\_PP\_SPI
- GPIO Alternate function Mode OD :
   GPIO Mode AF OD

Return values

None.

**Notes** 

None.

## 7.2.5.3 GPIO StructInit

**Function Name** 

void GPIO\_StructInit ( GPIO\_InitTypeDef \* GPIO\_InitStruct)

Function Description

Fills each GPIO\_InitStruct member with its default value.

**Parameters** 

• **GPIO\_InitStruct:** : pointer to a GPIO\_InitTypeDef structure which will be initialized.

Return values

None.

80/201 DocID023682 Rev 1

Notes

None.

#### 7.2.6 **GPIO Read and Write functions**

#### 7.2.6.1 **GPIO\_ReadInputDataBit**

uint32\_t GPIO\_ReadInputDataBit ( GPIO\_TypeDef \* GPIOx, **Function Name** 

uint32 t GPIO Pin)

Reads the specified input port pin. **Function Description** 

**Parameters GPIOx**: where x can be (A, B or C) to select the GPIO peripheral.

**GPIO\_Pin:** specifies the port bit to read. This parameter can be GPIO\_Pin\_x where x can be (0..7).

Return values The input port pin value.

**Notes** None.

#### 7.2.6.2 **GPIO\_ReadInputData**

**Function Name** uint32\_t GPIO\_ReadInputData ( GPIO\_TypeDef \* GPIOx)

**Function Description** Reads the specified GPIO input data port.

**Parameters GPIOx**: where x can be (A..C) to select the GPIO peripheral.

Return values GPIO input data port value.

Notes None.

#### 7.2.6.3 GPIO\_ReadOutputDataBit

uint32\_t GPIO\_ReadOutputDataBit ( GPIO\_TypeDef \* GPIOx, **Function Name** 

uint32\_t GPIO\_Pin)

**Function Description** 

Reads the specified output data port bit.

**Parameters** 

- **GPIOx**: where x can be (A, B or C) to select the GPIO peripheral.
- GPIO\_Pin: Specifies the port bit to read. This parameter can be GPIO\_Pin\_x where x can be (0..7).

Return values

The output port pin value.

Notes

None.

#### 7.2.6.4 GPIO\_ReadOutputData

**Function Name** uint32\_t GPIO\_ReadOutputData ( GPIO\_TypeDef \* GPIOx)

**Function Description** 

Reads the specified GPIO output data port.

**Parameters** 

GPIOx: where x can be (A, B or C) to select the GPIO peripheral.

Return values

GPIO output data port value.

Notes

None.

#### 7.2.6.5 **GPIO\_SetBits**

**Function Name** void GPIO\_SetBits ( GPIO\_TypeDef \* GPIOx, uint32\_t GPIO\_Pin)

**Function Description** 

Sets the selected data port bits.

**Parameters** 

- **GPIOx**: where x can be (A, B or C) to select the GPIO peripheral.
- **GPIO\_Pin:** specifies the port bits to be written. This parameter can be any combination of GPIO\_Pin\_x where x can be (0..7).

Return values

None.

Notes

This functions uses GPIOx SET register to allow atomic read/modify accesses. In this way, there is no risk of an IRQ occurring between the read and the modify access.

#### 7.2.6.6 GPIO\_ResetBits

**Function Name** 

void GPIO\_ResetBits ( GPIO\_TypeDef \* GPIOx, uint32\_t
GPIO\_Pin)

**Function Description** 

Clears the selected data port bits.

**Parameters** 

- GPIOx: where x can be (A, B or C) to select the GPIO peripheral.
- **GPIO\_Pin**: specifies the port bits to be written. This parameter can be any combination of GPIO\_Pin\_x where x can be (0..7).

Return values

None.

**Notes** 

 This functions uses GPIOx\_CLR register to allow atomic read/modify accesses. In this way, there is no risk of an IRQ occurring between the read and the modify access.

#### 7.2.6.7 GPIO\_WriteBit

**Function Name** 

void GPIO\_WriteBit ( GPIO\_TypeDef \* GPIOx, uint32\_t GPIO\_Pin, BitAction BitVal)

**Function Description** 

Sets or clears the selected data port bit.

**Parameters** 

- **GPIOx**: where x can be (A, B or C) to select the GPIO peripheral.
- **GPIO\_Pin**: specifies the port bit to be written. This parameter can be one of GPIO Pin x where x can be (0..7).
- **BitVal**: specifies the value to be written to the selected bit. This parameter can be one of the BitAction enum values:
  - Bit\_RESET: to clear the port pin
  - Bit\_SET: to set the port pin

Return values

None.

**Notes** 

• None.

### 7.2.6.8 **GPIO** Write

Function Name void GPIO\_Write ( GPIO\_TypeDef \* GPIOx, uint16\_t PortVal)

**Function Description** 

Writes data to the specified GPIO data port.

**Parameters** 

• **GPIOx**: where x can be (A, B or C) to select the GPIO peripheral.

PortVal: specifies the value to be written to the port output

data register.

Return values

None.

Notes

None.

# 7.2.7 GPIO Wake and Debug Configuration functions

### 7.2.7.1 GPIO\_PCTraceConfig

Function Name void GPIO\_PCTraceConfig ( uint32\_t PCTRACE\_SEL)

**Function Description** 

Selects PC\_TRACE source on bb\_debug GPIO pins.

**Parameters** 

 PCTRACE\_SEL: specifies the PC\_TRACE source on bb\_debug GPIO pins. This parameter can be:

GPIO\_BBDEBUG: bb debug.GPIO\_PCTRACE: pc trace.

Return values

None.

Notes

None.

#### 7.2.7.2 GPIO\_DebugInterfaceCmd

Function Name void GPIO\_DebugInterfaceCmd (FunctionalState NewState)

**Function Description** 

Enables or disables the debug interface.

**Parameters** 

3

• **NewState**: new state of the debug interface. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

#### 7.2.7.3 GPIO\_ExternalOverrideCmd

Function Name void GPIO\_ExternalOverrideCmd (FunctionalState NewState)

Function Description Enables or Disable REG\_EN override of PA7's normal GPIO

configuration.

Parameters • NewState: new state of the REG\_EN. This parameter can

be: ENABLE or DISABLE.

Return values 

None.

Notes 

None.

# 7.2.7.4 GPIO\_GetDebugFlagStatus

Function Name FlagStatus GPIO\_GetDebugFlagStatus ( uint16\_t

GPIO\_DBGFLAG)

Function Description Checks whether the specified GPIO debug flag is set or not.

Parameters • GPIO\_DBGFLAG: specifies the flag to check. This

parameter can be one of the following values:

GPIO\_DBGSR\_SWEN: Serial Wire interface flag
 GPIO\_DBGSR\_FORCEDBG: Debugger interface flag

- **GPIO\_DBGSR\_BOOTMODE**: nBOOTMODE signal

sampled at the end of reset flag

Return values • The new state of GPIO\_DBGFLAG (SET or RESET).

Notes • None.

## 7.3 GPIO Firmware driver defines

### 7.3.1 GPIO

**GPIO** 

GPIO\_pins\_define

• #define: GPIO\_Pin\_0 ((uint32\_t)0x00000001)

Pin 0 selected

• #define: GPIO\_Pin\_1 ((uint32\_t)0x00000002)

Pin 1 selected

#define: GPIO\_Pin\_2 ((uint32\_t)0x00000004)

Pin 2 selected

• #define: **GPIO\_Pin\_3** ((uint32\_t)0x00000008)

Pin 3 selected

#define: **GPIO\_Pin\_4** ((uint32\_t)0x00000010)

Pin 4 selected

• #define: GPIO\_Pin\_5 ((uint32\_t)0x00000020)

Pin 5 selected

• #define: GPIO\_Pin\_6 ((uint32\_t)0x00000040)

Pin 6 selected

• #define: GPIO\_Pin\_7 ((uint32\_t)0x00000080)

Pin 7 selected

#define: GPIO\_Pin\_AII ((uint32\_t)0x000000FF)

All pins selected

UM1576 Power control (PWR)

# 8 Power control (PWR)

# 8.1 PWR Firmware driver registers structures

# 8.2 PWR VREG InitTypeDef

PWR\_VREG\_InitTypeDef is defined in the stm32w108xx\_pwr.h
Data Fields

- uint32\_t PWR\_VREFCmd
- uint32 t PWR 1V8Cmd
- uint32\_t PWR\_1V8TRIM
- uint32 t PWR 1V2Cmd
- uint32 t PWR 1V2TRIM

#### **Field Documentation**

- uint32\_t PWR\_VREG\_InitTypeDef::PWR\_VREFCmd
  - Specifies the new state of the selected VREF. This parameter can be set either to ENABLE or DISABLE
- uint32 t PWR VREG InitTypeDef::PWR 1V8Cmd
  - Specifies the new state of the selected 1V8. This parameter can be set either to ENABLE or DISABLE
- uint32 t PWR VREG InitTypeDef::PWR 1V8TRIM
  - Specifies wether the 1V8 regulator trim value.
- uint32\_t PWR\_VREG\_InitTypeDef::PWR\_1V2Cmd
  - Specifies the new state of the selected 1V2. This parameter can be set either to ENABLE or DISABLE
- uint32\_t PWR\_VREG\_InitTypeDef::PWR\_1V2TRIM
  - Specifies wether the 1V2 regulator trim value.

# 8.3 PWR Firmware driver API description

The following section lists the various functions of the PWR library.

## 8.3.1 How to use this driver

This driver provides the Low level functions to manage the low level power registers. These functions are split in 4 groups:

- 1. Voltage Regulator control functions: this group includes the management of following features using PWR\_VREGInit() function:
  - Configure the regulator Trim values
  - Enable/Disable VREF, V1.8 and V1.2 voltage regulators
- 2. WakeUp Pin/Source Configuration functions: this group includes all needed to configure an interrupt as WakeUp source:

Power control (PWR) UM1576

 To control the GPIO pin to WakeUp the system from low power mode use the PWR GPIOWakeUpPinCmd() function.

- To configure the WakeUp method to wake the system from low power mode use the PWR\_WakeUpSourceConfig() function.
- To command the WakeUp source filter use PWR\_WakeUpFilterConfig() function.
- 3. DeepSleep mode functions: this group includes the deep sleep feature configuration:
  - To freeze the GPIO state before entering in low power mode use the PWR\_FreezestateLVoutput() function.
  - To control the deep sleep mode 0 when debugger is attached use the PWR\_DeepSleepMode0Cmd() function.
  - To Wake the core from deep sleep 0 the WakeUp source filter use PWR CoreWake() function.
  - To Disable the system access to the ACK bit in the CSYSPWRUPACKSR use PWR InhibitCSYSPWRUPACK() function.
- 4. WakeUp Status functions: this group includes the required functions to manage the WakeUp interrupt status:
  - When the system wake up from low power mode use PWR\_GetFlagStatus() to check witch interrupt is the source for WakeUp.
  - After check the user should clear the WakeUp source in the low power status register using PWR\_ClearFlag() function.

### 8.3.2 Voltage Regulator control function

- PWR DeInit()
- PWR VREGStructInit()
- PWR\_VREGInit()

### 8.3.3 WakeUp Pin-Source Configuration function

- PWR\_GPIOWakeUpPinCmd()
- PWR\_WakeUpFilterConfig()
- PWR\_WakeUpSourceConfig()

#### 8.3.4 DeepSleep mode function

- PWR\_FreezestateLVoutput()
- PWR\_DeepSleepMode0Cmd()
- PWR CoreWake()
- PWR InhibitCSYSPWRUPACK()

## 8.3.5 WakeUp status function

- PWR\_GetFlagStatus()
- PWR ClearFlag()

UM1576 Power control (PWR)

## 8.3.6 Voltage Regulator control

#### 8.3.6.1 PWR Delnit

Function Name void PWR\_Delnit (void)

Function Description Deinitializes the PWR peripheral registers to their default reset

values.

Parameters • None.
Return values • None.
Notes • None.

#### 8.3.6.2 PWR\_VREGStructInit

Function Name void PWR\_VREGStructInit ( PWR\_VREG\_InitTypeDef \*

VREG\_InitStruct)

Function Description Fills each VREG\_InitStruct member with its default value.

• VREG\_InitStruct : pointer to a PWR\_VREG\_InitTypeDef

structure which will be initialized.

Return values • None.

Notes 

None.

#### 8.3.6.3 PWR VREGInit

Function Name void PWR\_VREG\_InitTypeDef \*

**VREG InitStruct)** 

Function Description Initializes the VREG peripheral according to the specified

parameters in the VREG\_InitStruct.

Parameters • VREG\_InitStruct : pointer to a PWR\_VREG\_InitTypeDef

structure that contains the configuration information for the

specified VREG.

Return values 

None.

Notes • None.

Power control (PWR) UM1576

#### 8.3.7 WakeUp Pin\_Source Configuration

#### 8.3.7.1 PWR\_GPIOWakeUpPinCmd

**Function Name** void PWR GPIOWakeUpPinCmd ( GPIO TypeDef \* GPIOx,

uint32\_t GPIO\_Pin,FunctionalState NewState)

**Function Description** 

Enables or disables the GPIO WakeUp pin.

**Parameters** 

GPIOx: where x can be (A, B or C) to select the GPIO peripheral.

GPIO\_Pin: specifies the port bit to be written. This parameter can be one of GPIO\_Pin\_x where x can be (0..7).

NewState: new state of the GPIO WakeUp pin source. This parameter can be: ENABLE or DISABLE.

Return values

None.

**Notes** 

The GPIO WakeUp monitoring should be enabled before enabling the GPIO WakeUp pin. To enable the GPIO WakeUp monitoring use PWR\_WakeUpSourceConfig() function.

#### PWR\_WakeUpFilterConfig 8.3.7.2

**Function Name** void PWR\_WakeUpFilterConfig ( uint32\_t

PWR\_WakeUpSource,FunctionalState NewState)

**Function Description Parameters** 

Enables or disables the WakeUp source filter.

PWR\_WakeUpSource: specifies the selected PWR WakeUp source. This parameter can be one of the following values:

PWR WAKEFILTER GPIO: filter active on GPIO monitoring.

PWR\_WAKEFILTER\_SC1: filter active on SC1. PWR WAKEFILTER SC2: filter active on SC2. PWR WAKEFILTER IRQD: filter active on IRQD.

NewState: new state of the WakeUp source. This parameter

can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

UM1576 Power control (PWR)

## 8.3.7.3 PWR\_WakeUpSourceConfig

**Function Name** 

void PWR\_WakeUpSourceConfig ( uint32\_t PWR\_WakeUpSource,FunctionalState NewState)

Function Description
Parameters

Enables or disables the WakeUp method form low power mode.

- PWR\_WakeUpSource: specifies the selected PWR wakeup method. This parameter can be one of the following values:
  - PWR\_WAKEUP\_CSYSPWRRUPREQ: Wake up active on CSYSPWRUPREQ event.
  - PWR\_WAKEUP\_CPWRRUPREQ: Wake up active on CPWRRUPREQ event.
  - PWR\_WAKEUP\_CORE: Wake up active on COREWAKE event.
  - PWR\_WAKEUP\_WRAP: Wake up active on sleep timer compare wrap/overflow event.
  - PWR\_WAKEUP\_COMPB: Wake up active on sleep timer compare B event.
  - PWR\_WAKEUP\_COMPA: Wake up active on sleep timer compare A event.
  - PWR\_WAKEUP\_IRQD: Wake up active on falling/rising edge of pin PC0.
  - PWR\_WAKEUP\_SC2: Wake up active on falling/rising edge of pin PA2 for SC2.
  - PWR\_WAKEUP\_SC1: Wake up active on falling/rising edge of pin PB2 for SC12.
  - PWR\_WAKEUP\_MON: Wake up active on GPIO monitoring.
- NewState: new state of the WakeUp source. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

# 8.3.8 DeepSleep mode

## 8.3.8.1 PWR\_FreezestateLVoutput

Function Name void PWR\_FreezestateLVoutput (FunctionalState NewState)

Function Description Enables or disables the freeze GPIO state LV output.

DocID023682 Rev 1 91/201

Power control (PWR) UM1576

• NewState: new freeze state of the GPIO state LV output.

This parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

### 8.3.8.2 PWR\_DeepSleepMode0Cmd

Function Name void PWR\_DeepSleepMode0Cmd (FunctionalState NewState)

Function Description Enables or disables the deep sleep mode 0 when debugger is

attached.

Parameters • NewState: new freeze state of the GPIO state LV output.

This parameter can be: ENABLE or DISABLE.

Return values • None.

Notes 

None.

#### 8.3.8.3 PWR\_CoreWake

Function Name void PWR\_CoreWake (void)

Function Description Wake core form a deep sleep 0.

Parameters • None.

Return values • None.

Notes • None.

# 8.3.8.4 PWR\_InhibitCSYSPWRUPACK

Function Name void PWR\_InhibitCSYSPWRUPACK (void)

Function Description Disables the cortex-M3 system access to the ACK bit in the

UM1576 Power control (PWR)

CSYSPWRUPACKSR register.

**Parameters** 

None.

Return values

None.

Notes

None.

#### 8.3.9 WakeUp status

# 8.3.9.1 PWR\_GetFlagStatus

Function Name
Function Description
Parameters

#### FlagStatus PWR\_GetFlagStatus ( uint32\_t PWR\_FLAG)

Checks whether the specified PWR flag is set or not.

- **PWR\_FLAG**: specifies the low power wake up flag to check. This parameter can be one of the following values:
  - PWR\_FLAG\_CSYSPWRRUPREQ: Wake up done using the DAP access to SYS registers flag
  - PWR\_FLAG\_CPWRRUPREQ: Wake up done using the DAP access to DBG registers flag
  - PWR\_FLAG\_CORE: Wake up done using debug port activity flag
  - PWR\_FLAG\_WRAP: Wake up done using sleep timer wrap flag
  - PWR\_FLAG\_COMPB: Wake up done using sleep timer compare B flag
  - PWR\_FLAG\_COMPA: Wake up done using sleep timer compare A flag
  - PWR\_FLAG\_IRQD: Wake up done using external interrupt IRQD flag
  - PWR\_FLAG\_SC2: Wake up done using serial controller 2 (PA2) flag
  - PWR\_FLAG\_SC1: Wake up done using serial controller 1 (PB2) flag
  - PWR\_FLAG\_MON: Wake up done using GPIO monitoring flag
  - PWR\_FLAG\_CPWRUPREQ: REQ flag in the CPWRUPREQSR register
  - PWR\_FLAG\_CSYSPWRUPREQ: REQ flag in the CSYSPWRUPREQSR register
  - PWR\_FLAG\_CSYSPWRUPREQ: ACK flag in the CSYSPWRUPREQSR register

Return values

The new state of PWR FLAG (SET or RESET).

Notes

None.

Power control (PWR) \_\_\_\_\_\_ UM1576

#### 8.3.9.2 PWR\_ClearFlag

**Function Name** 

#### void PWR\_ClearFlag ( uint32\_t PWR\_FLAG)

Function Description

**Parameters** 

Clears the PWR pending flags.

- PWR\_FLAG: specifies the low power wake up flag to clear.
   This parameter can be one of the following values:
  - PWR\_FLAG\_CSYSPWRRUPREQ: Wake up done using the DAP access to SYS registers flag
  - PWR\_FLAG\_CPWRRUPREQ: Wake up done using the DAP access to DBG registers flag
  - PWR\_FLAG\_CORE: Wake up done using debug port activity flag
  - PWR\_FLAG\_WRAP: Wake up done using sleep timer wrap flag
  - PWR\_FLAG\_COMPB: Wake up done using sleep timer compare B flag
  - PWR\_FLAG\_COMPA: Wake up done using sleep timer compare A flag
  - PWR\_FLAG\_IRQD: Wake up done using external interrupt IRQD flag
  - PWR\_FLAG\_SC2: Wake up done using serial controller 2 (PA2) flag
  - PWR\_FLAG\_SC1: Wake up done using serial controller 1 (PB2) flag
  - PWR\_FLAG\_MON: Wake up done using GPIO monitoring flag

Return values

The new state of PWR\_FLAG (SET or RESET).

Notes

None.

#### 8.4 PWR Firmware driver defines

#### 8.4.1 PWR

**PWR** 

UM1576 Reset (RST)

# 9 Reset (RST)

# 9.1 RST Firmware driver registers structures

## 9.1.1 RST\_TypeDef

RST\_TypeDef is defined in the stm32w108xx.h

**Data Fields** 

\_\_IO uint32\_t SR

#### **Field Documentation**

- \_\_IO uint32\_t RST\_TypeDef::SR
  - Reset Status Register Address offset: 0x002C

# 9.2 RST Firmware driver API description

The following section lists the various functions of the RST library.

## 9.2.1 RST specific features

This driver provides the information concerning the reset sources.

The reset can be due to:

- 1. Core lockup
- 2. Option byte load failure (may be set with other bits
- 3. Wake-up from Deep Sleep
- 4. Software reset
- 5. Watchdog expiration
- 6. External reset pin signal
- 7. The application of a Core power supply (or previously failed)
- 8. Normal power applied

## 9.2.2 RST\_Group1

This section decsribes the function allowing to get the reset event source:

• PWR\_GetFlagStatus()

Reset (RST) UM1576

# 9.2.3 RST\_Group1

## 9.2.3.1 RST\_GetFlagStatus

**Function Name** 

#### FlagStatus RST GetFlagStatus (uint32 t RST FLAG)

**Function Description** 

**Parameters** 

Checks whether the specified RST flag is set or not.

- RST\_FLAG: specifies the RST\_FLAG flag to check. This parameter can be one of the following values:
  - RST\_FLAG\_PWRHV: Normal power applied
  - RST\_FLAG\_PWRLV: The application of a Core power supply (or previously failed)
  - RST\_FLAG\_PIN: External reset pin signal.
     RST\_FLAG\_WDG: Watchdog expiration
  - **RST\_FLAG\_SWRST**: Software reset.
  - RST\_FLAG\_WKUP: Wake-up from Deep Sleep
  - RST\_FLAG\_OBFAIL: Option byte load failure (may be set with other bits)
  - RST\_FLAG\_LKUP: Core lockup

Return values

The new state of RST\_FLAG (SET or RESET)

**Notes** 

None.

## 9.3 RST Firmware driver defines

### 9.3.1 RST

**RST** 

UM1576 Serial controller (SC)

# 10 Serial controller (SC)

# 10.1 SC Firmware driver registers structures

### 10.1.1 SC DMA Channel TypeDef

**SC\_DMA\_Channel\_TypeDef** is defined in the stm32w108xx.h **Data Fields** 

- \_\_IO uint32\_t DMABEGADDAR
- \_\_IO uint32\_t DMAENDADDAR
- IO uint32 t DMABEGADDBR
- \_\_IO uint32\_t DMAENDADDBR

#### **Field Documentation**

- \_\_IO uint32\_t SC\_DMA\_Channel\_TypeDef::DMABEGADDAR
  - DMA begin address A register Address offset 0x00
- \_\_IO uint32\_t SC\_DMA\_Channel\_TypeDef::DMAENDADDAR
  - DMA end address A register Address offset 0x04
- \_\_IO uint32\_t SC\_DMA\_Channel\_TypeDef::DMABEGADDBR
  - DMA begin address B register Address offset 0x08
- \_\_IO uint32\_t SC\_DMA\_Channel\_TypeDef::DMAENDADDBR
  - DMA end address B register Address offset 0x0C

#### 10.1.2 SC\_DMA\_InitTypeDef

**SC\_DMA\_InitTypeDef** is defined in the stm32w108xx\_sc.h **Data Fields** 

- uint32\_t DMA\_BeginAddrA
- uint32\_t DMA\_EndAddrA
- uint32\_t DMA\_BeginAddrB
- uint32\_t DMA\_EndAddrB

#### **Field Documentation**

- uint32 t SC DMA InitTypeDef::DMA BeginAddrA
  - Specifies the peripheral begin address A for the selected DMA\_channel
- uint32\_t SC\_DMA\_InitTypeDef::DMA\_EndAddrA
  - Specifies the peripheral end address A for the selected DMA\_channel
- uint32\_t SC\_DMA\_InitTypeDef::DMA\_BeginAddrB
  - Specifies the peripheral begin address B for the selected DMA\_channel
- uint32\_t SC\_DMA\_InitTypeDef::DMA\_EndAddrB

Serial controller (SC) UM1576

Specifies the peripheral end address B for the selected DMA channel

### 10.1.3 SC\_DMA\_TypeDef

SC\_DMA\_TypeDef is defined in the stm32w108xx.h

#### **Data Fields**

- IO uint32 t DMARXCNTAR
- \_\_IO uint32\_t DMARXCNTBR
- \_\_IO uint32\_t DMATXCNTR
- IO uint32 t DMASR
- \_\_IO uint32\_t DMACR
- \_\_IO uint32\_t DMARXERRAR
- IO uint32 t DMARXERRBR
- uint32 t RESERVED0
- \_\_IO uint32\_t DMARXCNTSAVEDR

#### **Field Documentation**

- \_\_IO uint32\_t SC\_DMA\_TypeDef::DMARXCNTAR
  - DMA Rx counter A register Address offset 0x20
- \_\_IO uint32\_t SC\_DMA\_TypeDef::DMARXCNTBR
  - DMA Rx counter B register Address offset 0x24
- \_\_IO uint32\_t SC\_DMA\_TypeDef::DMATXCNTR
  - DMA Tx counter register Address offset 0x28
- \_\_IO uint32\_t SC\_DMA\_TypeDef::DMASR
  - DMA status register Address offset 0x2C
- \_\_IO uint32\_t SC\_DMA\_TypeDef::DMACR
  - DMA control register Address offset 0x30
- \_\_IO uint32\_t SC\_DMA\_TypeDef::DMARXERRAR
  - DMA Rx error A register Address offset 0x34
- IO uint32 t SC DMA TypeDef::DMARXERRBR
  - DMA Rx error B register Address offset 0x38
- uint32\_t SC\_DMA\_TypeDef::RESERVED0[13]
  - Reserved
- \_\_IO uint32\_t SC\_DMA\_TypeDef::DMARXCNTSAVEDR
  - DMA Rx Counter saved register Address offset 0x70

## 10.1.4 SC\_I2C\_TypeDef

SC\_I2C\_TypeDef is defined in the stm32w108xx.h

#### **Data Fields**

- \_\_IO uint32\_t DR
- uint32 t RESERVED0
- IO uint32 t I2CSR

UM1576 Serial controller (SC)

- uint32 t RESERVED1
- \_\_IO uint32\_t I2CCR1
- \_\_IO uint32\_t I2CCR2
- IO uint32 t CR
- uint32\_t RESERVED2
- \_\_IO uint32\_t CRR1
- \_\_IO uint32\_t CRR2

#### **Field Documentation**

- \_\_IO uint32\_t SC\_I2C\_TypeDef::DR
  - Serial control Data register Address offset 0x00
- uint32\_t SC\_I2C\_TypeDef::RESERVED0[1]
  - Reserved
- \_\_IO uint32\_t SC\_I2C\_TypeDef::I2CSR
  - I2C status register Address offset 0x08
- uint32\_t SC\_I2C\_TypeDef::RESERVED1[1]
  - Reserved
- \_\_IO uint32\_t SC\_I2C\_TypeDef::I2CCR1
  - I2C control register 1 Address offset 0x10
- \_\_IO uint32\_t SC\_I2C\_TypeDef::I2CCR2
  - I2C control register 2 Address offset 0x14
- \_\_IO uint32\_t SC\_I2C\_TypeDef::CR
  - Serial control control register Address offset 0x18
- uint32\_t SC\_I2C\_TypeDef::RESERVED2[2]
  - Reserved
- \_\_IO uint32\_t SC\_I2C\_TypeDef::CRR1
  - Serial control clock rate register 1 Address offset 0x24
- \_\_IO uint32\_t SC\_I2C\_TypeDef::CRR2
  - Serial control clock rate register 2 Address offset 0x28

## 10.1.5 SC\_IT\_TypeDef

SC\_IT\_TypeDef is defined in the stm32w108xx.h

#### **Data Fields**

- \_\_IO uint32\_t ISR
- uint32\_t RESERVED0
- IO uint32 t IER
- uint32\_t RESERVED1
- IO uint32 t ICR

#### **Field Documentation**

- \_\_IO uint32\_t SC\_IT\_TypeDef::ISR
  - Interrupt Status register Address offset 0x08
- uint32\_t SC\_IT\_TypeDef::RESERVED0[15]

Serial controller (SC) UM1576

- Reserved
- \_\_IO uint32\_t SC\_IT\_TypeDef::IER
  - Interrupt Enable register Address offset 0x48
- uint32\_t SC\_IT\_TypeDef::RESERVED1[2]
  - Reserved
- \_\_IO uint32\_t SC\_IT\_TypeDef::ICR
  - Interrupt Control register Address offset 0x54

#### 10.1.6 SC\_SPI\_TypeDef

SC\_SPI\_TypeDef is defined in the stm32w108xx.h

#### **Data Fields**

- IO uint32 t DR
- IO uint32 t SPISR
- uint32 t RESERVED0
- IO uint32 t CR
- \_\_IO uint32\_t SPICR
- uint32\_t RESERVED1
- \_\_IO uint32\_t CRR1
- \_\_IO uint32\_t CRR2

#### **Field Documentation**

- \_\_IO uint32\_t SC\_SPI\_TypeDef::DR
  - Serial control Data register Address offset 0x00
- \_\_IO uint32\_t SC\_SPI\_TypeDef::SPISR
  - SPI status register Address offset 0x04
- uint32\_t SC\_SPI\_TypeDef::RESERVED0[4]
  - Reserved
- \_\_IO uint32\_t SC\_SPI\_TypeDef::CR
  - Serial control control register Address offset 0x18
- \_\_IO uint32\_t SC\_SPI\_TypeDef::SPICR
  - SPI status register Address offset 0x1C
- uint32\_t SC\_SPI\_TypeDef::RESERVED1[1]
  - Reserved
- \_\_IO uint32\_t SC\_SPI\_TypeDef::CRR1
  - Serial control clock rate register 1 Address offset 0x24
- \_\_IO uint32\_t SC\_SPI\_TypeDef::CRR2
  - Serial control clock rate register 2 Address offset 0x28

#### 10.1.7 SC\_UART\_TypeDef

SC\_UART\_TypeDef is defined in the stm32w108xx.h

**Data Fields** 

UM1576 Serial controller (SC)

- IO uint32 t DR
- uint32 t RESERVED0
- IO uint32 t UARTSR
- uint32 t RESERVED1
- \_\_IO uint32\_t CR
- uint32\_t RESERVED2
- IO uint32 t UARTCR
- uint32\_t RESERVED3
- \_\_IO uint32\_t UARTBRR1
- IO uint32 t UARTBRR2

#### **Field Documentation**

- \_\_IO uint32\_t SC\_UART\_TypeDef::DR
  - Serial control Data register Address offset 0x00
- uint32\_t SC\_UART\_TypeDef::RESERVED0[2]
  - Reserved
- \_\_IO uint32\_t SC\_UART\_TypeDef::UARTSR
  - UART control register Address offset 0x08
- uint32\_t SC\_UART\_TypeDef::RESERVED1[2]
  - Reserved
- \_\_IO uint32\_t SC\_UART\_TypeDef::CR
  - Serial control control register Address offset 0x14
- uint32\_t SC\_UART\_TypeDef::RESERVED2[1]
  - Reserved
- \_\_IO uint32\_t SC\_UART\_TypeDef::UARTCR
  - UART control register Address offset 0x1C
- uint32\_t SC\_UART\_TypeDef::RESERVED3[2]
  - Reserved
- \_\_IO uint32\_t SC\_UART\_TypeDef::UARTBRR1
  - UART Baud rate register 1 Address offset 0x28
- \_\_IO uint32\_t SC\_UART\_TypeDef::UARTBRR2
  - UART Baud rate register 2 Address offset 0x2C

#### 10.1.8 SPI InitTypeDef

SPI\_InitTypeDef is defined in the stm32w108xx\_sc.h

#### **Data Fields**

- uint16\_t SPI\_Mode
- uint16 t SPI CPOL
- uint16\_t SPI\_CPHA
- uint32\_t SPI\_ClockRate
- uint16 t SPI FirstBit

Serial controller (SC) UM1576

#### **Field Documentation**

- uint16\_t SPI\_InitTypeDef::SPI\_Mode
  - Specifies the SPI mode (Master/Slave). This parameter can be a value of SPI mode
- uint16 t SPI InitTypeDef::SPI CPOL
  - Specifies the serial clock steady state. This parameter can be a value of SPI\_Clock\_Polarity
- uint16 t SPI InitTypeDef::SPI CPHA
  - Specifies the clock active edge for the bit capture. This parameter can be a value of SPI Clock Phase
- uint32\_t SPI\_InitTypeDef::SPI\_ClockRate
  - This member configures the SPI communication clock rate. The clock rate is computed using the following formula: clock rate = 12MHz/((LIN+1)\*(2^EXP)
- uint16\_t SPI\_InitTypeDef::SPI\_FirstBit
  - Specifies whether data transfers start from MSB or LSB bit. This parameter can be a value of SPI MSB LSB transmission

### 10.1.9 UART InitTypeDef

UART\_InitTypeDef is defined in the stm32w108xx\_sc.h

#### **Data Fields**

- uint32\_t UART\_BaudRate
- uint32\_t UART\_WordLength
- uint32 t UART StopBits
- uint32 t UART Parity
- uint32\_t UART\_HardwareFlowControl

#### **Field Documentation**

- uint32\_t UART\_InitTypeDef::UART\_BaudRate
  - This member configures the UART communication baud rate. The baud rate is computed using the following formula: Baudrate = 24MHz/(2\*N+F)
- uint32 t UART InitTypeDef::UART WordLength
  - Specifies the number of data bits transmitted or received in a frame. This
    parameter can be a value of *UART Word Length*
- uint32 t UART InitTypeDef::UART StopBits
  - Specifies the number of stop bits transmitted. This parameter can be a value of UART\_Stop\_Bits
- uint32\_t UART\_InitTypeDef::UART\_Parity
  - Specifies the parity mode. When parity is enabled, the computed parity is inserted at the MSB position of the transmitted data (9th bit when the word length is set to 9 data bits; 8th bit when the word length is set to 8 data bits) This parameter can be a value of *UART\_Parity*
- uint32\_t UART\_InitTypeDef::UART\_HardwareFlowControl
  - Specifies wether the hardware flow control mode is enabled or disabled. This
    parameter can be a value of *UART Hardware Flow Control*

UM1576 Serial controller (SC)

### 10.1.10 I2C InitTypeDef

*I2C\_InitTypeDef* is defined in the stm32w108xx\_sc.h

**Data Fields** 

uint32\_t l2C\_ClockRate

#### **Field Documentation**

#### uint32\_t I2C\_InitTypeDef::I2C\_ClockRate

 This member configures the I2C communication clock rate. The clock rate is computed using the following formula: clock rate = 12MHz/((LIN+1)\*(2^EXP) This parameter must be set to a value lower than 400kHz

# 10.2 SC Firmware driver API description

#### 10.2.1 How to use this driver

The following section lists the various functions of the SC library.

- Peripherals GPIO Configuration:
  - Select the desired pin GPIO\_InitStruct->GPIO\_Pin according to the defined Initialization and Configuration Tables for each serial control modes (UART, SPI master, SPI Salve and I2C).
  - Refer to the Initialization and Configuration Tables to configure the GPIO InitStruct->GPIO Mode
  - c. Call GPIO\_Init() function.
- For the I2C mode, program the clock rate using the I2C\_Init() function.
- For the SPI mode, program the Polarity, Phase, First Data, Clock rate and the Peripheral Mode rate using the SPI\_Init() function.
- For the UART mode, program the Baud Rate, Word Length, Stop Bit, Parity and Hardware flow control using the UART\_Init() function.
- Enable the PPP using the PPP Cmd() function.
- For UART Mode set pull-up resistors on Tx and Rx pins using GPIO\_SetBits() function.
- Enable the NVIC and the corresponding interrupt using the function. PPP\_ITConfig() if you need to use interrupt mode.
- When using the DMA mode
  - a. Configure the DMA using SC\_DMA\_Init() function.
  - b. Active the needed channel Request using SC\_DMA\_ChannelLoadEnable() function.



PPP can be UART, SPI or I2C.

Serial controller (SC) UM1576



The DMA is not support for I2C mode.

### 10.2.2 Universal Asynchronous Receiver-Transmitter functions

This section provides a set of functions allowing handling Universal Asynchronous Receiver Transmitter communications.



Only SC1 includes an universal asynchronous receiver transmitter (UART) controller.

#### **Initialization and Configuration**

The GPIO pins that can be assigned to UART interface are listed in the following table:

| Parameter | Direction | GPIO confoiguration          | SC1 pin |
|-----------|-----------|------------------------------|---------|
| TXD       | Out       | Alternate output (push-pull) | PB1     |
| RDX       | In        | Input                        | PB2     |
| nCTS      | In        | Input                        | PB3     |
| nRTS      | Out       | Alternate output (push-pull) | PB4     |

For the asynchronous mode these parameters can be configured:

- Baud Rate.
- Word Length.
- Stop Bit.
- Parity: If the parity is enabled, then the MSB bit of the data written in the data register is transmitted but is changed by the parity bit. Depending on the frame length defined by the M bit (7-bits or 8-bits), the possible UART frame formats are as listed in the following table: M bit PCE bit UART frame 0 0 SB | 7-bit data | STB 0 1 SB | 7-bit data | PB | STB 1 0 SB | 8-bit data | STB 1 1 SB | 8-bit data | PB | STB
- Hardware flow control.

The UART\_Init() function follows the UART asynchronous configuration procedure (details for the procedure is available in datasheet.

#### Data transfers

In reception, data are received and then stored into an internal Rx buffer while In transmission, data are first stored into an internal Tx buffer before being transmitted.

The read access of the SCx\_DR register can be done using UART\_ReceiveData() function and returns the Rx buffered value. Whereas a write access to the SCx\_DR can be done using UART\_SendData() function and stores the written data into Tx buffer.

#### Interrupts and flags management

This subsection provides also a set of functions allowing configuring the UART Interrupts sources, Requests and check or clear the flags or pending bits status. The user should

UM1576 Serial controller (SC)

identify which mode will be used in his application to manage the communication: Polling mode, Interrupt mode or DMA mode(refer SC Group4).

In Polling mode, the UART communication can be managed by these flags:

- 1. UART FLAG TXE: to indicate the status of the transmit buffer register.
- 2. UART\_FLAG\_RXNE: to indicate the status of the receive buffer register.
- 3. UART\_FLAG\_IDLE: to indicate the status of the Idle Line.
- 4. UART FLAG CTS: to indicate the status of the nCTS line.
- 5. UART FLAG FE: to indicate if a frame error occurs.
- 6. UART\_FLAG\_PE: to indicate if a parity error occurs.
- 7. UART\_FLAG\_OVR: to indicate if an Overrun error occurs.

In this mode it is advised to use the following functions:

FlagStatus UART\_GetFlagStatus(SC\_UART\_TypeDef\* SCx\_UART, uint32\_t UART\_FLAG).

In this mode all the UART flags are cleared by hardware.

In Interrupt mode, the UART communication can be managed by 7 interrupt sources and 7 pending bits:

- Pending bits:
  - uART\_IT\_PE: to indicate the status of Parity Error interrupt.
  - b. UART\_IT\_FE: to indicate the status of Framing Error interrupt.
  - c. UART\_IT\_UND: to indicate the status of UnderRun Error interrupt.
  - d. UART\_IT\_OVR: to indicate the status of OverRun Error interrupt.
  - e. UART\_IT\_IDLE: to indicate the status of IDLE line detected interrupt.
  - f. UART\_IT\_TXE: to indicate the status of the Transmit data register empty interrupt.
  - g. UART\_IT\_RXNE: to indicate the status of the Data Register not empty interrupt.
- Interrupt source:
  - a. UART\_IT\_PE: specifies the interrupt source for Parity Error pending interrupt.
  - b. UART IT FE: specifies the interrupt source for Framing Error pending interrupt.
  - c. UART\_IT\_UND: specifies the interrupt source for UnderRun Error pending interrupt.
  - d. UART\_IT\_OVR: specifies the interrupt source for OverRun Error pending interrupt.
  - e. UART\_IT\_IDLE: specifies the interrupt source for IDLE line detected pending interrupt.
  - f. UART\_IT\_TXE: specifies the interrupt source for the Transmit data register empty pending interrupt.
  - g. UART\_IT\_RXNE: specifies the interrupt source for the Data Register not empty pending interrupt. These parameters are coded in order to use them as interrupt source or as pending bits.

In this mode it is advised to use the following functions:

- void UART\_ITConfig(SC\_IT\_TypeDef\* SCx\_IT, uint32\_t UART\_IT, FunctionalState NewState).
- ITStatus UART\_GetITStatus(SC\_IT\_TypeDef\* SCx\_IT, uint32\_t UART\_IT).
- void UART\_ClearITPendingBit(SC\_IT\_TypeDef\* SCx\_IT, uint32\_t UART\_IT).
- UART DeInit()
- UART\_Init()
- UART\_StructInit()
- UART RTSAssertionCmd()
- UART\_Cmd()
- UART\_ITConfig()

Serial controller (SC) UM1576

- UART\_TriggerEventConfig()
- UART\_SendData()
- UART\_ReceiveData()
- UART\_GetFlagStatus()
- UART\_GetITStatus()
- UART\_ClearITPendingBit()

## 10.2.3 Serial Peripheral Interface functions

This section describes a set of functions allowing handling serial peripheral interface communications.



The SC1 and SC2 include an Serial Peripheral Interface (SPI) master/slave controller.

### **Initialization and Configuration**

The GPIO pins that can be assigned to SPI interface are listed in the following tables:

Table 8: SPI master mode

| Parameter | Direction | GPIO confoiguration          | SC1 pin | SC2 pin |
|-----------|-----------|------------------------------|---------|---------|
| MOSI      | Out       | Alternate output (push-pull) | PB1     | PA0     |
| MISO      | In        | Input                        | PB2     | PA1     |
| SCLK      | Out       | Alternate output (push-pull) | PB3     | PA2     |
|           |           | Special SCLK mode            |         |         |

Table 9: SPI slave mode

| Parameter | Direction | GPIO confoiguration          | SC1 pin | SC2 pin |
|-----------|-----------|------------------------------|---------|---------|
| MOSI      | In        | Input                        | PB2     | PA0     |
| MISO      | Out       | Alternate output (push-pull) | PB1     | PA1     |
| SCLK      | In        | Input                        | PB3     | PA2     |
| nSSEL     | In        | Input                        | PB4     | PA3     |

In Serial Peripheral Interface mode, configure the following parameters:

- mode.
- Data Size.
- Polarity.
- Phase.
- Baud Rate
- First Bit Transmission

The SPI\_Init() function follows the SPI configuration procedures for Master mode and Slave mode (details for these procedures are available in datasheet).

UM1576 Serial controller (SC)

#### **Data transfers**

In reception, data are received and then stored into an internal Rx buffer while In transmission, data are first stored into an internal Tx buffer before being transmitted.

The read access of the SCx\_DR register can be done using SPI\_ReceiveData() function and returns the Rx buffered value, whereas a write access to the SCx\_DR can be done using SPI\_SendData() function and stores the written data into Tx buffer.

#### Interrupts and flags management

This subsection describes the set of functions allowing configuring the SPI Interrupts sources, requesting, checking or clearing the flags or pending bits status. The user should identify which mode will be used in his application to manage the communications: Polling mode, Interrupt mode or DMA mode(refer SC Group4).

In Polling mode, the SPI communications can be managed by these flags:

- 1. SPI FLAG TXE: to indicate the status of the transmit buffer register.
- 2. SPI\_FLAG\_RXNE: to indicate the status of the receive buffer register.
- 3. SPI\_FLAG\_IDLE: to indicate the status of the Idle Line.
- 4. SPI\_FLAG\_OVR: to indicate if an Overrun error occurs.

In this mode it is advised to use the following functions:

• FlagStatus SPI\_GetFlagStatus(SC\_SPI\_TypeDef\* SCx\_SPI, uint32\_t SPI\_FLAG).

In this mode all the SPI flags are cleared by hardware.

In Interrupt mode, the SPI communications can be managed by 5 interrupt sources and 5 pending bits:

- Pending bits:
  - a. SPI IT UND: to indicate the status of UnderRun Error interrupt.
  - b. SPI IT OVR: to indicate the status of OverRun Error interrupt.
  - c. SPI\_IT\_IDLE: to indicate the status of IDLE line detected interrupt.
  - d. SPI\_IT\_TXE: to indicate the status of the Transmit data register empty interrupt.
  - e. SPI IT RXNE: to indicate the status of the Data Register not empty interrupt.
- Interrupt source:
  - a. SPI\_IT\_UND: specifies the interrupt source for UnderRun Error pending interrupt.
  - b. SPI\_IT\_OVR: specifies the interrupt source for OverRun Error pending interrupt.
  - SPI\_IT\_IDLE: specifies the interrupt source for IDLE line detected pending interrupt.
  - d. SPI\_IT\_TXE: specifies the interrupt source for the Transmit data register empty pending interrupt.
  - e. SPI\_IT\_RXNE: specifies the interrupt source for the Data Register not empty pending interrupt. These parameters are coded in order to use them as interrupt source or as pending bits.

In this mode it is advized to use the following functions:

- void SPI\_ITConfig(SC\_IT\_TypeDef\* SCx\_IT, uint32\_t SPI\_IT, FunctionalState NewState).
- ITStatus SPI\_GetITStatus(SC\_IT\_TypeDef\* SCx\_IT, uint32\_t SPI\_IT).
- void SPI\_ClearITPendingBit(SC\_IT\_TypeDef\* SCx\_IT, uint32\_t SPI\_IT).
- SPI Delnit()
- SPI Init()
- SPI\_StructInit()
- SPI\_ReceivermodeConfig()

Serial controller (SC) UM1576

- SPI LastByteRepeatCmd()
- SPI Cmd()
- SPI\_ITConfig()
- SPI\_TriggerEventConfig()
- SPI\_SendData()
- SPI\_ReceiveData()
- SPI GetFlagStatus()
- SPI\_GetITStatus()
- SPI\_ClearITPendingBit()

### 10.2.4 Inter-Integrated Circuit functions

This section describes a set of functions allowing handling the Inter-Integrated Circuit communications.



The SC1 and SC2 include an Inter-integrated circuit interface (I2C) master controller.

#### **Initialization and Configuration**

The GPIO pins that can be assigned to I2C interface are listed in the following table:

| Parameter | Direction | GPIO confoiguration           | SC1 pin | SC2 pin |
|-----------|-----------|-------------------------------|---------|---------|
| SDA       | In/Out    | Alternate output (open-drain) | PB1     | PA1     |
| SCL       | In/Out    | Alternate output (open-drain) | PB2     | PA2     |

For the Inter-Integrated Circuit mode only the Baud Rate parameter can be configured:

The I2C\_Init() function follows the I2C configuration procedure (this procedure is available in datasheet).

The generate START and STOP can be done respectively using I2C\_GenerateSTART() and I2C\_GenerateSTOP() functions.

The command for the ACK generation can be done I2C\_AcknowledgeConfig() function.

#### **Data transfers**

To initiate a transmit segment, write the data to the SCx\_DR data register, then set the BTE bit in the SCx\_I2CCR1 register, and finally wait until the BTE bit is clear and the BTF bit in the SCx\_I2CSR register. These steps can be done using I2C\_SendData() function.

Alternatively to initiate the reception set the BRE bit in the SCx\_I2CCR1 register and keep waiting until the BRE bit is cleared and the BTF bit in the SCx\_I2CSR register is set. Then read the Rx buffered value, these steps can be done using I2C\_ReceiveData() function.

The transmission of the address byte from master to slave to select the slave device in transmitter or in receiver mode can be done using the I2C\_Send7bitAddress() function.

#### Interrupts and flags management

This subsection describes also a set of functions allowing configuring the I2C Interrupts sources, requesting, checking or clearing the flags or pending bits status. The user should

identify which mode will be used in his application to manage communications: Polling mode, Interrupt mode.

In Polling mode, the I2C communication can be managed by 4 flags:

- 1. I2C\_FLAG\_NACK: to indicate the status of the not acknowledge flag.
- 2. I2C\_FLAG\_BTF: to indicate the status of the byte transfer finished flag.
- 3. I2C\_FLAG\_BRF: to indicate the status of the byte receive finished flag.
- 4. I2C FLAG CMDFIN: to indicate the status of the command finished flag.

In this mode it is advised to use the following functions:

FlagStatus I2C\_GetFlagStatus(SC\_I2C\_TypeDef\* SCx\_I2C, uint32\_t I2C\_FLAG).

In this mode all the I2C flags are cleared by hardware.

## Interrupt mode

In Interrupt mode, the I2C communication can be managed by 4 interrupt sources and 4 pending bits:

### Interrupt source:

- I2C\_IT\_NACK: specifies the interrupt source for the not acknowledge interrupt.
- 2. I2C IT CMDFIN: specifies the interrupt source for the command finished interrupt.
- 3. I2C\_IT\_BTF: specifies the interrupt source for the byte transfer finished interrupt.
- 4. I2C\_IT\_BRF: specifies the interrupt source for the byte receive finished interrupt.

### Pending bits:

- 1. I2C\_IT\_NACK: to indicate the status of not acknowledge pending interrupt.
- 2. I2C IT CMDFIN: to indicate the status of command finished pending interrupt.
- 3. I2C\_IT\_BTF: to indicate the status of byte transfer finished pending interrupt.
- 4. I2C\_IT\_BRF: to indicate the status of byte receive finished pending interrupt.

In this mode it is advized to use the following functions:

- void I2C ClearITPendingBit(SC IT TypeDef\* SCx IT, uint32 t I2C IT).
- ITStatus I2C\_GetITStatus(SC\_IT\_TypeDef\* SCx\_IT, uint32\_t I2C\_IT).
- I2C\_DeInit()
- I2C\_Init()
- I2C\_StructInit()
- I2C\_GenerateSTART()
- I2C\_GenerateSTOP()
- I2C\_AcknowledgeConfig()
- I2C Send7bitAddress()
- I2C\_SendData()
- I2C\_ReceiveData()
- I2C Cmd()
- I2C\_ITConfig()
- I2C\_GetFlagStatus()
- I2C\_GetITStatus()
- I2C ClearITPendingBit()

## 10.2.5 DMA transfers management functions

This section describes a set of functions that can be used only in DMA mode.



The SC1 and SC2 include a DMA controller that can be used to manage the UART and SPI communications.

## Initialization and Configuration

For the DMA mode the following parameters can be configured:

- Begin address buffer A.
- End address buffer A.
- Begin address buffer B.
- End address buffer B.

The DMA\_Init() function follows the DMA configuration procedure.

#### **Data transfers**

In DMA mode, the UART and SPI communications can be managed by 4 DMA Channel requests:

- DMA\_ChannelLoad\_BTx: specifies the DMA transmit channel buffer B transfer request.
- DMA\_ChannelLoad\_ATx: specifies the DMA transmit channel buffer A transfer request.
- 3. DMA\_ChannelLoad\_BRx: specifies the DMA receive channel buffer B transfer request.
- 4. DMA\_ChannelLoad\_ARx: specifies the DMA receive channel buffer A transfer request.

In this mode it is advised to use the following function to load and enables the specified DMA channel:

 void SC\_DMA\_ChannelLoadEnable(SC\_DMA\_TypeDef\* SCx\_DMA, uint32\_t Channelxy).

## Interrupts and flags management

This subsection described also a set of functions allowing configuring the DMA Interrupts sources, requesting, checking or clearing the flags or pending bits status. The user should identify which mode will be used in his application to manage communications: Polling mode, Interrupt mode.

In Polling mode, the DMA communications can be managed by 4 flags:

- DMA\_FLAG\_RXAACK: to indicate the status of the DMA receive buffer A acknowledge flag.
- 2. DMA\_FLAG\_RXBACK: to indicate the status of the DMA receive buffer B acknowledge flag.
- DMA\_FLAG\_TXAACK: to indicate the status of the DMA transmit buffer A acknowledge flag.
- 4. DMA\_FLAG\_TXBACK: to indicate the status of the DMA transmit buffer B acknowledge flag.
- 5. DMA\_FLAG\_OVRA: to indicate the status of the DMA buffer B overrun flag.
- 6. DMA\_FLAG\_OVRB: to indicate the status of the DMA buffer B overrun flag.
- 7. DMA\_FLAG\_PEA: to indicate the status of the DMA Parity error A flag.
- 8. DMA\_FLAG\_PEB: to indicate the status of the DMA Parity error B flag.
- 9. DMA\_FLAG\_FEA: to indicate the status of the DMA Frame error A flag.
- 10. DMA\_FLAG\_FEB: to indicate the status of the DMA Frame error B flag.

11. DMA\_FLAG\_NSSS: to indicate the status of the status of the receive count flag. In this mode it is advised to use the following functions:

FlagStatus SC\_DMA\_GetFlagStatus(SC\_DMA\_TypeDef\* SCx\_DMA, uint32\_t DMA\_FLAG).

In this mode all the DMA flags are cleared by hardware.

## Interrupt mode

In Interrupt mode, the DMA communications can be managed by 4 interrupt sources and 4 pending bits:

#### Interrupt source:

- DMA\_IT\_TXULODB: specifies the interrupt source for the transmit buffer B unloaded interrupt.
- DMA\_IT\_TXULODA: specifies the interrupt source for the transmit buffer A unloaded interrupt.
- DMA\_IT\_RXULODB: specifies the interrupt source for the receive buffer B unloaded interrupt.
- 4. DMA\_IT\_RXULODA: specifies the interrupt source for the receive buffer A unloaded interrupt.

### Pending bits:

- DMA\_IT\_TXULODB: to indicate the status of transmit buffer B unloaded pending interrupt.
- DMA\_IT\_TXULODA: to indicate the status of transmit buffer A unloaded pending interrupt.
- 3. DMA\_IT\_RXULODB: to indicate the status of receive buffer B unloaded pending interrupt.
- 4. DMA\_IT\_RXULODA: to indicate the status of receive buffer A unloaded pending interrupt.

In this mode it is advised to use the following functions:

- ITStatus SC\_DMA\_GetITStatus(SC\_IT\_TypeDef\* SCx\_IT, uint32\_t DMA\_IT).
- SC\_DMA\_ClearITPendingBit(SC\_IT\_TypeDef\* SCx\_IT, uint32\_t DMA\_IT).
- SC\_DMA\_ChannelReset()
- SC\_DMA\_Init()
- SC\_DMA\_StructInit()
- SC\_DMA\_ITConfig()
- SC\_DMA\_ChannelLoadEnable()
- SC\_DMA\_GetCounter()
- SC\_DMA\_GetReceiverErrorOffset()
- SC\_DMA\_GetFlagStatus()
- SC\_DMA\_GetITStatus()
- SC\_DMA\_ClearITPendingBit()

## 10.2.6 Universal Asynchronous Receiver Transmitter communication

### 10.2.6.1 **UART\_Delnit**

Function Name void UART\_Delnit ( SC\_UART\_TypeDef \* SCx\_UART)

**Function Description** 

Deinitializes the SCx\_UART peripheral registers to their default

reset values.

**Parameters** 

SCx\_UART: where x can be 1 to select the Serial controller
 peripheral.

peripheral.

Return values

• None.

Notes

None.

# 10.2.6.2 **UART\_Init**

Function Name void UART\_Init ( SC\_UART\_TypeDef \* SCx\_UART,

UART\_InitTypeDef \* UART\_InitStruct)

Function Description Initializes the SC1\_UART peripheral according to the specified

parameters in the UART\_InitStruct .

Parameters • SCx\_UART: where x can be 1 to select the Serial controller

peripheral.

 UART\_InitStruct: pointer to a UART\_InitTypeDef structure that contains the configuration information for the specified

SC1\_UART peripheral.

Return values 

None.

Notes • None.

# 10.2.6.3 UART\_StructInit

Function Name void UART\_StructInit ( UART\_InitTypeDef \* UART\_InitStruct)

Function Description Fills each UART\_InitStruct member with its default value.

Parameters • UART\_InitStruct : pointer to a UART\_InitTypeDef structure

which will be initialized.

Return values • None.

Notes • None.

# 10.2.6.4 UART RTSAssertionCmd

Function Name void UART\_RTSAssertionCmd ( SC\_UART\_TypeDef \*

SCx\_UART,FunctionalState NewState)

Function Description Enables or disables the RTS assertion for the specified

SC1\_UART peripheral.

Parameters • SCx\_UART: where x can be 1 to select the Serial controller

peripheral.

NewState: new state of the SC1\_UART peripheral. This

parameter can be: ENABLE or DISABLE.

Return values 

None.

Notes • None.

# 10.2.6.5 UART\_Cmd

Function Name void UART\_Cmd ( SC\_UART\_TypeDef \*

SCx\_UART,FunctionalState NewState)

Function Description Enables or disables the specified SC1\_UART peripheral.

Parameters • SCx\_UART: where x can be 1 to select the Serial controller

peripheral.

• NewState: new state of the SC1\_UART peripheral. This

parameter can be: ENABLE or DISABLE.

Return values 

None.

Notes 

None.

# 10.2.6.6 UART\_ITConfig

Function Name void UART\_ITConfig ( SC\_IT\_TypeDef \* SCx\_IT, uint32\_t

**UART\_IT,FunctionalState NewState)** 

Function Description Enables or disables the specified SCx\_UART interrupts.

• SCx\_IT: where x can be 1 or 2 to select the Serial controller peripheral.

• UART\_IT: specifies the SCx\_UART interrupt source to be

DocID023682 Rev 1 113/201

enabled or disabled. This parameter can be one of the following values:

- UART\_IT\_PE: Parity error interrupt mask
- UART\_IT\_FE: Frame error interrupt mask
- UART\_IT\_UND: Underrun interrupt mask (to be checked)
- UART\_IT\_OVR: Overrun interrupt mask
- UART\_IT\_IDLE: Idle line detected interrupt mask
- UART\_IT\_TXE: Transmit data register empty interrupt mask
- UART\_IT\_RXNE: Data Register not empty interrupt mask
- NewState: new state of the specified SCx\_UART interrupt source. This parameter can be: ENABLE or DISABLE.

### Return values

None.

Notes

None.

# 10.2.6.7 UART\_TriggerEventConfig

**Function Name** 

void UART\_TriggerEventConfig ( SC\_IT\_TypeDef \* SCx\_IT, uint32\_t UART\_IT, uint32\_t TriggerEvent)

**Function Description** 

Trigger event configuration to handle the specified SCx\_UART interrupt.

### **Parameters**

- SCx\_IT: where x can be 1 or 2 to select the Serial controller peripheral.
- UART\_IT: specifies the SCx\_UART interrupt to be configured. This parameter can be one of the following values:
  - UART\_IT\_IDLE : Idle line detected interrupt
  - UART\_IT\_TXE: Transmit data register empty interrupt
  - **UART\_IT\_RXNE**: Data Register not empty interrupt
- TriggerEvent: Trigger event configuration of the specified SCx\_UART interrupt. This parameter can be one of the following values:
  - SC\_TriggerEvent\_Edge: The specified SCx\_UART interrupt will be generated on edge
  - SC\_TriggerEvent\_Level: The specified SCx\_UART interrupt will be generated on level

### Return values

None.

Notes

None.

# 10.2.6.8 UART SendData

Function Name void UART\_SendData ( SC\_UART\_TypeDef \* SCx\_UART,

uint8\_t Data)

**Function Description** 

Transmits a Data through the SC1 UART peripheral.

**Parameters** 

• SCx\_UART: where x can be 1 to select the Serial controller

peripheral.

Data: Data to be transmitted.

Return values

None.

Notes

None.

# 10.2.6.9 UART\_ReceiveData

Function Name uint8\_t UART\_ReceiveData ( SC\_UART\_TypeDef \*

SCx\_UART)

Function Description Returns the most recent received data by the SC1\_UART

peripheral.

Parameters • SCx\_UART: where x can be 1 to select the Serial controller

peripheral.

Return values • The value of the received data.

Notes • None.

### 10.2.6.10 UART GetFlagStatus

Function Name FlagStatus UART\_GetFlagStatus ( SC\_UART\_TypeDef \*

SCx\_UART, uint32\_t UART\_FLAG)

Function Description Checks whether the specified SC1\_UART flag is set or not.

Parameters • SCx UART : where x can be 1 to select the Serial cont

**SCx\_UART**: where x can be 1 to select the Serial controller peripheral.

• UART\_FLAG: specifies the SCx\_UART flag to check. This parameter can be one of the following values:

UART\_FLAG\_CTS: Clear to send flag.

– UART\_FLAG\_RXNE : Receive data register not empty

DocID023682 Rev 1 115/201

flag.

UART FLAG TXE: Transmit data register empty flag.

UART\_FLAG\_ORE: OverRun Error flag.
 UART\_FLAG\_FE: Framing Error flag.
 UART\_FLAG\_PE: Parity Error flag.

- **UART\_FLAG\_IDLE**: Idle Line detection flag.

Return values

• The new state of UART FLAG (SET or RESET).

Notes

None.

### 10.2.6.11 UART\_GetITStatus

Function Name ITStatus UART\_GetITStatus ( SC\_IT\_TypeDef \* SCx\_IT,

uint32\_t UART\_IT)

Function Description Checks whether the specified SC1\_UART pending interrupt is set

or not.

• SCx\_IT: where x can be 1 to select the Serial controller peripheral.

• **UART\_IT:** specifies the pending interrupt to check. This parameter can be one of the following values:

UART\_IT\_PE: Parity error interrupt pending
 UART IT FE: Frame error interrupt pending

UART\_IT\_UND: Underrun interrupt pending (to be checked)

UART\_IT\_OVR: Overrun interrupt pending

UART\_IT\_IDLE: Idle line detected interrupt pending

UART\_IT\_TXE: Transmit data register empty interrupt pending

UART\_IT\_RXNE: Data Register not empty interrupt pending

pending

Return values • The new state of UART\_IT (SET or RESET).

Notes • None.

# 10.2.6.12 UART\_ClearITPendingBit

Function Name void UART\_ClearITPendingBit ( SC\_IT\_TypeDef \* SCx\_IT, uint32\_t UART\_IT)

116/201 DocID023682 Rev 1

**Function Description** 

Clears the SC1\_UART interrupt pending bits.

**Parameters** 

• **SCx\_IT**: where x can be 1 to select the Serial controller peripheral.

- **UART\_IT:** specifies the pending interrupt to check. This parameter can be one of the following values:
  - UART\_IT\_PE: Parity error interrupt pending
  - UART\_IT\_FE: Frame error interrupt pending
  - UART\_IT\_UND: Underrun interrupt pending (to be checked)
  - UART\_IT\_OVR: Overrun interrupt pending
  - UART\_IT\_IDLE: Idle line detected interrupt pending
  - UART\_IT\_TXE: Transmit data register empty interrupt pending
  - UART\_IT\_RXNE: Data Register not empty interrupt pending

Return values

None.

Notes

None.

# 10.2.7 Serial peripheral interface communication

# 10.2.7.1 SPI Delnit

Function Name void SPI\_Delnit ( SC\_SPI\_TypeDef \* SCx\_SPI)

Function Description Deinitializes the SCx\_SPI peripheral registers to their default reset

values.

• SCx\_SPI: where x can be 1 or 2 to select the Serial

controller peripheral.

Return values

None.

Notes

None.

# 10.2.7.2 SPI\_Init

Function Name void SPI\_Init ( SC\_SPI\_TypeDef \* SCx\_SPI, SPI\_InitTypeDef

\* SPI\_InitStruct)

Function Description Initializes the SCx SPI peripheral according to the specified

parameters in the SPI InitStruct.

None.

• SCx\_SPI: where x can be 1 or 2 to select the Serial controller peripheral.

• **SPI\_InitStruct**: pointer to a SPI\_InitTypeDef structure that contains the configuration information for the specified SPI peripheral.

penphen

Notes 

None.

## 10.2.7.3 SPI\_StructInit

Return values

Function Name void SPI\_StructInit ( SPI\_InitTypeDef \* SPI\_InitStruct)

Function Description Fills each SPI InitStruct member with its default value.

• SPI\_InitStruct : pointer to a SPI\_InitTypeDef structure which

will be initialized.

None.

Notes • None.

# 10.2.7.4 SPI\_ReceiverModeConfig

Return values

Function Name void SPI\_ReceiverModeConfig ( SC\_SPI\_TypeDef \* SCx\_SPI, vint22 4 SPI\_ReceiverMode)

uint32\_t SPI\_ReceiverMode)

Function Description Configures the Receiver driven mode for the selected SCx\_SPI

(Master mode only).

• SCx\_SPI: where x can be 1 or 2 to select the Serial controller peripheral.

 SPI\_ReceiverMode: specifies the Receiver driven mode to be configured. This parameter can be one of the following values:

SPI\_ReceiverMode\_TxDataReady: Initiate transactions when transmit data is available

- **SPI\_ReceiverMode\_RxFIFOFree**: Initiate transactions

**577** 

when receive buffer has space

Return values • None.

Notes • None.

# 10.2.7.5 SPI\_LastByteRepeatCmd

Function Name void SPI\_LastByteRepeatCmd ( SC\_SPI\_TypeDef \*

SCx\_SPI,FunctionalState NewState)

Function Description Enables or disables the last byte repeat transmission feature for

the specified SCx\_SPI peripheral (Slave mode only).

Parameters • SCx\_SPI: where x can be 1 or 2 to select the Serial

controller peripheral.

NewState: new state of the SCx\_SPI peripheral. This

parameter can be: ENABLE or DISABLE.

Return values 

None.

Notes • None.

# 10.2.7.6 SPI Cmd

Function Name void SPI\_Cmd ( SC\_SPI\_TypeDef \* SCx\_SPI,FunctionalState

NewState)

Function Description Enables or disables the specified SCx\_SPI peripheral.

Parameters • SCx\_SPI: where x can be 1 or 2 to select the Serial

controller peripheral.

• NewState: new state of the SCx\_SPI peripheral. This

parameter can be: ENABLE or DISABLE.

Return values 

None.

Notes • None.

# 10.2.7.7 SPI\_ITConfig

Function Name void SPI\_ITConfig ( SC\_IT\_TypeDef \* SCx\_IT, uint32\_t

SPI\_IT,FunctionalState NewState)

Function Description Enables or disables the specified SCx\_SPI interrupts.

### **Parameters**

 SCx\_IT: where x can be 1 or 2 to select the Serial controller peripheral.

• **SPI\_IT**: specifies the SCx\_SPI interrupt source to be enabled or disabled. This parameter can be one of the following values:

SPI\_IT\_UND: Underrun interrupt maskSPI\_IT\_OVR: Overrun interrupt mask

- SPI\_IT\_IDLE: Idle line detected interrupt mask

SPI\_IT\_TXE: Transmit data register empty interrupt mask

SPI\_IT\_RXNE: Data Register not empty interrupt mask

 NewState: new state of the specified SCx\_SPI interrupt source. This parameter can be: ENABLE or DISABLE.

Return values

Notes

None.

None.

# 10.2.7.8 SPI\_TriggerEventConfig

**Function Name** 

void SPI\_TriggerEventConfig ( SC\_IT\_TypeDef \* SCx\_IT,
uint32 t SPI IT, uint32 t TriggerEvent)

**Function Description** 

Trigger event configuration to handle the specified SCx\_SPI interrupt.

#### **Parameters**

- **SCx\_IT**: where x can be 1 or 2 to select the Serial controller peripheral.
- **SPI\_IT**: specifies the SCx\_SPI interrupt to be configured. This parameter can be one of the following values:
  - SPI IT IDLE: Idle line detected interrupt
  - SPI\_IT\_TXE: Transmit data register empty interrupt
  - SPI\_IT\_RXNE: Data Register not empty interrupt
- **TriggerEvent**: Trigger event configuration of the specified SCx\_SPI interrupt. This parameter can be one of the following values:
  - SC\_TriggeSPI\_ITConfig rEvent\_Edge: The specified SCx\_SPI interrupt will be generated on edge
  - SC\_TriggerEvent\_Level: The specified SCx\_SPI interrupt will be generated on level

Return values

None.

Notes

None.

## 10.2.7.9 SPI SendData

Function Name void SPI\_SendData ( SC\_SPI\_TypeDef \* SCx\_SPI, uint8\_t

Data)

Function Description Transmits a Data through the SCx\_SPI peripheral.

• SCx\_SPI: where x can be 1 or 2 to select the Serial

controller peripheral.

• **Data**: Data to be transmitted.

Return values 

None.

Notes • None.

## 10.2.7.10 SPI\_ReceiveData

Function Name uint8\_t SPI\_ReceiveData ( SC\_SPI\_TypeDef \* SCx\_SPI)

Function Description Returns the most recent received data by the SCx SPI peripheral.

• SCx\_SPI: where x can be 1 or 2 to select the Serial

controller peripheral.

Return values • The value of the received data.

Notes • None.

# 10.2.7.11 SPI\_GetFlagStatus

Function Name FlagStatus SPI\_GetFlagStatus ( SC\_SPI\_TypeDef \* SCx\_SPI,

uint32\_t SPI\_FLAG)

Function Description Checks whether the specified SCx\_SPI flag is set or not.

• SCx\_SPI: where x can be 1 or 2 to select the Serial controller peripheral.

• SPI\_FLAG: specifies the SCx\_SPI flag to check. This

parameter can be one of the following values:

SPI\_FLAG\_OVR: OverRun Error flag.

SPI\_FLAG\_TXE: Transmit data register empty flag.

SPI\_FLAG\_RXNE: Receive data register not empty flag.

DocID023682 Rev 1

121/201

SPI FLAG IDLE: IDLE line flag.

Return values

The new state of SPI\_FLAG (SET or RESET).

Notes

None.

# 10.2.7.12 SPI GetITStatus

**Function Name** ITStatus SPI\_GetITStatus ( SC\_IT\_TypeDef \* SCx\_IT, uint32\_t SPI IT)

Checks whether the specified SCx\_SPI pending interrupt is set or

**Parameters** 

**Function Description** 

**SCx\_IT**: where x can be 1 or 2 to select the Serial controller peripheral.

**SPI\_IT**: specifies the SCx\_SPI pending interrupt to check. This parameter can be one of the following values:

SPI IT UND: Underrun interrupt pending

SPI\_IT\_OVR: Overrun interrupt pending SPI IT IDLE: Idle line detected interrupt pending

SPI IT TXE: Transmit data register empty interrupt pending

SPI IT RXNE: Data Register not empty interrupt pending

Return values

The new state of SPI\_IT (SET or RESET).

Notes

None.

# 10.2.7.13 SPI\_ClearITPendingBit

**Function Name** void SPI\_ClearITPendingBit ( SC\_IT\_TypeDef \* SCx\_IT,

uint32\_t SPI\_IT)

**Function Description** 

Clears the SCx SPI interrupt pending bits.

**Parameters** 

**SCx IT:** where x can be 1 to select the Serial controller peripheral.

**SPI\_IT**: specifies the SCx\_SPI pending interrupt to check. This parameter can be one of the following values:

SPI IT UND: Underrun interrupt pending SPI IT OVR: Overrun interrupt pending

SPI\_IT\_IDLE: Idle line detected interrupt pending

DocID023682 Rev 1 122/201

**57** 

> SPI\_IT\_TXE: Transmit data register empty interrupt pendina

SPI\_IT\_RXNE: Data Register not empty interrupt pending

Return values

None.

Notes

None.

#### 10.2.8 Inter-Integrated Circuit communication

#### 10.2.8.1 I2C\_DeInit

void I2C\_DeInit ( SC\_I2C\_TypeDef \* SCx\_I2C) **Function Name** 

Deinitializes the SCx\_I2C peripheral registers to their default reset **Function Description** 

values.

**SCx\_I2C**: where x can be 1 or 2 to select the Serial **Parameters** 

controller peripheral.

Return values None.

Notes None.

#### 10.2.8.2 I2C Init

**Function Name** void I2C\_Init ( SC\_I2C\_TypeDef \* SCx\_I2C, I2C\_InitTypeDef \*

I2C\_InitStruct)

**Function Description** Initializes the SCx\_I2C peripheral according to the specified

parameters in the I2C\_InitStruct.

**Parameters** SCx I2C: where x can be 1 or 2 to select the Serial

controller peripheral.

**I2C\_InitStruct**: pointer to a I2C\_InitTypeDef structure that

contains the configuration information for the specified

SCx\_I2C peripheral.

Return values None.

**Notes** None.

# 10.2.8.3 I2C\_StructInit

Function Name void I2C\_StructInit ( I2C\_InitTypeDef \* I2C\_InitStruct)

Function Description Fills each 126

Fills each I2C\_InitStruct member with its default value.

**Parameters** 

 I2C\_InitStruct: pointer to a I2C\_InitTypeDef structure which will be initialized.

Return values

• None.

**Notes** 

• None.

# 10.2.8.4 I2C\_GenerateSTART

Function Name void I2C\_GenerateSTART ( SC\_I2C\_TypeDef \* SCx\_I2C)

**Function Description** 

Generates SCx\_I2C communication START condition.

Parameters

SCx\_I2C: where x can be 1 or 2 to select the Serial controller peripheral.

Return values

None.

Notes

• None.

# 10.2.8.5 I2C\_GenerateSTOP

Function Name void I2C\_GenerateSTOP ( SC\_I2C\_TypeDef \* SCx\_I2C)

**Function Description** 

Generates SCx I2C communication STOP condition.

**Parameters** 

• **SCx\_I2C**: where x can be 1 or 2 to select the Serial controller peripheral.

Return values

None.

Notes

None.

#### 10.2.8.6 I2C\_AcknowledgeConfig

**Function Name** void I2C\_AcknowledgeConfig ( SC\_I2C\_TypeDef \*

SCx\_I2C,FunctionalState NewState)

**Function Description** 

Generates SCx\_I2C communication Acknowledge.

**Parameters** 

SCx I2C: where x can be 1 or 2 to select the Serial controller peripheral.

NewState: new state of the Acknowledge. This parameter

can be: ENABLE or DISABLE.

Return values

None.

**Notes** 

None.

#### 10.2.8.7 I2C\_Send7bitAddress

**Function Name** void I2C\_Send7bitAddress ( SC\_I2C\_TypeDef \* SCx\_I2C,

uint8\_t Address, uint8\_t I2C\_Direction)

**Function Description** 

**Parameters** 

Transmits the address byte to select the slave device.

**SCx\_I2C**: where x can be 1 or 2 to select the Serial controller peripheral.

Address: specifies the slave address which will be transmitted

**I2C Direction:** specifies whether the SCx I2C device will be a Transmitter or a Receiver. This parameter can be one of the following values

I2C\_Direction\_Transmitter: Transmitter mode 12C Direction Receiver: Receiver mode

Return values None.

**Notes** None.

#### I2C\_SendData 10.2.8.8

Function Name

void I2C\_SendData ( SC\_I2C\_TypeDef \* SCx\_I2C, uint8\_t
Data)

Function Description

Parameters

• SCx\_I2C : where x can be 1 or 2 to select the Serial controller peripheral.

• Data : Data to be transmitted.

Return values

Notes

• None.

# 10.2.8.9 I2C\_ReceiveData

Function Name uint8\_t I2C\_ReceiveData ( SC\_I2C\_TypeDef \* SCx\_I2C)

Function Description Returns the most recent received data by the SCx\_I2C peripheral.

Parameters • SCx\_I2C: where x can be 1 or 2 to select the Serial

controller peripheral.

Return values • The value of the received data.

Notes • None.

# 10.2.8.10 I2C\_Cmd

Function Name void I2C\_Cmd ( SC\_I2C\_TypeDef \* SCx\_I2C,FunctionalState

NewState)

Function Description Enables or disables the specified SCx\_I2C peripheral.

Parameters • SCx\_I2C: where x can be 1 or 2 to select the Serial

controller peripheral.

• **NewState**: new state of the SCx\_I2C peripheral. This

parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

# 10.2.8.11 I2C ITConfig

void I2C\_ITConfig ( SC\_IT\_TypeDef \* SCx\_IT, uint32\_t **Function Name** I2C\_IT,FunctionalState NewState)

**Function Description** 

Enables or disables the specified SCx I2C interrupts.

**Parameters** 

**SCx IT:** where x can be 1 or 2 to select the Serial controller peripheral.

I2C IT: specifies the SCx I2C interrupt source to be enabled or disabled. This parameter can be one of the following values:

I2C\_IT\_NACK : Not acknowledge interrupt mask I2C IT CMDFIN: Command finished interrupt mask I2C\_IT\_BTF: Byte transfer finished interrupt mask

I2C\_IT\_BRF : Byte receive finished interrupt mask **NewState:** new state of the specified SCx I2C interrupt source. This parameter can be: ENABLE or DISABLE.

Return values

None.

**Notes** 

None.

# 10.2.8.12 I2C\_GetFlagStatus

**Function Name** FlagStatus I2C\_GetFlagStatus ( SC\_I2C\_TypeDef \* SCx\_I2C,

uint32\_t I2C\_FLAG)

**Function Description** 

Checks whether the specified I2C flag is set or not.

**Parameters** 

- SCx\_I2C: where x can be 1 or 2 to select the Serial controller peripheral.
- I2C\_FLAG: specifies the SCx\_I2C flag to check. This parameter can be one of the following values:
  - I2C\_FLAG\_NACK: Not acknowledge flag I2C\_FLAG\_BTF: Byte transfer finished flag
  - I2C FLAG BRF: Byte receive finished flag I2C FLAG CMDFIN: Command finished flag

Return values

The new state of I2C\_FLAG (SET or RESET).

**Notes** 

None.

## 10.2.8.13 I2C GetITStatus

Function Name ITStatus I2C\_GetITStatus ( SC\_IT\_TypeDef \* SCx\_IT, uint32\_t I2C\_IT)

**Function Description** 

Checks whether the specified SCx\_I2C pending interrupt is set or

not.

**Parameters** 

• **SCx\_IT**: where x can be 1 or 2 to select the Serial controller peripheral.

• **I2C\_IT**: specifies the SCx\_I2C interrupt pending to check. This parameter can be one of the following values:

I2C\_IT\_NACK: Not acknowledge interrupt pending

I2C\_IT\_CMDFIN: Command finished interrupt pending
 I2C\_IT\_BTF: Byte transfer finished interrupt pending

- I2C\_IT\_BRF: Byte receive finished interrupt pending

Return values

The new state of I2C\_IT (SET or RESET).

Notes

None.

## 10.2.8.14 I2C ClearITPendingBit

Function Name void I2C\_ClearITPendingBit ( SC\_IT\_TypeDef \* SCx\_IT, uint32\_t I2C\_IT)

**Function Description** 

otion Clears the SCx\_I2C interrupt pending bits.

**Parameters** 

 SCx\_IT: where x can be 1 to select the Serial controller peripheral.

peripheral.

None.

• **I2C\_IT**: specifies the SCx\_I2C interrupt pending to check. This parameter can be one of the following values:

I2C\_IT\_NACK: Not acknowledge interrupt pending

- I2C\_IT\_CMDFIN: Command finished interrupt pending

I2C\_IT\_BTF: Byte transfer finished interrupt pending

I2C\_IT\_BRF: Byte receive finished interrupt pending

Return values •

Notes • None.

# 10.2.9 DMA transfers management

# 10.2.9.1 SC DMA ChannelReset

Function Name void SC\_DMA\_ChannelReset ( SC\_DMA\_TypeDef \*

SCx\_DMA, uint32\_t Channely)

Function Description Reset the specified SCx\_DMA Channely buffer addresses.

• **SCx\_DMA**: where x can be 1 or 2 to select the Serial controller peripheral.

• Channely: specifies the SCx\_DMA channel to be enabled. This parameter can be one of the following values:

DMA\_ChannelReset\_Tx: DMA reset transmit channels

DMA\_ChannelReset\_Rx: DMA reset receive channels mask

Return values

None.

Notes

None.

## 10.2.9.2 **SC\_DMA\_Init**

Function Name void SC DMA Init ( SC DMA Channel TypeDef \*

SCx\_DMA\_Channely, SC\_DMA\_InitTypeDef \*

SC\_DMA\_InitStruct)

Function Description Initializes the SCx\_DMA Channely according to the specified

parameters in the DMA\_InitStruct.

• SCx\_DMA\_Channely: where x can be 1 or 2 to select the

SCx\_DMA and y can be Tx or Rx to select the SCx\_DMA

Channel.

 SC\_DMA\_InitStruct: pointer to a DMA\_InitTypeDef structure that contains the configuration information for the

specified DMA Channel.

Return values 

None.

Notes • None.

# 10.2.9.3 SC\_DMA\_StructInit

Function Name void SC\_DMA\_StructInit ( SC\_DMA\_InitTypeDef \*

SC\_DMA\_InitStruct)

Function Description Fill

Fills each DMA\_InitStruct member with its default value.

**Parameters** 

SC\_DMA\_InitStruct : pointer to a DMA\_InitTypeDef

structure which will be initialized.

Return values

None.

**Notes** 

None.

# 10.2.9.4 SC\_DMA\_ITConfig

**Function Name** 

void SC\_DMA\_ITConfig ( SC\_IT\_TypeDef \* SCx\_IT, uint32\_t DMA\_IT,FunctionalState NewState)

Function Description

Enables or disables the specified SCx\_DMA interrupts.

Parameters

- **SCx\_IT**: where x can be 1 or 2 to select the Serial controller peripheral.
- DMA\_IT: specifies the SCx\_DMA interrupt source to be enabled or disabled. This parameter can be one of the following values:
  - DMA\_IT\_TXULODB: DMA transmit buffer B unloaded interrupt mask
  - DMA\_IT\_TXULODA: DMA transmit buffer A unloaded interrupt mask
  - DMA\_IT\_RXULODB: DMA receive buffer B unloaded interrupt mask
  - DMA\_IT\_RXULODA: DMA receive buffer A unloaded interrupt mask
- NewState: new state of the specified SCx\_DMA interrupt source. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

#### 10.2.9.5 SC DMA ChannelLoadEnable

void SC\_DMA\_ChannelLoadEnable ( SC\_DMA\_TypeDef \* **Function Name** SCx\_DMA, uint32\_t Channelxy)

**Function Description** 

Load and Enables the specified SCx DMA Channelxy buffers addresses.

**Parameters** 

- **SCx\_DMA**: where x can be 1 or 2 to select the Serial controller peripheral.
- **Channelxy:** specifies the SCx\_DMA channel to be enabled. This parameter can be one of the following values:
  - **DMA\_ChannelLoad\_BTx**: DMA transmit channel buffer B mask
  - DMA ChannelLoad ATx: DMA transmit channel buffer A mask
  - DMA ChannelLoad BRx: DMA receive channel buffer B mask
  - DMA ChannelLoad ARx: DMA receive channel buffer A mask

Return values

None.

Notes

None.

#### 10.2.9.6 SC\_DMA\_GetCounter

**Function Name** uint32\_t SC\_DMA\_GetCounter ( SC\_DMA\_TypeDef \* SCx DMA, uint32 t Counter)

**Function Description** Returns the most recent value for the specific SCx\_DMA counter

register.

**Parameters SCx DMA:** where x can be 1 or 2 to select the Serial controller peripheral.

- Counter: specifies the SCx\_DMA counter register to be read. This parameter can be one of the following values:
  - DMA\_Counter\_RXCNTA: DMA receive counter A register
  - **DMA\_Counter\_RXCNTB**: DMA receive counter B
  - **DMA Counter TXCNT:** DMA transmit counter register
  - **DMA\_Counter\_RXCNTSAVED**: DMA receive counter saved register

Return values

The DMA register counter value.

Notes

None.

DocID023682 Rev 1

131/201

#### 10.2.9.7 SC\_DMA\_GetReceiverErrorOffset

**Function Name** uint32 t SC DMA GetReceiverErrorOffset (

SC DMA TypeDef \* SCx DMA, uint32 t RegisterError)

**Function Description** Returns the specified SCx\_DMA receive error register.

**Parameters** 

**SCx\_DMA**: where x can be 1 or 2 to select the Serial

controller peripheral. **RegisterError**: specifies the SCx DMA receiver error register to be read. This parameter can be one of the following values:

**DMA\_ReceiverError\_CNTA**: DMA receive error register A

**DMA** ReceiverError\_CNTB: DMA receive error register B

Return values

The DMA receive error register value.

**Notes** 

None.

#### 10.2.9.8 SC\_DMA\_GetFlagStatus

**Function Name** FlagStatus SC DMA GetFlagStatus ( SC DMA TypeDef \* SCx DMA, uint32 t DMA FLAG)

**Function Description** Checks whether the specified DMA flag is set or not.

**Parameters SCx\_DMA**: where x can be 1 or 2 to select the Serial controller peripheral.

> DMA FLAG: specifies the SCx DMA flag to check. This parameter can be one of the following values:

DMA\_FLAG\_RXAACK: DMA receive buffer A acknowledge flag

DMA\_FLAG\_RXBACK: DMA receive buffer B acknowledge flag

DMA FLAG TXAACK: DMA transmit buffer A acknowledge flag

DMA\_FLAG\_TXBACK: DMA transmit buffer B acknowledge flag

DMA\_FLAG\_OVRA: DMA buffer B overrun flag DMA\_FLAG\_OVRB: DMA buffer B overrun flag DMA\_FLAG\_PEA: DMA Parity error A flag

DMA\_FLAG\_PEB: DMA Parity error B flag
 DMA\_FLAG\_FEA: DMA Frame error A flag
 DMA\_FLAG\_FEB: DMA Frame error B flag

DMA\_FLAG\_NSSS: DMA Status of the receive count

flag

Return values • The new state of DMA\_FLAG (SET or RESET).

Notes 

None.

# 10.2.9.9 SC\_DMA\_GetITStatus

Function Name ITStatus SC\_DMA\_GetITStatus ( SC\_IT\_TypeDef \* SCx\_IT, uint32\_t DMA\_IT)

Function Description Checks whether the specified SCx\_DMA pending interrupt is set

or not.

• SCx\_IT: where x can be 1 or 2 to select the Serial controller peripheral.

peripheral.

• **DMA\_IT**: specifies the SCx\_DMA interrupt pending to check. This parameter can be one of the following values:

DMA\_IT\_TXULODB: DMA transmit buffer B unloaded interrupt pending

DMA\_IT\_TXULODA: DMA transmit buffer A unloaded

interrupt pending

— **DMA\_IT\_RXULODB**: DMA receive buffer B unloaded

interrupt pending
 DMA\_IT\_RXULODA: DMA receive buffer A unloaded interrupt pending

Return values • The new state of DMA\_IT (SET or RESET).

Notes • None.

# 10.2.9.10 SC\_DMA\_ClearITPendingBit

Function Name void SC\_DMA\_ClearITPendingBit ( SC\_IT\_TypeDef \* SCx\_IT,

uint32\_t DMA\_IT)

Function Description Clears the SCx\_DMA interrupt pending bits.

• SCx\_IT: where x can be 1 to select the Serial controller

peripheral.

DocID023682 Rev 1 133/201

• **DMA\_IT**: specifies the SCx\_DMA interrupt pending to check. This parameter can be one of the following values:

- DMA\_IT\_TXULODB: DMA transmit buffer B unloaded interrupt pending
- DMA\_IT\_TXULODA: DMA transmit buffer A unloaded interrupt pending
- DMA\_IT\_RXULODB: DMA receive buffer B unloaded interrupt pending
- DMA\_IT\_RXULODA: DMA receive buffer A unloaded interrupt pending

Return values

- None.
- Notes
- None.

# 10.3 SC Firmware driver defines

# 10.3.1 SC

SC

# SC\_mode

- #define: SC\_Mode\_Disable ((uint32\_t)0x00000000)
- #define: SC\_Mode\_UART ((uint32\_t)0x00000001)
- #define: **SC\_Mode\_SPI** ((uint32\_t)0x00000002)
- #define: SC\_Mode\_I2C ((uint32\_t)0x00000003)

# 11 General-purpose timers (TIM)

# 11.1 TIM Firmware driver registers structures

# 11.1.1 TIM\_ICInitTypeDef

**Data Fields** 

TIM\_ICInitTypeDef is defined in the stm32w108xx\_tim.h

- uint32\_t TIM\_ICPolarity
- uint32 t TIM ICSelection

uint32\_t TIM\_Channel

- uint32\_t TIM\_ICPrescaler
- uint32\_t TIM\_ICFilter

#### **Field Documentation**

- uint32\_t TIM\_ICInitTypeDef::TIM\_Channel
  - Specifies the TIM channel. This parameter can be a value of TIM Channel
- uint32\_t TIM\_ICInitTypeDef::TIM\_ICPolarity
  - Specifies the active edge of the input signal. This parameter can be a value of *TIM Input Capture Polarity*
- uint32 t TIM ICInitTypeDef::TIM ICSelection
  - Specifies the input. This parameter can be a value of TIM\_Input\_Capture\_Selection
- uint32\_t TIM\_ICInitTypeDef::TIM\_ICPrescaler
  - Specifies the Input Capture Prescaler. This parameter can be a value of *TIM\_Input\_Capture\_Prescaler*
- uint32\_t TIM\_ICInitTypeDef::TIM\_ICFilter
  - Specifies the input capture filter. This parameter can be a number between 0x0 and 0xF

# 11.1.2 TIM IT TypeDef

TIM\_IT\_TypeDef is defined in the stm32w108xx.h

## **Data Fields**

- \_\_IO uint32\_t ISR
- uint32 t RESERVED0
- IO uint32 t IMR
- uint32 t RESERVED1
- \_\_IO uint32\_t IER

### **Field Documentation**

- \_\_IO uint32\_t TIM\_IT\_TypeDef::ISR
  - TIM interrupt and status register Address offset 0x00
- uint32\_t TIM\_IT\_TypeDef::RESERVED0[5]
  - Reserved
- \_\_IO uint32\_t TIM\_IT\_TypeDef::IMR
  - TIM interrupt missed register Address offset 0x18
- uint32\_t TIM\_IT\_TypeDef::RESERVED1[9]
  - Reserved
- IO uint32 t TIM IT TypeDef::IER
  - TIM interrupt enable register Address offset 0x40

# 11.1.3 TIM\_OCInitTypeDef

TIM\_OCInitTypeDef is defined in the stm32w108xx\_tim.h

**Data Fields** 

- uint32\_t TIM\_OCMode
- uint32\_t TIM\_OutputState
- uint32 t TIM Pulse
- uint32\_t TIM\_OCPolarity

#### **Field Documentation**

- uint32\_t TIM\_OCInitTypeDef::TIM\_OCMode
  - Specifies the TIM mode. This parameter can be a value of TIM\_Output\_Compare\_and\_PWM\_modes
- uint32\_t TIM\_OCInitTypeDef::TIM\_OutputState
  - Specifies the TIM Output Compare state. This parameter can be a value of TIM\_Output\_Compare\_state
- uint32\_t TIM\_OCInitTypeDef::TIM\_Pulse
  - Specifies the pulse value to be loaded into the Capture Compare Register. This parameter can be a number between 0x0000 and 0xFFFF
- uint32\_t TIM\_OCInitTypeDef::TIM\_OCPolarity
  - Specifies the output polarity. This parameter can be a value of TIM\_Output\_Compare\_Polarity

# 11.1.4 TIM TimeBaseInitTypeDef

TIM\_TimeBaseInitTypeDef is defined in the stm32w108xx\_tim.h

**Data Fields** 

- uint32\_t TIM\_Prescaler
- uint32\_t TIM\_CounterMode
- uint32\_t TIM\_Period

#### **Field Documentation**

- uint32\_t TIM\_TimeBaseInitTypeDef::TIM\_Prescaler
  - Specifies the prescaler value used to divide the TIM clock. This parameter can be a number between 0x0000 and 0x000F
- uint32\_t TIM\_TimeBaseInitTypeDef::TIM\_CounterMode
  - Specifies the counter mode. This parameter can be a value of TIM\_Counter\_Mode
- uint32\_t TIM\_TimeBaseInitTypeDef::TIM\_Period
  - Specifies the period value to be loaded into the active Auto-Reload Register at the next update event. This parameter must be a number between 0x0000 and 0xFFFF.

# 11.1.5 TIM\_TypeDef

**TIM\_TypeDef** is defined in the stm32w108xx.h

#### **Data Fields**

- \_\_IO uint32\_t CR1
- \_IO uint32\_t CR2
- IO uint32 t SMCR
- uint32\_t RESERVED0
- \_\_IO uint32\_t EGR
- \_\_IO uint32\_t CCMR1
- \_\_IO uint32\_t CCMR2
- \_\_IO uint32\_t CCER
- IO uint32 t CNT
- \_\_IO uint32\_t PSC
- \_\_IO uint32\_t ARR
- uint32\_t RESERVED1
- \_\_IO uint32\_t CCR1
- \_\_IO uint32\_t CCR2
- \_\_IO uint32\_t CCR3
- \_\_IO uint32\_t CCR4uint32 t RESERVED2
- \_\_IO uint32\_t OR

### **Field Documentation**

- \_\_IO uint32\_t TIM\_TypeDef::CR1
  - TIM control register 1, Address offset 0x00
- \_\_IO uint32\_t TIM\_TypeDef::CR2
  - TIM control register 2, Address offset 0x04
- \_\_IO uint32\_t TIM\_TypeDef::SMCR
  - TIM slave Mode Control register, Address offset 0x08
- uint32\_t TIM\_TypeDef::RESERVED0[2]
  - Reserved
- \_\_IO uint32\_t TIM\_TypeDef::EGR

- TIM event generation register Address offset 0x14
- \_\_IO uint32\_t TIM\_TypeDef::CCMR1
  - TIM capture/compare mode register 1, Address offset 0x18
- IO uint32 t TIM TypeDef::CCMR2
  - TIM capture/compare mode register 2, Address offset 0x1C
- \_\_IO uint32\_t TIM\_TypeDef::CCER
  - TIM capture/compare enable register, Address offset 0x20
- \_\_IO uint32\_t TIM\_TypeDef::CNT
  - TIM counter register, Address offset 0x24
- \_\_IO uint32\_t TIM\_TypeDef::PSC
  - TIM prescaler register, Address offset 0x28
- \_\_IO uint32\_t TIM\_TypeDef::ARR
  - TIM auto-reload register, Address offset 0x2C
- uint32\_t TIM\_TypeDef::RESERVED1
  - Reserved
- \_\_IO uint32\_t TIM\_TypeDef::CCR1
  - TIM capture/compare register 1, Address offset 0x34
- \_\_IO uint32\_t TIM\_TypeDef::CCR2
  - TIM capture/compare register 2, Address offset 0x38
- \_\_IO uint32\_t TIM\_TypeDef::CCR3
  - TIM capture/compare register 3, Address offset 0x3C
- IO uint32 t TIM TypeDef::CCR4
  - TIM capture/compare register 4, Address offset 0x40
- uint32\_t TIM\_TypeDef::RESERVED2[3]
  - Reserved
- \_\_IO uint32\_t TIM\_TypeDef::OR
  - TIM option register, Address offset 0x50

# 11.2 TIM Firmware driver API description

The following section lists the various functions of the TIM library.

# 11.2.1 How to use this driver

This driver describes the functions allowing configuring and programming the timers (TIM) of all STM32W108xx devices. These functions are split in 8 groups:

- TIM TimeBase management: this group includes all needed functions to configure the TM Timebase unit:
  - Set/Get Prescaler.
  - Set/Get Autoreload.
  - Counter modes configuration.
  - Set Clock division.
  - Select the One Pulse mode.
  - Update Request Configuration.
  - Update Disable Configuration.
  - Auto-Preload Configuration.
  - Enable/Disable the counter.
- 2. TIM Output Compare management: this group includes all needed functions to configure the Capture/Compare unit used in Output compare mode:
  - Configure each channel, independently, in Output Compare mode.

- Select the output compare modes.
- Select the Polarities of each channel.
- Set/Get the Capture/Compare register values.
- Select the Output Compare Fast mode.
- Select the Output Compare Forced mode.
- Output Compare-Preload Configuration.
- Clear Output Compare Reference.
- Select the OCREF Clear signal.
- Enable/Disable the Capture/Compare Channels.
- 3. TIM Input Capture management: this group includes all needed functions to configure the Capture/Compare unit used in Input Capture mode:
  - Configure each channel in input capture mode.
  - Configure Channel1/2 in PWM Input mode.
  - Set the Input Capture Prescaler.
  - Get the Capture/Compare values.
- 4. Interrupts and flags management functions: this group includes all needed functions to manage interrupts:
  - Enables or disables the specified TIM interrupts.
  - Configures the TIMx event to be generate by software.
  - Checks whether the TIM interrupt has occurred or not.
  - Clears the TIMx's interrupt pending bits.
- 5. TIM clocks management: this group includes all needed functions to configure the clock controller unit:
  - Select internal/External clock.
  - Select the external clock mode: ETR(mode1/mode2), Tlx or ITRx.
- 6. TIM synchronization management: this group includes all needed. functions to configure the Synchronization unit:
  - Select Input Trigger.
  - Select Output Trigger.
  - Select Master Slave mode.
  - ETR Configuration when used as external trigger.
- 7. TIM specific interface management, this group includes all needed functions to use the specific TIM interface:
  - Encoder Interface Configuration.
  - Select Hall Sensor.
- 8. TIM specific remapping management includes the Remapping configuration of specific timers

# 11.2.2 TimeBase management functions

# TIM Driver: how to use it in Timing(Time base) Mode

To use the Timer in Timing(Time base) mode, the following steps are mandatory:

- 1. Fill the TIM TimeBaseInitStruct with the desired parameters.
- 2. Call TIM\_TimeBaseInit(TIMx, &TIM\_TimeBaseInitStruct) to configure the Time Base unit with the corresponding configuration.
- 3. Enable the NVIC if you need to generate the update interrupt.
- 4. Enable the corresponding interrupt using the function TIM\_ITConfig(TIMx, TIM\_IT\_Update).
- 5. Call the TIM Cmd(ENABLE) function to enable the TIM counter.



All other functions can be used seperatly to modify, if needed, a specific feature of the Timer.

- TIM Delnit()
- TIM TimeBaseInit()
- TIM\_TimeBaseStructInit()
- TIM\_PrescalerConfig()
- TIM\_CounterModeConfig()
- TIM SetCounter()
- TIM\_SetAutoreload()
- TIM\_GetCounter()
- TIM GetPrescaler()
- TIM UpdateDisableConfig()
- TIM UpdateRequestConfig()
- TIM\_ARRPreloadConfig()
- TIM\_SelectOnePulseMode()
- TIM Cmd()

# 11.2.3 Output Compare management functions

## TIM Driver: how to use it in Output Compare Mode

To use the Timer in Output Compare mode, the following steps are mandatory:

- 1. Configure the TIM pins by configuring the corresponding GPIO pins
- 2. Configure the Time base unit as described in the first part of this driver, if needed, else the Timer will run with the default configuration:
  - Autoreload value = 0xFFFF.
  - Prescaler value = 0x0000.
  - Counter mode = Up counting.
- 3. Fill the TIM OCInitStruct with the desired parameters including:
  - The TIM Output Compare mode: TIM\_OCMode.
  - TIM Output State: TIM\_OutputState.
  - TIM Pulse value: TIM Pulse.
  - TIM Output Compare Polarity : TIM\_OCPolarity.
- 4. Call TIM\_OCxInit(TIMx, &TIM\_OCInitStruct) to configure the desired channel with the corresponding configuration.
- 5. Call the TIM\_Cmd(ENABLE) function to enable the TIM counter.



All other functions can be used separately to modify, if needed, a specific feature of the Timer.



In case of PWM mode, this function is mandatory: TIM\_OCxPreloadConfig(TIMx, TIM\_OCPreload\_ENABLE).



If the corresponding interrupt are needed, the user should:

- Enable the NVIC to use the TIM interrupts.
- 2. Enable the corresponding interrupt using the function TIM\_ITConfig(TIMx, TIM\_IT\_CCx).
- TIM\_OC1Init()
- TIM OC2Init()
- TIM\_OC3Init()
- TIM OC4Init()
- TIM OCStructInit()
- TIM\_SelectOCxM()
- TIM\_SetCompare1()
- TIM\_SetCompare 2()
- TIM\_SetCompare2()
- TIM\_SetCompare4()
- TIM ForcedOC1Config()
- TIM\_ForcedOC2Config()
- TIM\_ForcedOC3Config()
- TIM ForcedOC4Config()
- TIM\_OC1PreloadConfig()
- TIM\_OC2PreloadConfig()
- TIM\_OC2PreloadConfig()
   TIM\_OC3PreloadConfig()
- TIM\_OC4PreloadConfig()
- TIM\_OC1FastConfig()
- TIM\_OC2FastConfig()
- TIM\_OC3FastConfig()
- TIM OC4FastConfig()
- TIM\_OC1PolarityConfig()
- TIM\_OC2PolarityConfig()
- TIM\_OC3PolarityConfig()
- TIM\_OC4PolarityConfig()
- TIM\_CCxCmd()

# 11.2.4 Input Capture management functions

## TIM Driver: how to use it in Input Capture Mode

To use the Timer in Input Capture mode, the following steps are mandatory:

- 1. Configure the TIM pins by configuring the corresponding GPIO pins.
- 2. Configure the Time base unit as described in the first part of this driver, if needed, else the Timer will run with the default configuration:
  - Autoreload value = 0xFFFF.
  - Prescaler value = 0x0000.
  - Counter mode = Up counting.
- 3. Fill the TIM\_ICInitStruct with the desired parameters including:
  - TIM Channel: TIM Channel.
  - TIM Input Capture polarity: TIM\_ICPolarity.
  - TIM Input Capture selection: TIM ICSelection.
  - TIM Input Capture Prescaler: TIM\_ICPrescaler.
  - TIM Input CApture filter value: TIM\_ICFilter.

- 4. Call TIM\_ICInit(TIMx, &TIM\_ICInitStruct) to configure the desired channel with the corresponding configuration and to measure only frequency or duty cycle of the input signal,or, Call TIM\_PWMIConfig(TIMx, &TIM\_ICInitStruct) to configure the desired channels with the corresponding configuration and to measure the frequency and the duty cycle of the input signal.
- 5. Enable the NVIC to read the measured frequency.
- 6. Enable the corresponding interrupt to read the Captured value, using the function TIM\_ITConfig(TIMx, TIM\_IT\_CCx).
- 7. Call the TIM\_Cmd(ENABLE) function to enable the TIM counter.
- 8. Use TIM\_GetCapturex(TIMx); to read the captured value.



All other functions can be used separately to modify, if needed, a specific feature of the Timer.

- TIM\_ICInit()
- TIM ICStructInit()
- TIM\_PWMIConfig()
- TIM\_GetCapture1()
- TIM GetCapture2()
- TIM\_GetCapture3()
- TIM\_GetCapture4()
- TIM\_SetIC1Prescaler()
- TIM\_SetIC2Prescaler()
- TIM\_SetIC3Prescaler()
- TIM\_SetIC4Prescaler()

# 11.2.5 Interrupts and flags management functions

- TIM\_ITConfig()
- TIM\_GenerateEvent()
- TIM\_GetITStatus()
- TIM\_ClearITPendingBit()

# 11.2.6 Clocks management functions

- TIM\_InternalClockConfig()
- TIM\_ITRxExternalClockConfig()
- TIM\_TIxExternalClockConfig()
- TIM ETRClockMode1Config()
- TIM\_ETRClockMode2Config()

# 11.2.7 Synchronization management functions

# TIM Driver: how to use it in synchronization Mode

Case of multiple Timers

1. Configure the Master Timers using the following functions:

- void TIM\_SelectOutputTrigger(TIM\_TypeDef\* TIMx, uint32\_t TIM\_TRGOSource).
- void TIM\_SelectMasterSlaveMode(TIM\_TypeDef\* TIMx, uint32\_t TIM\_MasterSlaveMode);
- 2. Configure the Slave Timers using the following functions:
  - void TIM\_SelectInputTrigger(TIM\_TypeDef\* TIMx, uint32\_t TIM\_InputTriggerSource);
  - void TIM\_SelectSlaveMode(TIM\_TypeDef\* TIMx, uint32\_t TIM\_SlaveMode);

## Case of Timers and external trigger(ETR pin)

- 1. Configure the Etrenal trigger using this function:
  - void TIM\_ETRConfig(TIM\_TypeDef\* TIMx, uint32\_t TIM\_ExtTRGPrescaler, uint32\_t TIM\_ExtTRGPolarity, uint32\_t ExtTRGFilter);
- 2. Configure the Slave Timers using the following functions:
  - void TIM\_SelectInputTrigger(TIM\_TypeDef\* TIMx, uint32\_t TIM\_InputTriggerSource);
  - void TIM\_SelectSlaveMode(TIM\_TypeDef\* TIMx, uint32\_t TIM\_SlaveMode);
- TIM\_SelectInputTrigger()
- TIM\_SelectOutputTrigger()
- TIM\_SelectSlaveMode()
- TIM\_SelectMasterSlaveMode()
- TIM\_ETRConfig()

# 11.2.8 Specific interface management functions

- TIM\_EncoderInterfaceConfig()
- TIM\_SelectHallSensor()

## 11.2.9 Specific remapping management function

- TIM\_ClockMaskConfig()
- TIM\_SelectExternalTriggerClock()
- TIM\_RemapCmd()

# 11.2.10 TimeBase management functions

# 11.2.10.1 TIM\_Delnit

Function Name void TIM\_DeInit ( TIM\_TypeDef \* TIMx)

Function Description Deinitializes the TIMx peripheral registers to their default reset

values.

• **TIMx**: where x can be 1 and 2 to select the TIM peripheral.

Return values • None.

Notes • None.

# 11.2.10.2 TIM\_TimeBaseInit

Function Name void TIM\_TimeBaseInit ( TIM\_TypeDef \* TIMx,

TIM\_TimeBaseInitTypeDef \* TIM\_TimeBaseInitStruct)

Function Description Initializes the TIMx Time Base Unit peripheral according to the

specified parameters in the TIM\_TimeBaseInitStruct.

• TIMx: where x can be 1 and 2 to select the TIM peripheral.

 TIM\_TimeBaseInitStruct: pointer to a TIM\_TimeBaseInitTypeDef structure that contains the configuration information for the specified TIM peripheral.

Return values 

None.

Notes • None.

# 11.2.10.3 TIM\_TimeBaseStructInit

Function Name void TIM\_TimeBaseStructInit ( TIM\_TimeBaseInitTypeDef \*

TIM\_TimeBaseInitStruct)

Function Description Fills each TIM\_TimeBaseInitStruct member with its default value.

Parameters

• TIM\_TimeBaseInitStruct: : pointer to a

TIM TimeBaseInitTypeDef structure which will be initialized.

Return values • None.

Notes • None.

## 11.2.10.4 TIM\_PrescalerConfig

Function Name void TIM\_PrescalerConfig ( TIM\_TypeDef \* TIMx, uint32\_t

Prescaler, uint32\_t TIM\_PSCReloadMode)

Function Description Configures the TIMx Prescaler.

Parameters • TIMx: where x can be 1 and 2 to select the TIM peripheral.

• **Prescaler:** specifies the Prescaler Register value

• **TIM\_PSCReloadMode**: specifies the TIM Prescaler Reload mode This parameter can be one of the following values:

- TIM\_PSCReloadMode\_Update: The Prescaler is loaded at the update event.
- TIM\_PSCReloadMode\_Immediate: The Prescaler is loaded immediatly.

None.

Notes

None.

## 11.2.10.5 TIM\_CounterModeConfig

Function Name void TIM\_CounterModeConfig ( TIM\_TypeDef \* TIMx, uint32\_t

**TIM\_CounterMode**)

Function Description

Specifies the TIMx Counter Mode to be used.

**Parameters** 

- **TIMx:** where x can be 1 or 2 to select the TIM peripheral.
- **TIM\_CounterMode:** specifies the Counter Mode to be used This parameter can be one of the following values:
  - TIM\_CounterMode\_Up: TIM Up Counting Mode
  - TIM\_CounterMode\_Down: TIM Down Counting Mode
  - TIM\_CounterMode\_CenterAligned1: TIM Center Aligned Mode1
  - TIM\_CounterMode\_CenterAligned2: TIM Center Aligned Mode2
  - TIM\_CounterMode\_CenterAligned3: TIM Center Aligned Mode3

Return values

None.

Notes

• None.

#### 11.2.10.6 TIM\_SetCounter

Function Name void TIM\_SetCounter ( TIM\_TypeDef \* TIMx, uint32\_t

Counter)

**Function Description** 

Sets the TIMx Counter Register value.

**Parameters** 

• **TIMx**: where x can be 1 and 2 to select the TIM peripheral.

• Counter: specifies the Counter register new value.

Return values

None.

**Notes** 

None.

DocID023682 Rev 1 145/201

**57** 

#### 11.2.10.7 TIM\_SetAutoreload

Function Name void TIM\_SetAutoreload ( TIM\_TypeDef \* TIMx, uint32\_t

Autoreload)

Function Description Sets the TIMx Autoreload Register value.

• TIMx: where x can be 1 and 2 to select the TIM peripheral.

• Autoreload : specifies the Autoreload register new value.

Return values • None.

Notes • None.

#### 11.2.10.8 TIM\_GetCounter

Function Name uint32\_t TIM\_GetCounter ( TIM\_TypeDef \* TIMx)

Function Description Gets the TIMx Counter value.

• TIMx: where x can be 1 and 2 to select the TIM peripheral.

Return values • Counter Register value.

Notes • None.

#### 11.2.10.9 TIM\_GetPrescaler

Function Name uint32\_t TIM\_GetPrescaler ( TIM\_TypeDef \* TIMx)

Function Description Gets the TIMx Prescaler value.

• **TIMx**: where x can be 1 and 2 to select the TIM peripheral.

Return values • Prescaler Register value.

Notes • None.

#### 11.2.10.10 TIM\_UpdateDisableConfig

Function Name void TIM\_UpdateDisableConfig ( TIM\_TypeDef \* TIM\_TypeDef

\* TIMx,FunctionalState NewState)

Function Description Enables or Disables the TIMx Update event.

Parameters • TIMx: where x can be 1 and 2 to select the TIM peripheral.

NewState: new state of the TIMx UDIS bit This parameter

can be: ENABLE or DISABLE.

Return values 

None.

Notes • None.

## 11.2.10.11 TIM\_UpdateRequestConfig

Function Name void TIM\_UpdateRequestConfig ( TIM\_TypeDef \* TIMx,

uint32\_t TIM\_UpdateSource)

Function Description Configures the TIMx Update Request Interrupt source.

Parameters • TIMx: where x can be 1 and 2 to select the TIM peripheral.

• **TIM\_UpdateSource**: specifies the Update source. This parameter can be one of the following values:

TIM\_UpdateSource\_Regular: Source of update is the counter overflow/underflow or the setting of UG bit, or an

update generation through the slave mode controller.TIM\_UpdateSource\_Global: Source of update is

counter overflow/underflow.

Return values 

None.

Notes • None.

## 11.2.10.12 TIM ARRPreloadConfig

Function Name void TIM\_ARRPreloadConfig ( TIM\_TypeDef \*

TIMx, Functional State New State)

Function Description Enables or disables TIMx peripheral Preload register on ARR.

• TIMx: where x can be 1 and 2 to select the TIM peripheral.

NewState: new state of the TIMx peripheral Preload register
This person see that FNARI F or RISARI F.

This parameter can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

#### 11.2.10.13 TIM SelectOnePulseMode

Function Name void TIM\_SelectOnePulseMode ( TIM\_TypeDef \* TIMx,

uint32\_t TIM\_OPMode)

Function Description Selects the TIMx's One Pulse Mode.

Parameters • TIMx: where x can be 1 and 2 to select the TIM peripheral.

• TIM\_OPMode: specifies the OPM Mode to be used. This

parameter can be one of the following values:

TIM\_OPMode\_Single :TIM\_OPMode\_Repetitive :

Return values • None.

Notes 

None.

#### 11.2.10.14 TIM\_Cmd

Function Name void TIM\_Cmd ( TIM\_TypeDef \* TIMx,FunctionalState

NewState)

Function Description Enables or disables the specified TIM peripheral.

Parameters • TIMx: where x can be 1 and 2 and 17to select the TIMx

peripheral.

**NewState:** new state of the TIMx peripheral. This parameter

can be: ENABLE or DISABLE.

Return values 

None.

Notes • None.

## 11.2.11 Output Compare management functions

#### 11.2.11.1 TIM\_OC1Init

Function Name void TIM\_OC1Init ( TIM\_TypeDef \* TIMx, TIM\_OCInitTypeDef

\* TIM\_OCInitStruct)

Function Description Initializes the TIMx Channel1 according to the specified

parameters in the TIM\_OCInitStruct.

Parameters • TIMx: where x can be 1 and 2 to select the TIM peripheral.

 TIM\_OCInitStruct: pointer to a TIM\_OCInitTypeDef structure that contains the configuration information for the

specified TIM peripheral.

Return values 

None.

Notes • None.

#### 11.2.11.2 TIM\_OC2Init

Function Name void TIM\_OC2Init ( TIM\_TypeDef \* TIMx, TIM\_OCInitTypeDef

\* TIM\_OCInitStruct)

Function Description Initializes the TIMx Channel2 according to the specified

parameters in the TIM OCInitStruct.

Parameters • TIMx: where x can be 1 or 2 to select the TIM peripheral.

• **TIM\_OCInitStruct**: pointer to a TIM\_OCInitTypeDef structure that contains the configuration information for the

specified TIM peripheral.

Return values 

None.

Notes • None.

#### 11.2.11.3 TIM\_OC3Init

| Function Name        | void TIM_OC3Init ( <i>TIM_TypeDef</i> * TIMx, <i>TIM_OCInitTypeDef</i> * TIM_OCInitStruct)                                                                                                                                      |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function Description | Initializes the TIMx Channel3 according to the specified parameters in the TIM_OCInitStruct.                                                                                                                                    |
| Parameters           | <ul> <li>TIMx: where x can be 1 or 2 to select the TIM peripheral.</li> <li>TIM_OCInitStruct: pointer to a TIM_OCInitTypeDef structure that contains the configuration information for the specified TIM peripheral.</li> </ul> |
| Return values        | None.                                                                                                                                                                                                                           |
| Notes                | None.                                                                                                                                                                                                                           |

## 11.2.11.4 TIM\_OC4Init

| Function Name        | void TIM_OC4Init ( TIM_TypeDef * TIMx, TIM_OCInitTypeDef * TIM_OCInitStruct)                                                                                                                                                    |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Function Description | Initializes the TIMx Channel4 according to the specified parameters in the TIM_OCInitStruct.                                                                                                                                    |  |  |
| Parameters           | <ul> <li>TIMx: where x can be 1 or 2 to select the TIM peripheral.</li> <li>TIM_OCInitStruct: pointer to a TIM_OCInitTypeDef structure that contains the configuration information for the specified TIM peripheral.</li> </ul> |  |  |
| Return values        | None.                                                                                                                                                                                                                           |  |  |
| Notes                | None.                                                                                                                                                                                                                           |  |  |

## 11.2.11.5 TIM\_OCStructInit

| Function Name        |       | TIM_OCStructInit ( <i>TIM_OCInitTypeDef</i> * OCInitStruct)                                    |
|----------------------|-------|------------------------------------------------------------------------------------------------|
| Function Description | Fills | each TIM_OCInitStruct member with its default value.                                           |
| Parameters           |       | <b>FIM_OCInitStruct:</b> : pointer to a TIM_OCInitTypeDef structure which will be initialized. |
| Return values        | • 1   | None.                                                                                          |
| Notes                | • 1   | None.                                                                                          |

#### 11.2.11.6 TIM SelectOCxM

Function Name void TIM\_SelectOCxM ( TIM\_TypeDef \* TIMx, uint32\_t TIM\_Channel, uint32\_t TIM\_OCMode)

Function Description

Selects the TIM Output Compare Mode.

Parameters

- **TIMx:** where x can be 1 or 2 to select the TIM peripheral.
- **TIM\_Channel**: specifies the TIM Channel This parameter can be one of the following values:
  - TIM\_Channel\_1: TIM Channel 1
     TIM\_Channel\_2: TIM Channel 2
     TIM\_Channel\_3: TIM Channel 3
     TIM Channel 4: TIM Channel 4
- **TIM\_OCMode**: specifies the TIM Output Compare Mode. This parameter can be one of the following values:
  - TIM\_OCMode\_Timing:
    TIM\_OCMode\_Active:
    TIM\_OCMode\_Toggle:
    TIM\_OCMode\_PWM1:
  - TIM\_OCMode\_PWM2:
     TIM\_ForcedAction\_Active:
     TIM ForcedAction InActive:
- Return values

Notes

- None.
- This function disables the selected channel before changing the Output Compare Mode. User has to enable this channel using TIM\_CCxCmd and TIM\_CCxNCmd functions.

#### 11.2.11.7 TIM SetCompare1

Function Name void TIM\_SetCompare1 ( TIM\_TypeDef \* TIMx, uint32\_t

Compare1)

Function Description Sets the TIMx Capture Compare1 Register value.

Parameters • TIMx: where x can be 1 or 2 to select the TIM peripheral.

• Compare1: specifies the Capture Compare1 register new

value.

Return values • None.

Notes • None.

DocID023682 Rev 1

151/201

#### 11.2.11.8 TIM\_SetCompare2

Function Name void TIM\_SetCompare2 ( TIM\_TypeDef \* TIMx, uint32\_t

Compare2)

Function Description Sets the TIMx Capture Compare2 Register value.

Parameters • TIMx: where x can be 1 or 2 to select the TIM peripheral.

• **Compare2**: specifies the Capture Compare2 register new value.

Return values 

None.

Notes • None.

## 11.2.11.9 TIM\_SetCompare3

Function Name void TIM\_SetCompare3 ( TIM\_TypeDef \* TIMx, uint32\_t

Compare3)

Function Description Sets the TIMx Capture Compare3 Register value.

• **TIMx**: where x can be 1 or 2 to select the TIM peripheral.

• Compare3: specifies the Capture Compare3 register new

value.

Return values 

None.

Notes • None.

#### 11.2.11.10 TIM\_SetCompare4

Function Name void TIM\_SetCompare4 ( TIM\_TypeDef \* TIMx, uint32\_t

Compare4)

Function Description Sets the TIMx Capture Compare4 Register value.

Parameters • TIMx: where x can be 1 or 2 to select the TIM peripheral.

• Compare4: specifies the Capture Compare4 register new

152/201 DocID023682 Rev 1

value.

Return values

None.

Notes

None.

## 11.2.11.11 TIM\_ForcedOC1Config

void TIM\_ForcedOC1Config ( TIM\_TypeDef \* TIMx, uint32\_t **Function Name TIM ForcedAction)** 

**Function Description** 

Forces the TIMx output 1 waveform to active or inactive level.

**Parameters** 

- **TIMx:** where x can be 1 or 2 to select the TIM peripheral.
- TIM\_ForcedAction: specifies the forced Action to be set to the output waveform. This parameter can be one of the following values:
  - TIM\_ForcedAction\_Active: Force active level on OC1REF
  - TIM ForcedAction InActive: Force inactive level on OC1REF.

Return values

None.

Notes

None.

#### 11.2.11.12 TIM ForcedOC2Config

**Function Name** void TIM\_ForcedOC2Config ( TIM\_TypeDef \* TIMx, uint32\_t TIM\_ForcedAction)

**Function Description** 

**Parameters** 

Forces the TIMx output 2 waveform to active or inactive level.

- **TIMx:** where x can be 1 or 2 to select the TIM peripheral.
- TIM\_ForcedAction: specifies the forced Action to be set to the output waveform. This parameter can be one of the following values:
  - TIM\_ForcedAction\_Active: Force active level on OC2REF
  - **TIM ForcedAction InActive:** Force inactive level on OC2REF.

Return values

None.

**Notes** 

None.

## 11.2.11.13 TIM\_ForcedOC3Config

void TIM\_ForcedOC3Config ( TIM\_TypeDef \* TIMx, uint32\_t **Function Name TIM ForcedAction)** 

**Function Description** 

Forces the TIMx output 3 waveform to active or inactive level.

**Parameters** 

- **TIMx:** where x can be 1 or 2 to select the TIM peripheral.
- TIM\_ForcedAction: specifies the forced Action to be set to the output waveform. This parameter can be one of the following values:
  - TIM\_ForcedAction\_Active: Force active level on OC3REF
  - TIM\_ForcedAction\_InActive: Force inactive level on OC3REF.

Return values

None.

Notes

None.

## 11.2.11.14 TIM ForcedOC4Config

void TIM\_ForcedOC4Config ( TIM\_TypeDef \* TIMx, uint32\_t **Function Name** 

**TIM ForcedAction)** 

**Function Description** 

**Parameters** 

Forces the TIMx output 4 waveform to active or inactive level.

- **TIMx:** where x can be 1 or 2 to select the TIM peripheral.
- TIM\_ForcedAction: specifies the forced Action to be set to the output waveform. This parameter can be one of the following values:
  - TIM\_ForcedAction\_Active: Force active level on OC4REF
  - TIM\_ForcedAction\_InActive: Force inactive level on OC4REF.

Return values

None.

Notes

None.

#### 11.2.11.15 TIM\_OC1PreloadConfig

Function Name void TIM\_OC1PreloadConfig ( TIM\_TypeDef \* TIMx, uint32\_t

TIM\_OCPreload)

Function Description Enables or disables the TIMx peripheral Preload register on

CCR1.

Parameters • TIMx: where x can be 1 or 2 to select the TIM peripheral.

• **TIM\_OCPreload**: new state of the TIMx peripheral Preload register This parameter can be one of the following values:

- TIM\_OCPreload\_Enable:

– TIM\_OCPreload\_Disable :

Return values

None.

Notes

None.

## 11.2.11.16 TIM\_OC2PreloadConfig

Function Name void TIM\_OC2PreloadConfig ( TIM\_TypeDef \* TIMx, uint32\_t

TIM\_OCPreload)

Function Description Enables or disables the TIMx peripheral Preload register on

CCR2.

Parameters • TIMx: where x can be 1 or 2 to select the TIM peripheral.

• **TIM\_OCPreload**: new state of the TIMx peripheral Preload register This parameter can be one of the following values:

- TIM OCPreload Enable:

– TIM OCPreload Disable :

Return values

None.

Notes

None.

#### 11.2.11.17 TIM\_OC3PreloadConfig

Function Name void TIM\_OC3PreloadConfig ( TIM\_TypeDef \* TIMx, uint32\_t

TIM\_OCPreload)

Function Description Enables or disables the TIMx peripheral Preload register on

CCR3.

Parameters

- TIMx: where x can be 1 or 2 to select the TIM peripheral.
- **TIM\_OCPreload**: new state of the TIMx peripheral Preload register This parameter can be one of the following values:
  - TIM\_OCPreload\_Enable :
  - TIM OCPreload Disable:

Return values

Notes

None.

None.

#### 11.2.11.18 TIM\_OC4PreloadConfig

Function Name void TIM\_OC4PreloadConfig ( TIM\_TypeDef \* TIMx, uint32\_t

TIM OCPreload)

Function Description Enables or disables the TIMx peripheral Preload register on

CCR4.

Parameters • TIMx: where x can be 1 or 2 to select the TIM peripheral.

• **TIM\_OCPreload**: new state of the TIMx peripheral Preload register This parameter can be one of the following values:

- TIM\_OCPreload\_Enable :

- TIM\_OCPreload\_Disable :

Return values

None.

Notes

None.

#### 11.2.11.19 TIM\_OC1FastConfig

Function Name void TIM\_OC1FastConfig ( TIM\_TypeDef \* TIMx, uint32\_t

TIM\_OCFast)

**Function Description** 

Configures the TIMx Output Compare 1 Fast feature.

Parameters

3

TIMx: where x can be 1 or 2 to select the TIM peripheral.
 TIM OCFast: new state of the Output Compare Fast Enable

Bit. This parameter can be one of the following values:

- TIM\_OCFast\_Enable: TIM output compare fast enable

TIM\_OCFast\_Disable: TIM output compare fast

disable

Return values

None.

156/201 DocID023682 Rev 1

**577** 

Notes

None.

#### 11.2.11.20 TIM\_OC2FastConfig

Function Name void TIM\_OC2FastConfig ( TIM\_TypeDef \* TIMx, uint32\_t

TIM\_OCFast)

Function Description Configures the TIMx Output Compare 2 Fast feature.

Parameters • TIMx: where x can be 1 or 2 to select the TIM peripheral.

• **TIM\_OCFast**: new state of the Output Compare Fast Enable Bit. This parameter can be one of the following values:

- TIM\_OCFast\_Enable : TIM output compare fast enable

TIM\_OCFast\_Disable: TIM output compare fast

disable

Return values

None.

Notes

None.

## 11.2.11.21 TIM\_OC3FastConfig

Function Name void TIM\_OC3FastConfig ( TIM\_TypeDef \* TIMx, uint32\_t

TIM\_OCFast)

**Function Description** 

Configures the TIMx Output Compare 3 Fast feature.

**Parameters** 

• **TIMx**: where x can be 1 or 2 to select the TIM peripheral.

TIM\_OCFast: new state of the Output Compare Fast Enable Bit. This parameter can be one of the following values:

TIM\_OCFast\_Enable: TIM output compare fast enable

TIM\_OCFast\_Disable: TIM output compare fast

disable

Return values

None.

**Notes** 

None.

## 11.2.11.22 TIM\_OC4FastConfig

Function Name void TIM\_OC4FastConfig ( TIM\_TypeDef \* TIMx, uint32\_t

TIM\_OCFast)

Function Description

Configures the TIMx Output Compare 4 Fast feature.

**Parameters** 

• **TIMx**: where x can be 1 or 2 to select the TIM peripheral.

• **TIM\_OCFast**: new state of the Output Compare Fast Enable Bit. This parameter can be one of the following values:

- TIM\_OCFast\_Enable: TIM output compare fast enable

TIM\_OCFast\_Disable: TIM output compare fast

disable

Return values

None.

Notes

None.

## 11.2.11.23 TIM\_OC1PolarityConfig

Function Name void TIM\_OC1PolarityConfig ( TIM\_TypeDef \* TIMx, uint32\_t

TIM\_OCPolarity)

**Function Description** 

Configures the TIMx channel 1 polarity.

**Parameters** 

• **TIMx**: where x can be 1 or 2 to select the TIM peripheral.

TIM\_OCPolarity: specifies the OC1 Polarity This parmeter
 son be one of the following values:

can be one of the following values:

TIM\_OCPolarity\_High: Output Compare active high
 TIM\_OCPolarity\_Low: Output Compare active low

\_\_

Return values

None.

Notes

None.

#### 11.2.11.24 TIM\_OC2PolarityConfig

Function Name void TIM\_OC2PolarityConfig ( TIM\_TypeDef \* TIMx, uint32\_t

TIM\_OCPolarity)

Function Description

Parameters

TIMx: where x can be 1 or 2 to select the TIM peripheral.

TIM\_OCPolarity: specifies the OC2 Polarity This parmeter can be one of the following values:

TIM\_OCPolarity\_High: Output Compare active high

TIM\_OCPolarity\_Low: Output Compare active low

Return values

None.

Notes • None.

#### 11.2.11.25 TIM\_OC3PolarityConfig

Function Name void TIM\_OC3PolarityConfig ( TIM\_TypeDef \* TIMx, uint32\_t

TIM OCPolarity)

Function Description Configures the TIMx channel 3 polarity.

• **TIMx**: where x can be 1 or 2 to select the TIM peripheral.

• TIM\_OCPolarity: specifies the OC3 Polarity This parmeter

can be one of the following values:

TIM\_OCPolarity\_High: Output Compare active high

TIM\_OCPolarity\_Low: Output Compare active low

Return values • None.

Notes • None.

#### 11.2.11.26 TIM\_OC4PolarityConfig

Function Name void TIM\_OC4PolarityConfig ( TIM\_TypeDef \* TIMx, uint32\_t

TIM\_OCPolarity)

Function Description Configures the TIMx channel 4 polarity.

Parameters • TIMx: where x can be 1 or 2 to select the TIM peripheral.

TIM\_OCPolarity: specifies the OC4 Polarity This parmeter

can be one of the following values:

TIM\_OCPolarity\_High: Output Compare active high
 TIM\_OCPolarity\_Low: Output Compare active low

Return values • None.

Notes 

None.

#### 11.2.11.27 TIM\_CCxCmd

Function Name void TIM\_CCxCmd ( TIM\_TypeDef \* TIMx, uint32\_t TIM Channel, uint32 t TIM CCx)

**Function Description** 

Enables or disables the TIM Capture Compare Channel x.

**Parameters** 

• TIMx: where x can be 1 or 2 to select the TIM peripheral.
• TIM Channel: specifies the TIM Channel This parameter

 TIM\_Channel: specifies the TIM Channel This parameter can be one of the following values:

TIM\_Channel\_1: TIM Channel 1
 TIM\_Channel\_2: TIM Channel 2
 TIM\_Channel\_3: TIM Channel 3

• **TIM\_CCx**: specifies the TIM Channel CCxE bit new state.

This parameter can be: TIM\_CCx\_Enable or

TIM Channel 4: TIM Channel 4

TIM\_CCx\_Disable.

Return values

None.

Notes

None.

## 11.2.12 Input Compare management functions

#### 11.2.12.1 TIM\_ICInit

Function Name void TIM\_ICInit ( TIM\_TypeDef \* TIMx, TIM\_ICInitTypeDef \*

TIM\_ICInitStruct)

Function Description Initializes the TIM peripheral according to the specified

parameters in the TIM\_ICInitStruct.

Parameters • TIMx: where x can be 1 or 2 to select the TIM peripheral.

• **TIM\_ICInitStruct**: pointer to a TIM\_ICInitTypeDef structure that contains the configuration information for the specified

TIM peripheral.

Return values

None.

Notes

None.

#### 11.2.12.2 TIM\_ICStructInit

Function Name void TIM\_ICStructInit (TIM\_ICInitTypeDef \* TIM\_ICInitStruct)

**Function Description** 

Fills each TIM\_ICInitStruct member with its default value.

**Parameters** 

Return values

TIM\_ICInitStruct: : pointer to a TIM\_ICInitTypeDef structure which will be initialized.

Willon

Notes 

None.

## 11.2.12.3 TIM\_PWMIConfig

Function Name void TIM\_PWMIConfig ( TIM\_TypeDef \* TIMx,

None.

TIM\_ICInitTypeDef \* TIM\_ICInitStruct)

Function Description Configures the TIM peripheral according to the specified

parameters in the TIM\_ICInitStruct to measure an external PWM

signal.

Parameters • TIMx: where x can be 1 or 2 to select the TIM peripheral.

• **TIM\_ICInitStruct**: pointer to a TIM\_ICInitTypeDef structure that contains the configuration information for the specified

TIM peripheral.

Return values 

None.

Notes • None.

#### 11.2.12.4 TIM\_GetCapture1

Function Name uint32\_t TIM\_GetCapture1 ( TIM\_TypeDef \* TIMx)

Function Description Gets the TIMx Input Capture 1 value.

| Canara | l-purpose | timore | /TIM/ |
|--------|-----------|--------|-------|
| Genera | 1-DUIDUSE | uniers | (     |

UM1576

Parameters • Return values •

• **TIMx**: where x can be 1 or 2 to select the TIM peripheral.

• Capture Compare 1 Register value.

None.

## 11.2.12.5 TIM\_GetCapture2

Notes

Function Name

uint32\_t TIM\_GetCapture2 ( TIM\_TypeDef \* TIMx)

**Function Description** 

Gets the TIMx Input Capture 2 value.

**Parameters** 

• **TIMx**: where x can be 1 or 2 to select the TIM peripheral.

Return values

Capture Compare 2 Register value.

Notes

None.

#### 11.2.12.6 TIM\_GetCapture3

**Function Name** 

uint32\_t TIM\_GetCapture3 ( TIM\_TypeDef \* TIMx)

**Function Description** 

Gets the TIMx Input Capture 3 value.

**Parameters** 

TIMx: where x can be 1 or 2 to select the TIM peripheral.

Return values

• Capture Compare 3 Register value.

Notes

None.

#### 11.2.12.7 TIM\_GetCapture4

Function Name

uint32\_t TIM\_GetCapture4 ( TIM\_TypeDef \* TIMx)

**Function Description** 

Gets the TIMx Input Capture 4 value.

Parameters

• **TIMx**: where x can be 1 or 2 to select the TIM peripheral.

Capture Compare 4 Register value.

Notes

None.

#### 11.2.12.8 TIM SetIC1Prescaler

**Function Name** void TIM\_SetIC1Prescaler ( TIM\_TypeDef \* TIMx, uint32\_t TIM\_ICPSC)

**Function Description** 

**Parameters** 

Sets the TIMx Input Capture 1 prescaler.

- **TIMx:** where x can be 1 or 2 to select the TIM peripheral.
- TIM\_ICPSC: specifies the Input Capture1 prescaler new value. This parameter can be one of the following values:
  - TIM ICPSC DIV1: no prescaler
  - TIM ICPSC DIV2: capture is done once every 2 events
  - TIM\_ICPSC\_DIV4: capture is done once every 4 events
  - TIM\_ICPSC\_DIV8: capture is done once every 8 events

Return values

None.

Notes

None.

#### 11.2.12.9 TIM\_SetIC2Prescaler

void TIM\_SetIC2Prescaler ( TIM\_TypeDef \* TIMx, uint32\_t **Function Name** TIM\_ICPSC)

**Function Description** 

Sets the TIMx Input Capture 2 prescaler.

**Parameters** 

- **TIMx**: where x can be 1 or 2 to select the TIM peripheral.
- TIM\_ICPSC: specifies the Input Capture2 prescaler new value. This parameter can be one of the following values:
  - TIM ICPSC DIV1: no prescaler
  - TIM\_ICPSC\_DIV2: capture is done once every 2 events
  - TIM\_ICPSC\_DIV4: capture is done once every 4 events
  - TIM\_ICPSC\_DIV8: capture is done once every 8 events

- None.
- Notes
- None.

#### 11.2.12.10 TIM SetIC3Prescaler

**Function Name** void TIM\_SetIC3Prescaler ( TIM\_TypeDef \* TIM\_TypeDef \* TIMx, uint32\_t TIM\_ICPSC)

**Function Description Parameters** 

Sets the TIMx Input Capture 3 prescaler.

- **TIMx:** where x can be 1 or 2 to select the TIM peripheral.
- TIM\_ICPSC: specifies the Input Capture3 prescaler new value. This parameter can be one of the following values:
  - TIM ICPSC DIV1: no prescaler
  - TIM ICPSC DIV2: capture is done once every 2 events
  - TIM\_ICPSC\_DIV4: capture is done once every 4 events
  - TIM\_ICPSC\_DIV8: capture is done once every 8 events

Return values

None.

Notes

None.

#### 11.2.12.11 TIM\_SetIC4Prescaler

void TIM\_SetIC4Prescaler ( TIM\_TypeDef \* TIMx, uint32\_t **Function Name** TIM\_ICPSC)

**Function Description** 

Sets the TIMx Input Capture 4 prescaler.

- **Parameters TIMx:** where x can be 1 or 2 to select the TIM peripheral.
  - TIM\_ICPSC: specifies the Input Capture4 prescaler new value. This parameter can be one of the following values:
    - TIM ICPSC DIV1: no prescaler
    - TIM\_ICPSC\_DIV2: capture is done once every 2 events
    - TIM\_ICPSC\_DIV4: capture is done once every 4 events
    - TIM\_ICPSC\_DIV8: capture is done once every 8 events

- None.
- Notes
- None.

## 11.2.13 Interrupts and flags management functions

#### 11.2.13.1 TIM\_ITConfig

Function Name void TIM\_ITConfig ( TIM\_IT\_TypeDef \* TIMx\_IT, uint32\_t TIM\_ITRPT,FunctionalState NewState)

**Function Description** 

Enables or disables the specified TIM interrupts.

**Parameters** 

- TIMx\_IT: where x can be 1 or 2 to select the TIMx peripheral.
- **TIM\_ITRPT**: specifies the TIM interrupts sources to be enabled or disabled. This parameter can be any combination of the following values:
  - TIM\_IT\_Update: TIM update Interrupt source
  - TIM\_IT\_CC1: TIM Capture Compare 1 Interrupt source
  - TIM\_IT\_CC2: TIM Capture Compare 2 Interrupt source
  - TIM\_IT\_CC3: TIM Capture Compare 3 Interrupt source
  - TIM\_IT\_CC4: TIM Capture Compare 4 Interrupt source
  - TIM\_IT\_Trigger: TIM Trigger Interrupt source
- NewState: new state of the TIM interrupts. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

## 11.2.13.2 TIM\_GenerateEvent

Function Name void TIM\_GenerateEvent ( TIM\_TypeDef \* TIMx, uint32\_t

TIM\_EventSource)

Function Description

Configures the TIMx event to be generate by software.

**Parameters** 

• **TIMx**: where x can be 1 or 2 to select the TIM peripheral.

DocID023682 Rev 1 165/201

- **TIM\_EventSource:** specifies the event source. This parameter can be one or more of the following values:
  - TIM\_EventSource\_Update: Timer update Event source
  - TIM\_EventSource\_CC1: Timer Capture Compare 1
     Event source
  - TIM\_EventSource\_CC2: Timer Capture Compare 2
     Event source
  - TIM\_EventSource\_CC3: Timer Capture Compare 3
     Event source
  - TIM\_EventSource\_CC4: Timer Capture Compare 4
     Event source
  - TIM\_EventSource\_Trigger: Timer Trigger Event source

- None.
- Notes
- None.

#### 11.2.13.3 TIM\_GetITStatus

Function Name ITStatus TIM\_GetITStatus ( TIM\_IT\_TypeDef \* TIMx\_IT, uint32\_t TIM\_ITRPT)

Function Description
Parameters

Checks whether the TIM interrupt has occurred or not.

- **TIMx\_IT**: where x can be 1 or 2 to select the TIM peripheral.
- **TIM\_ITRPT**: specifies the TIM interrupt source to check. This parameter can be one of the following values:
  - TIM\_IT\_Update: TIM update Interrupt source
  - TIM IT CC1: TIM Capture Compare 1 Interrupt source
  - TIM\_IT\_CC2: TIM Capture Compare 2 Interrupt source
  - TIM\_IT\_CC3: TIM Capture Compare 3 Interrupt source
  - TIM\_IT\_CC4: TIM Capture Compare 4 Interrupt source
     TIM\_IT\_Trigger: TIM Trigger Interrupt source

Return values

The new state of the TIM\_IT(SET or RESET).

Notes

None.

#### 11.2.13.4 TIM\_ClearITPendingBit

Function Name void TIM\_ClearITPendingBit ( TIM\_IT\_TypeDef \* TIMx\_IT,

166/201 DocID023682 Rev 1

#### uint32\_t TIM\_ITRPT)

## Function Description

Clears the TIMx's interrupt pending bits.

Parameters

- **TIMx\_IT:** where x can be 1 or 2 to select the TIM peripheral.
- **TIM\_ITRPT:** specifies the pending bit to clear. This parameter can be any combination of the following values:
  - TIM\_IT\_Update: TIM1 update Interrupt source
  - TIM\_IT\_CC1: TIM Capture Compare 1 Interrupt source
  - TIM\_IT\_CC2: TIM Capture Compare 2 Interrupt source
  - TIM\_IT\_CC3: TIM Capture Compare 3 Interrupt source
  - TIM\_IT\_CC4: TIM Capture Compare 4 Interrupt source
  - TIM\_IT\_Trigger: TIM Trigger Interrupt source

Return values

- None.
- Notes
- None.

## 11.2.14 Clock management functions

#### 11.2.14.1 TIM\_InternalClockConfig

Function Name void TIM\_InternalClockConfig ( TIM\_TypeDef \* TIMx)

**Function Description** 

Configures the TIMx internal Clock.

Parameters

• **TIMx**: where x can be 1 or 2 to select the TIM peripheral.

Return values

None.

Notes

None.

#### 11.2.14.2 TIM\_ITRxExternalClockConfig

Function Name void TIM\_ITRxExternalClockConfig ( TIM\_TypeDef \*

TIM\_TypeDef \* TIMx, uint32\_t TIM\_InputTriggerSource)

**Function Description** 

Parameters

Configures the TIMx Internal Trigger as External Clock.

• **TIMx**: where x can be 1 or 2 to select the TIM peripheral.

• **TIM\_InputTriggerSource** : Trigger source. This parameter

DocID023682 Rev 1 167/201

can only be:

TIM TS ITR0: Internal Trigger 0

Return values • None.

Notes • None.

## 11.2.14.3 TIM\_TIxExternalClockConfig

Function Name void TIM\_TIxExternalClockConfig ( TIM\_TypeDef \* TIMx,

uint32\_t TIM\_TIxExternalCLKSource, uint32\_t TIM\_ICPolarity,

uint32\_t ICFilter)

Function Description

**Parameters** 

Configures the TIMx Trigger as External Clock.

**TIMx:** where x can be 1 or 2 to select the TIM peripheral.

• **TIM\_TIXExternalCLKSource**: Trigger source. This parameter can be one of the following values:

- TIM\_TIXExternalCLK1Source\_TI1ED: TI1 Edge

Detector

- TIM\_TIXExternalCLK1Source\_TI1: Filtered Timer

Input 1

- TIM\_TIXExternalCLK1Source\_TI2: Filtered Timer

Input 2

TIM\_ICPolarity: specifies the TIx Polarity. This parameter

can be one of the following values:

TIM\_ICPolarity\_Rising :TIM\_ICPolarity\_Falling :

• ICFilter: : specifies the filter value. This parameter must be

a value between 0x0 and 0xF.

Return values

None.

Notes

None.

## 11.2.14.4 TIM\_ETRClockMode1Config

Function Name void TIM ETRClockMode1Config ( TIM TypeDef \* TIMx,

uint32\_t TIM\_ExtTRGPrescaler, uint32\_t TIM\_ExtTRGPolarity,

uint32\_t ExtTRGFilter)

**Function Description** 

Configures the External clock Mode1.

Parameters

• **TIMx**: where x can be 1 or 2 to select the TIM peripheral.

168/201 DocID023682 Rev 1

- TIM\_ExtTRGPrescaler: The external Trigger Prescaler.
   This parameter can be one of the following values:
  - TIM\_ExtTRGPSC\_OFF: ETRP Prescaler OFF.
  - TIM\_ExtTRGPSC\_DIV2: ETRP frequency divided by 2.
  - TIM\_ExtTRGPSC\_DIV4: ETRP frequency divided by 4.
  - TIM\_ExtTRGPSC\_DIV8: ETRP frequency divided by 8.
- **TIM\_ExtTRGPolarity**: The external Trigger Polarity. This parameter can be one of the following values:
  - TIM\_ExtTRGPolarity\_Inverted: active low or falling edge active.
  - TIM\_ExtTRGPolarity\_NonInverted: active high or rising edge active.
- ExtTRGFilter: External Trigger Filter. This parameter must be a value between 0x00 and 0x0F

- None.
- Notes
- None.

#### 11.2.14.5 TIM\_ETRClockMode2Config

Function Name

void TIM\_ETRClockMode2Config ( TIM\_TypeDef \* TIMx, uint32\_t TIM\_ExtTRGPrescaler, uint32\_t TIM\_ExtTRGPolarity, uint32\_t ExtTRGFilter)

## Function Description

Configures the External clock Mode2.

- Parameters
- **TIMx:** where x can be 1 or 2 to select the TIM peripheral.
- **TIM\_ExtTRGPrescaler**: The external Trigger Prescaler. This parameter can be one of the following values:
  - TIM\_ExtTRGPSC\_OFF: ETRP Prescaler OFF.
  - TIM ExtTRGPSC DIV2: ETRP frequency divided by 2.
  - TIM\_ExtTRGPSC\_DIV4: ETRP frequency divided by 4.
  - TIM\_ExtTRGPSC\_DIV8: ETRP frequency divided by 8.
- TIM\_ExtTRGPolarity: The external Trigger Polarity. This parameter can be one of the following values:
  - TIM\_ExtTRGPolarity\_Inverted: active low or falling edge active.
  - TIM\_ExtTRGPolarity\_NonInverted: active high or rising edge active.
- ExtTRGFilter: External Trigger Filter. This parameter must be a value between 0x00 and 0x0F

#### Return values

None.

Notes

None.

## 11.2.15 Synchronization management functions

## 11.2.15.1 TIM\_SelectInputTrigger

Function Name void TIM\_SelectInputTrigger ( TIM\_TypeDef \* TIMx, uint32\_t TIM InputTriggerSource)

·····\_...put...

Function Description Selects the Input Trigger source.

Parameters • TIMx: where x can be 1 or 2 to select the TIM peripheral.

TIM\_InputTriggerSource: The Input Trigger source. This parameter can be one of the following values:

parameter can be one of the following values:

- TIM\_TS\_ITR0: Internal Trigger 0

- TIM\_TS\_TI1F\_ED: TI1 Edge Detector

TIM\_TS\_TI1FP1: Filtered Timer Input 1
 TIM TS TI2FP2: Filtered Timer Input 2

- TIM\_TS\_ETRF: External Trigger input

Return values • None.

Notes 

None.

#### 11.2.15.2 TIM\_SelectOutputTrigger

Function Name void TIM\_SelectOutputTrigger ( TIM\_TypeDef \* TIMx, uint32\_t

TIM\_TRGOSource)

Function Description Selects the TIMx Trigger Output Mode.

Parameters • TIMx: where x can be 1 or 2 to select the TIM peripheral.

• **TIM\_TRGOSource**: specifies the Trigger Output source.

This paramter can be one of the following values:

Return values • None.

Notes 

None.

## 11.2.15.3 TIM\_SelectSlaveMode

Function Name void TIM\_SelectSlaveMode ( TIM\_TypeDef \* TIMx, uint32\_t TIM SlaveMode)

## Function Description

**Parameters** 

Selects the TIMx Slave Mode.

- **TIMx**: where x can be 1 or 2 to select the TIM peripheral.
- **TIM\_SlaveMode:** specifies the Timer Slave Mode. This paramter can be one of the following values:
  - TIM\_SlaveMode\_Reset: Rising edge of the selected trigger signal (TRGI) re-initializes the counter and triggers an update of the registers.
  - TIM\_SlaveMode\_Gated: The counter clock is enabled when the trigger signal (TRGI) is high.
  - TIM\_SlaveMode\_Trigger: The counter starts at a rising edge of the trigger TRGI.
  - TIM\_SlaveMode\_External1: Rising edges of the selected trigger (TRGI) clock the counter.

Return values

- None.
- Notes
- None.

## 11.2.15.4 TIM\_SelectMasterSlaveMode

Function Name void TIM\_SelectMasterSlaveMode ( TIM\_TypeDef \* TIMx,

uint32\_t TIM\_MasterSlaveMode)

Function Description

Sets or Resets the TIMx Master/Slave Mode.

- Parameters
- **TIMx**: where x can be 1 or 2 to select the TIM peripheral.
- **TIM\_MasterSlaveMode:** specifies the Timer Master Slave Mode. This paramter can be one of the following values:
  - TIM\_MasterSlaveMode\_Enable: synchronization between the current timer and its slaves (through TRGO)
  - TIM\_MasterSlaveMode\_Disable: No action

Return values

None.

Notes

None.

#### 11.2.15.5 TIM\_ETRConfig

Function Name void TIM ETRConfig ( TIM TypeDef \* TIMx, uint32 t

DocID023682 Rev 1 171/201

# TIM\_ExtTRGPrescaler, uint32\_t TIM\_ExtTRGPolarity, uint32\_t ExtTRGFilter)

# Function Description Parameters

Configures the TIMx External Trigger (ETR).

- **TIMx**: where x can be 1 or 2 to select the TIM peripheral.
- **TIM\_ExtTRGPrescaler**: The external Trigger Prescaler. This parameter can be one of the following values:
  - TIM\_ExtTRGPSC\_OFF: ETRP Prescaler OFF.
  - TIM\_ExtTRGPSC\_DIV2: ETRP frequency divided by 2.
  - TIM\_ExtTRGPSC\_DIV4: ETRP frequency divided by 4.
  - TIM\_ExtTRGPSC\_DIV8: ETRP frequency divided by 8.
- **TIM\_ExtTRGPolarity**: The external Trigger Polarity. This parameter can be one of the following values:
  - TIM\_ExtTRGPolarity\_Inverted: active low or falling edge active.
  - TIM\_ExtTRGPolarity\_NonInverted: active high or rising edge active.
- **ExtTRGFilter**: External Trigger Filter. This parameter must be a value between 0x00 and 0x0F

Return values

None.

Notes

None.

## 11.2.16 Specific interface functions

## 11.2.16.1 TIM\_EncoderInterfaceConfig

**Function Name** 

void TIM\_EncoderInterfaceConfig ( TIM\_TypeDef \* TIM\_TypeDef \* TIMx, uint32\_t TIM\_EncoderMode, uint32\_t TIM\_IC1Polarity, uint32\_t TIM\_IC2Polarity)

Function Description
Parameters

Configures the TIMx Encoder Interface.

- TIMx: where x can be 1 or 2 to select the TIM peripheral.
- **TIM\_EncoderMode:** specifies the TIMx Encoder Mode. This parameter can be one of the following values:
  - TIM\_EncoderMode\_TI1: Counter counts on TI1FP1 edge depending on TI2FP2 level.
  - TIM\_EncoderMode\_TI2: Counter counts on TI2FP2 edge depending on TI1FP1 level.
  - TIM\_EncoderMode\_TI12: Counter counts on both TI1FP1 and TI2FP2 edges depending on the level of the other input.
- TIM\_IC1Polarity: specifies the IC1 Polarity This parmeter can be one of the following values:
  - TIM\_ICPolarity\_Falling: IC Falling edge.
  - **TIM ICPolarity Rising:** IC Rising edge.
- TIM\_IC2Polarity: specifies the IC2 Polarity This parmeter

can be one of the following values:

TIM\_ICPolarity\_Falling: IC Falling edge.
 TIM\_ICPolarity\_Rising: IC Rising edge.

Return values

- None.
- Notes
- None.

## 11.2.16.2 TIM SelectHallSensor

Function Name void TIM\_SelectHallSensor ( TIM\_TypeDef \*

TIMx, Functional State New State)

**Function Description** 

Enables or disables the TIMx's Hall sensor interface.

**Parameters** 

TIMx: where x can be 1, 2 or 3 to select the TIM peripheral.
 NewState: new state of the TIMx Hall sensor interface. This

parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

## 11.2.17 Specific remapping management function

#### 11.2.17.1 TIM\_ClockMaskConfig

Function Name void TIM\_ClockMaskConfig ( TIM\_TypeDef \*

TIMx, Functional State New State)

**Function Description** 

Selects the TIMx Extenal trigger used in external clock mode 2.

**Parameters** 

• **TIMx**: where x can be 1 or 2 to select the TIM peripheral.

• NewState: new state of the TIMx CLKMSKEN bit This

parameter can be: ENABLE or DISABLE.

Return values

: None

Notes

None.

## 11.2.17.2 TIM SelectExternalTriggerClock

Function Name void TIM\_SelectExternalTriggerClock ( TIM\_TypeDef \* TIMx, uint32\_t TIM\_EXTRIGCLK)

Function Description
Parameters

Selects the TIMx Extenal trigger used in external clock mode 2.

- **TIMx**: where x can be 1 or 2 to select the TIM peripheral.
- **TIM\_EXTRIGCLK**: specifies the TIM input reampping source. This parameter can be one of the following values:
  - TIM\_EXTRIGPCLK: PCLK.
  - TIM\_EXTRIG1KHCLK: calibrated 1 kHz clock.
  - TIM\_EXTRIG32KHCLK: 32 kHz reference clock (if available).
  - TIM\_EXTRIGTIMxCLK: TIMxCLK pin.

Return values • : None
Notes • None.

#### 11.2.17.3 TIM\_RemapCmd

Function Name void TIM\_RemapCmd ( TIM\_TypeDef \* TIMx, uint32\_t TIM Remap,FunctionalState NewState)

Function Description

**Parameters** 

Configures the TIM2 Remapping input Capabilities.

- **TIMx**: where x can be 2 to select the TIM peripheral.
- **TIM\_Remap**: specifies the TIM input reampping source. This parameter can be one of the following values:
  - TIM\_REMAPC1: TIM2 Channel 1 is connected to GPIOA (PA0) or to GPIOB (PB1).
  - TIM\_REMAPC2: TIM2 Channel 2 is connected to GPIOA (PA3) or to GPIOB (PB2).
  - TIM\_REMAPC3: TIM2 Channel 3 is connected to GPIOA (PA1) or to GPIOB (PB3).
  - TIM\_REMAPC4: TIM2 Channel 4 is connected to GPIOA (PA2) or to GPIOB (PB4).
- NewState: new state of the TIMx TIM2\_OR\_REMAPCy bit (y can be 1..4). This parameter can be: ENABLE or DISABLE.

Return values •

Notes • None.

: None

## 11.3 TIM Firmware driver defines

#### 11.3.1 TIM

TIM

## TIM\_Capture\_Compare\_state

- #define: TIM\_CCx\_Enable ((uint32\_t)0x00000001)
- #define: *TIM\_CCx\_Disable ((uint32\_t)0x00000000)*

#### TIM\_Channel

- #define: *TIM\_Channel\_1 ((uint32\_t)0x00000000)*
- #define: *TIM\_Channel\_2* ((uint32\_t)0x00000004)
- #define: *TIM\_Channel\_3* ((uint32\_t)0x00000008)
- #define: *TIM\_Channel\_4 ((uint32\_t)0x0000000C)*

#### TIM\_Counter\_Mode

- #define: TIM\_CounterMode\_Up ((uint32\_t)0x00000000)
- #define: TIM\_CounterMode\_Down ((uint32\_t)0x00000010)
- #define: TIM\_CounterMode\_CenterAligned1 ((uint32\_t)0x00000020)
- #define: TIM\_CounterMode\_CenterAligned2 ((uint32\_t)0x00000040)

#define: TIM\_CounterMode\_CenterAligned3 ((uint32\_t)0x00000060)

#### TIM\_Encoder\_Mode

- #define: TIM\_EncoderMode\_TI1 ((uint32\_t)0x00000001)
- #define: TIM\_EncoderMode\_TI2 ((uint32\_t)0x00000002)
- #define: TIM\_EncoderMode\_TI12 ((uint32\_t)0x00000003)

#### **TIM Event Source**

- #define: TIM\_EventSource\_Update ((uint32\_t)0x00000001)
- #define: TIM\_EventSource\_CC1 ((uint32\_t)0x00000002)
- #define: TIM\_EventSource\_CC2 ((uint32\_t)0x00000004)
- #define: TIM\_EventSource\_CC3 ((uint32\_t)0x00000008)
- #define: TIM\_EventSource\_CC4 ((uint32\_t)0x00000010)
- #define: TIM\_EventSource\_Trigger ((uint32\_t)0x00000040)

#### TIM\_External\_Trigger\_Polarity

#define: TIM\_ExtTRGPolarity\_Inverted ((uint32\_t)0x00008000)

#define: TIM\_ExtTRGPolarity\_NonInverted ((uint32\_t)0x00000000)

#### TIM\_External\_Trigger\_Prescaler

- #define: TIM\_ExtTRGPSC\_OFF ((uint32\_t)0x00000000)
- #define: TIM\_ExtTRGPSC\_DIV2 ((uint32\_t)0x00001000)
- #define: TIM\_ExtTRGPSC\_DIV4 ((uint32\_t)0x00002000)
- #define: TIM\_ExtTRGPSC\_DIV8 ((uint32\_t)0x00003000)

#### TIM\_External\_Trigger\_Selection

- #define: *TIM\_EXTRIGPCLK ((uint32\_t)0x00000000)*
- #define: *TIM\_EXTRIG1KHCLK ((uint32\_t)0x00000001)*
- #define: *TIM\_EXTRIG32KHCLK ((uint32\_t)0x00000002)*
- #define: TIM\_EXTRIGTIMxCLK ((uint32\_t)0x00000003)

#### **TIM Forced Action**

- #define: TIM\_ForcedAction\_Active ((uint32\_t)0x00000050)
- #define: TIM\_ForcedAction\_InActive ((uint32\_t)0x00000040)

## TIM\_Input\_Capture\_Polarity

- #define: TIM\_ICPolarity\_Rising ((uint32\_t)0x00000000)
- #define: TIM\_ICPolarity\_Falling ((uint32\_t)0x00000002)
- #define: TIM\_ICPolarity\_BothEdge ((uint32\_t)0x0000000A)

#### TIM Input Capture Prescaler

• #define: *TIM\_ICPSC\_DIV1 ((uint32\_t)0x00000000)* 

Capture performed each time an edge is detected on the capture input.

• #define: TIM\_ICPSC\_DIV2 ((uint32\_t)0x00000004)

Capture performed once every 2 events.

#define: TIM\_ICPSC\_DIV4 ((uint32\_t)0x00000008)

Capture performed once every 4 events.

• #define: TIM\_ICPSC\_DIV8 ((uint32\_t)0x0000000C)

Capture performed once every 8 events.

#### TIM\_Input\_Capture\_Selection

• #define: TIM\_ICSelection\_DirectTl ((uint32\_t)0x00000001)

TIM Input 1, 2, 3 or 4 is selected to be connected to IC1, IC2, IC3 or IC4, respectively

• #define: TIM\_ICSelection\_IndirectTl ((uint32\_t)0x00000002)

TIM Input 1, 2, 3 or 4 is selected to be connected to IC2, IC1, IC4 or IC3, respectively.

• #define: TIM\_ICSelection\_TRGI ((uint32\_t)0x00000003)

TIM Input 1, 2, 3 or 4 is selected to be connected to TRC.

#### TIM\_Internal\_Trigger\_Selection

• #define: *TIM\_TS\_ITR0 ((uint32\_t)0x00000000)* 

- #define: TIM\_TS\_TI1F\_ED ((uint32\_t)0x00000040)
- #define: TIM\_TS\_TI1FP1 ((uint32\_t)0x00000050)
- #define: *TIM\_TS\_TI2FP2 ((uint32\_t)0x00000060)*
- #define: *TIM\_TS\_ETRF* ((uint32\_t)0x00000070)

#### TIM\_interrupt\_sources

- #define: *TIM\_IT\_Update* ((uint32\_t)0x00000001)
- #define: *TIM\_IT\_CC1 ((uint32\_t)0x00000002)*
- #define: *TIM\_IT\_CC2* ((uint32\_t)0x00000004)
- #define: *TIM\_IT\_CC3 ((uint32\_t)0x00000008)*
- #define: TIM\_IT\_CC4 ((uint32\_t)0x00000010)
- #define: *TIM\_IT\_Trigger ((uint32\_t)0x00000040)*

## TIM\_Master\_Slave\_Mode

• #define: TIM\_MasterSlaveMode\_Enable ((uint32\_t)0x00000080)

#define: TIM\_MasterSlaveMode\_Disable ((uint32\_t)0x00000000)

#### TIM\_OCReferenceClear

- #define: TIM\_OCReferenceClear\_ETRF ((uint32\_t)0x00000008)
- #define: TIM\_OCReferenceClear\_OCREFCLR ((uint32\_t)0x00000000)

#### TIM\_One\_Pulse\_Mode

- #define: TIM\_OPMode\_Single ((uint32\_t)0x00000008)
- #define: TIM\_OPMode\_Repetitive ((uint32\_t)0x00000000)

#### TIM\_Output\_Compare\_and\_PWM\_modes

- #define: TIM\_OCMode\_Timing ((uint32\_t)0x00000000)
- #define: TIM\_OCMode\_Active ((uint32\_t)0x00000010)
- #define: TIM\_OCMode\_Inactive ((uint32\_t)0x00000020)
- #define: TIM\_OCMode\_Toggle ((uint32\_t)0x00000030)
- #define: *TIM\_OCMode\_PWM1 ((uint32\_t)0x00000060)*
- #define: TIM\_OCMode\_PWM2 ((uint32\_t)0x00000070)

#### TIM Output Compare Fast State

- #define: TIM\_OCFast\_Enable ((uint32\_t)0x00000004)
- #define: TIM\_OCFast\_Disable ((uint32\_t)0x00000000)

#### TIM\_Output\_Compare\_Polarity

- #define: TIM\_OCPolarity\_High ((uint32\_t)0x00000000)
- #define: TIM\_OCPolarity\_Low ((uint32\_t)0x00000002)

#### TIM\_Output\_Compare\_Preload\_State

- #define: TIM\_OCPreload\_Enable ((uint32\_t)0x00000008)
- #define: TIM\_OCPreload\_Disable ((uint32\_t)0x00000000)

#### TIM\_Output\_Compare\_state

- #define: TIM\_OutputState\_Disable ((uint32\_t)0x00000000)
- #define: TIM\_OutputState\_Enable ((uint32\_t)0x00000001)

## TIM\_Prescaler\_Reload\_Mode

- #define: TIM\_PSCReloadMode\_Update ((uint32\_t)0x00000000)
- #define: TIM\_PSCReloadMode\_Immediate ((uint32\_t)0x00000001)

#### TIM\_Remap

- #define: TIM\_REMAPC1 ((uint32\_t)0x00000010)
- #define: *TIM\_REMAPC2 ((uint32\_t)0x00000020)*
- #define: TIM\_REMAPC3 ((uint32\_t)0x00000040)
- #define: *TIM\_REMAPC4 ((uint32\_t)0x00000080)*

#### TIM\_Slave\_Mode

- #define: TIM\_SlaveMode\_Reset ((uint32\_t)0x00000004)
- #define: TIM\_SlaveMode\_Gated ((uint32\_t)0x00000005)
- #define: TIM\_SlaveMode\_Trigger ((uint32\_t)0x00000006)
- #define: TIM\_SlaveMode\_External1 ((uint32\_t)0x00000007)

#### TIM\_TIx\_External\_Clock\_Source

- #define: TIM\_TIxExternalCLK1Source\_TI1 ((uint32\_t)0x00000050)
- #define: TIM\_TIxExternalCLK1Source\_TI2 ((uint32\_t)0x00000060)
- #define: TIM\_TIxExternalCLK1Source\_TI1ED ((uint32\_t)0x00000040)

#### TIM\_Trigger\_Output\_Source

- #define: TIM\_TRGOSource\_Reset ((uint32\_t)0x00000000)
- #define: TIM\_TRGOSource\_Enable ((uint32\_t)0x00000010)
- #define: TIM\_TRGOSource\_Update ((uint32\_t)0x00000020)
- #define: TIM\_TRGOSource\_OC1 ((uint32\_t)0x00000030)
- #define: TIM\_TRGOSource\_OC1Ref ((uint32\_t)0x00000040)
- #define: TIM\_TRGOSource\_OC2Ref ((uint32\_t)0x00000050)
- #define: TIM\_TRGOSource\_OC3Ref ((uint32\_t)0x00000060)
- #define: TIM\_TRGOSource\_OC4Ref ((uint32\_t)0x00000070)

#### TIM\_Update\_Source

#define: TIM\_UpdateSource\_Global ((uint32\_t)0x00000000)

Source of update is the counter overflow/underflow or the setting of UG bit, or an update generation through the slave mode controller.

• #define: TIM\_UpdateSource\_Regular ((uint32\_t)0x0000001)

Source of update is counter overflow/underflow.

## 12 Sleep timer (SLPTIM)

## 12.1 SLPTIM Firmware driver registers structures

### 12.1.1 SLPTIM\_InitTypeDef

**SLPTIM\_InitTypeDef** is defined in the stm32w108xx\_slptim.h **Data Fields** 

- uint32\_t SLPTIM\_Clock
- uint32\_t SLPTIM\_Prescaler
- uint32\_t SLPTIM\_DebugMode
- uint32\_t SLPTIM\_CounterMode

#### **Field Documentation**

- uint32\_t SLPTIM\_InitTypeDef::SLPTIM\_Clock
  - Specifies the clock to be used. This parameter must be a value of SLPTIM Clocks Select
- uint32\_t SLPTIM\_InitTypeDef::SLPTIM\_Prescaler
  - Specifies the prescaler value used to divide the TIM clock. This parameter can be a value of SLPTIM\_Clock\_Division
- uint32\_t SLPTIM\_InitTypeDef::SLPTIM\_DebugMode
  - Specifies whether the timer is running or paused during debug mode. This
    parameter must be a value of SLPTIM\_Debug\_Mode
- uint32\_t SLPTIM\_InitTypeDef::SLPTIM\_CounterMode
  - Specifies the counter mode. This parameter can be a value of SLPTIM\_Counter\_Mode

#### 12.1.2 SLPTMR TypeDef

SLPTMR\_TypeDef is defined in the stm32w108xx.h

#### **Data Fields**

- IO uint32 t CR
- \_\_IO uint32\_t CNTH
- \_\_IO uint32\_t CNTL
- \_\_IO uint32\_t CMPAH
- IO uint32 t CMPAL
- IO uint32 t CMPBH
- IO uint32 t CMPBL
- uint32\_t RESERVED0
- IO uint32 t ISR
- uint32 t RESERVED1
- \_\_IO uint32\_t IFR
- uint32\_t RESERVED2

UM1576 Sleep timer (SLPTIM)

#### \_\_IO uint32\_t IER

#### Field Documentation

- \_\_IO uint32\_t SLPTMR\_TypeDef::CR
   \_\_SLPTMR configuration register, Address offset 0x600C
   \_\_IO uint32\_t SLPTMR\_TypeDef::CNTH
   \_\_SLPTMR counter high register, Address offset 0x6010
   \_\_IO uint32\_t SLPTMR\_TypeDef::CNTL
   \_\_SLPTMR counter high register, Address offset 0x6014
   \_\_IO uint32\_t SLPTMR\_TypeDef::CMPAH
   \_\_SLPTMR compare A high register, Address offset 0x6018
   \_\_IO uint32\_t SLPTMR\_TypeDef::CMPAL
   \_\_SLPTMR compare A low register, Address offset 0x601C
   \_\_IO uint32\_t SLPTMR\_TypeDef::CMPBH
- SLPTMR compare B high register, Address offset 0x6020
  - \_\_IO uint32\_t SLPTMR\_TypeDef::CMPBL
- SLPTMR compare B low register, Address offset 0x6024
  - uint32\_t SLPTMR\_TypeDef::RESERVED0[4091]
  - Reserved
- \_\_IO uint32\_t SLPTMR\_TypeDef::ISR
  - SLPTMR interrupt status register, Address offset 0xA014
- uint32\_t SLPTMR\_TypeDef::RESERVED1[2]
  - Reserved
- \_\_IO uint32\_t SLPTMR\_TypeDef::IFR
  - SLPTMR force interrupts register, Address offset 0xA020
- uint32\_t SLPTMR\_TypeDef::RESERVED2[12]
  - Reserved
- \_\_IO uint32\_t SLPTMR\_TypeDef::IER
  - SLPTMR interrupt enable register, Address offset 0xA054

## 12.2 SLPTIM Firmware driver API description

The following section lists the various functions of the SLPTIM library.

#### 12.2.1 SLPTIM features

The sleep timer is dedicated to system timing and waking from sleep at specific times.

The sleep timer can use either the calibrated 1 kHz reference(CLK1K), or the 32 kHz crystal clock (CLK32K). The default clock source is the internal 1 kHz clock.

The sleep timer has a prescaler that allows for very long periods of sleep to be timed.

The timer provides two compare outputs and wrap detection, all of which can be used to generate an interrupt or a wake up event.

The sleep timer is paused when the debugger halts the ARM Cortex-M3.

#### 12.2.2 How to use this driver

This driver describes the functions allowing configuring and programming the Sleep Timer. These functions are split in 2 groups:

- 1. SLPTIM management functions: this group includes all needed functions to configure the Sleep Timer.
  - Enable/Disable the counter.
  - Get counter.
  - Select clock to be used as reference.
  - Set/Get compare (A or B) values.
- 2. Interrupts and flags management functions: this group includes all needed functions to manage interrupts:
  - Enables or disables the specified SLPTIM interrupts.
  - Checks whether the specified SLPTIM flag is set or not.
  - Clears the specified SLPTIM flag.

### 12.2.3 SLPTIM management functions

To use the Sleep Timer:

- 1. Fill the SLPTIM\_InitStruct with the desired parameters. This must be done while the sleep timer is disabled.
- 2. Call the SLPTIM Cmd(ENABLE) function to enable the TIM counter.
- 3. Enable the clock to be used as reference by calling SLPTIM\_ClockConfig() function.



All other functions can be used seperatly to set compareA or compareB value, to get counter value...

- SLPTIM\_DeInit()
- SLPTIM\_Init()
- SLPTIM\_StructInit()
- SLPTIM Cmd()
- SLPTIM SetCompareA()
- SLPTIM\_SetCompareB()
- SLPTIM\_GetCounter()
- SLPTIM GetCounterHigh()
- SLPTIM\_GetCounterLow()

#### 12.2.4 Interrupts and flags management functions

- SLPTIM\_ForceIT()
- SLPTIM\_ITConfig()
- SLPTIM GetFlagStatus()
- SLPTIM ClearFlag()
- SLPTIM\_GetITStatus()
- SLPTIM\_ClearITPendingBit()

UM1576 Sleep timer (SLPTIM)

#### 12.2.5 SLPTIM management functions

#### 12.2.5.1 SLPTIM\_Delnit

Function Name void SLPTIM\_Delnit (void)

Function Description Deinitializes the SLPTIM peripheral registers to their default reset

values.

Return values 

None.

Notes • None.

#### **12.2.5.2 SLPTIM\_Init**

Function Name void SLPTIM\_Init ( SLPTIM\_InitTypeDef \* SLPTIM\_InitStruct)

Function Description Initializes the SLPTIM Time peripheral according to the specified

parameters in the SLPTIM\_InitStruct.

• SLPTIM\_InitStruct : pointer to a SLPTIM\_InitTypeDef

structure that contains the configuration information for the

specified TIM peripheral.

Return values • None.

Notes 

None.

#### 12.2.5.3 SLPTIM\_StructInit

Function Name void SLPTIM\_StructInit ( SLPTIM\_InitTypeDef \*

**SLPTIM\_InitStruct)** 

**Function Description** 

Fills each SLPTIM\_InitStruct member with its default value.

**Parameters** 

• **SLPTIM\_InitStruct**: : pointer to a SLPTIM\_InitTypeDef

structure which will be initialized.

Return values • None.

Notes • None.

#### 12.2.5.4 **SLPTIM\_Cmd**

Function Name void SLPTIM\_Cmd (FunctionalState NewState)

Function Description Enables or disables the Sleep Timer.

• NewState: new state of the Sleep Timer. This parameter

can be: ENABLE or DISABLE.

Return values • None.

Notes • None.

#### 12.2.5.5 SLPTIM\_SetCompareA

Function Name void SLPTIM\_SetCompareA ( uint32\_t CompareA)

Function Description Sets the SLPTIM Compare A Register value.

• CompareA: specifies the Compare A register new value.

Return values • None.

Notes • None.

#### 12.2.5.6 SLPTIM\_SetCompareB

Function Name void SLPTIM\_SetCompareB ( uint32\_t CompareB)

Function Description Sets the SLPTIM Compare B Register value.

• CompareB: specifies the Compare B register new value.

Return values • None.

Notes • None.

UM1576 Sleep timer (SLPTIM)

#### 12.2.5.7 **SLPTIM GetCounter**

**Function Name** uint32\_t SLPTIM\_GetCounter ( void )

Function Description Gets the SLPTIM Counter value. Return values

Counter Register value.

Notes None.

#### 12.2.5.8 **SLPTIM\_GetCounterHigh**

**Function Name** uint32\_t SLPTIM\_GetCounterHigh ( void )

Function Description Gets the SLPTIM Counter high value.

Return values Counter Register high value.

Notes None.

#### 12.2.5.9 **SLPTIM\_GetCounterLow**

**Function Name** uint32\_t SLPTIM\_GetCounterLow (void)

Function Description Gets the SLPTIM Counter low value.

Return values Counter Register low value.

Notes None.

#### 12.2.6 Interrupts and flags management functions

#### 12.2.6.1 **SLPTIM ForceIT**

**Function Name** void SLPTIM\_ForceIT ( uint32\_t SLPTIM\_IT)

**Function Description** 

Forces the specified SLPTIM interrupts.

**Parameters** 

 SLPTIM\_IT: specifies the SLPTIM interrupts sources to be generated. This parameter can be any combination of the following values:

SLPTIM\_IT\_WRAP: Sleep timer overflow
 SLPTIM\_IT\_CMPA: Sleep timer compare A
 SLPTIM\_IT\_CMPB: Sleep timer compare B

Return values

None.

Notes

None.

#### 12.2.6.2 SLPTIM ITConfig

**Function Name** 

void SLPTIM\_ITConfig ( uint32\_t SLPTIM\_IT,FunctionalState NewState)

**Function Description** 

Enables or disables the specified SLPTIM interrupts.

**Parameters** 

 SLPTIM\_IT: specifies the SLPTIM interrupts sources to be enabled or disabled. This parameter can be any combination of the following values:

SLPTIM\_IT\_WRAP: Sleep timer overflow
 SLPTIM\_IT\_CMPA: Sleep timer compare A
 SLPTIM\_IT\_CMPB: Sleep timer compare B

**NewState:** new state of the SLPTIM interrupts. This parameter can be: ENABLE or DISABLE.

Return values

None.

Notes

None.

#### 12.2.6.3 SLPTIM\_GetFlagStatus

Function Name

FlagStatus SLPTIM GetFlagStatus ( uint32 t SLPTIM FLAG)

Function Description
Parameters

Checks whether the specified SLPTIM flag is set or not.

• **SLPTIM\_FLAG**: specifies the flag to check. This parameter can be one of the following values:

SLPTIM\_FLAG\_WRAP: Sleep timer overflow
 SLPTIM\_FLAG\_CMPA: Sleep timer compare A
 SLPTIM\_FLAG\_CMPB: Sleep timer compare B

UM1576 Sleep timer (SLPTIM)

Return values

• The new state of SLPTIM\_FLAG (SET or RESET).

Notes

•

#### 12.2.6.4 SLPTIM\_ClearFlag

Function Name void SLPTIM\_ClearFlag ( uint32\_t SLPTIM\_FLAG)

**Function Description** 

Clears the specified SLPTIM flag.

**Parameters** 

 SLPTIM\_FLAG: specifies the flag to clear. This parameter can be one of the following values:

SLPTIM\_FLAG\_WRAP: Sleep timer overflow
 SLPTIM\_FLAG\_CMPA: Sleep timer compare A
 SLPTIM FLAG CMPB: Sleep timer compare B

Return values

The new state of SLPTIM\_FLAG (SET or RESET).

Notes

## 12.2.6.5 SLPTIM\_GetITStatus

Function Name ITStatus SLPTIM\_GetITStatus ( uint32\_t SLPTIM\_IT)

**Function Description** 

Checks whether the specified SLPTMR pending interrupt has

occurred or not.

**Parameters** 

SLPTIM\_IT: specifies the flag to check. This parameter can be one of the following values: This parameter can be one of the following values:

SLPTIM\_FLAG\_WRAP: Sleep timer overflow
 SLPTIM\_FLAG\_CMPA: Sleep timer compare A
 SLPTIM\_FLAG\_CMPB: Sleep timer compare B

Return values

The new state of SLPTIM\_IT (SET or RESET).

Notes

None.

## 12.2.6.6 SLPTIM\_ClearITPendingBit

Function Name void SLPTIM\_ClearITPendingBit ( uint32\_t SLPTIM\_IT)

Function Description

Clears the specified SLPTIM flag.

**Parameters** 

 SLPTIM\_IT: specifies the flag to clear. This parameter can be one of the following values:

SLPTIM\_FLAG\_WRAP: Sleep timer overflow
 SLPTIM\_FLAG\_CMPA: Sleep timer compare A
 SLPTIM\_FLAG\_CMPB: Sleep timer compare B

Return values

The new state of SLPTIM\_FLAG (SET or RESET).

Notes

### 12.3 SLPTIM Firmware driver defines

#### 12.3.1 SLPTIM

**SLPTIM** 

#### SLPTIM\_Clocks

- #define: SLPTIM\_CLK\_32KH ((uint32\_t)CLK\_SLEEPCR\_LSEEN)
- #define: SLPTIM\_CLK\_10KH ((uint32\_t)CLK\_SLEEPCR\_LSI10KEN)

#### SLPTIM\_Clocks\_Select

- #define: SLPTIM\_CLK\_32KHZ ((uint32\_t)SLPTMR\_CR\_CLKSEL)
- #define: **SLPTIM\_CLK\_1KHZ** ((uint32\_t)0x00000000)

#### SLPTIM\_Clock\_Division

- #define: SLPTIM\_CLK\_DIV0 ((uint32\_t)0x00000000)
- #define: SLPTIM\_CLK\_DIV1 ((uint32\_t)0x00000010)

- #define: SLPTIM\_CLK\_DIV2 ((uint32\_t)0x00000020)
- #define: **SLPTIM\_CLK\_DIV3** ((uint32\_t)0x00000030)
- #define: **SLPTIM\_CLK\_DIV4** ((uint32\_t)0x00000040)
- #define: **SLPTIM\_CLK\_DIV5** ((uint32\_t)0x00000050)
- #define: **SLPTIM\_CLK\_DIV6** ((uint32\_t)0x00000060)
- #define: **SLPTIM\_CLK\_DIV7** ((uint32\_t)0x00000070)
- #define: **SLPTIM\_CLK\_DIV8** ((uint32\_t)0x00000080)
- #define: **SLPTIM\_CLK\_DIV9** ((uint32\_t)0x00000090)
- #define: **SLPTIM\_CLK\_DIV10** ((uint32\_t)0x000000A0)
- #define: SLPTIM\_CLK\_DIV11 ((uint32\_t)0x000000B0)
- #define: **SLPTIM\_CLK\_DIV12** ((uint32\_t)0x000000C0)
- #define: **SLPTIM\_CLK\_DIV13** ((uint32\_t)0x000000D0)

- #define: **SLPTIM\_CLK\_DIV14** ((uint32\_t)0x000000E0)
- #define: **SLPTIM\_CLK\_DIV15** ((uint32\_t)0x000000F0)

#### SLPTIM\_Counter\_Mode

- #define: **SLPTIM\_CountForward** ((uint32\_t)0x00000000)
- #define: **SLPTIM\_CountBackward** ((uint32\_t)SLPTMR\_CR\_REVERSE)

#### SLPTIM\_Debug\_Mode

- #define: **SLPTIM\_DBGRUN** ((uint32\_t)0x00000000)
- #define: **SLPTIM\_DBGPAUSE** ((uint32\_t)SLPTMR\_CR\_DBGP)

#### SLPTIM\_flags

- #define: **SLPTIM\_FLAG\_WRAP** ((uint32\_t)SLPTMR\_ISR\_WRAP)
- #define: **SLPTIM\_FLAG\_CMPA** ((uint32\_t)SLPTMR\_ISR\_CMPA)
- #define: **SLPTIM\_FLAG\_CMPB** ((uint32\_t)SLPTMR\_ISR\_CMPB)

#### SLPTIM\_interrupt\_sources

- #define: SLPTIM\_IT\_WRAP ((uint32\_t)SLPTMR\_IER\_WRAP)
- #define: **SLPTIM\_IT\_CMPA** ((uint32\_t)SLPTMR\_IER\_CMPA)

• #define: SLPTIM\_IT\_CMPB ((uint32\_t)SLPTMR\_IER\_CMPB)

## 13 Watchdog timer (WDG)

## 13.1 WDG Firmware driver registers structures

### 13.1.1 WDG\_TypeDef

 $\textit{WDG\_TypeDef}$  is defined in the stm32w108xx.h

**Data Fields** 

- \_\_IO uint32\_t CR
- \_\_IO uint32\_t KR
- \_\_IO uint32\_t KICKSR

#### **Field Documentation**

- \_\_IO uint32\_t WDG\_TypeDef::CR
  - WDG configuration register, Address offset 0x6000
- IO uint32 t WDG TypeDef::KR
  - WDG key register, Address offset 0x6004
- \_\_IO uint32\_t WDG\_TypeDef::KICKSR
  - WDG kick-start register, Address offset 0x6008

## 13.2 WDG Firmware driver API description

The following section lists the various functions of the WDG library.

#### 13.2.1 WDG features

The watchdog timer uses the calibrated 1 kHz clock (CLK1K) as its reference and provides a nominal 2.048 s timeout. A low water mark interrupt occurs at 1.760 s and triggers an NMI to the Cortex-M3 NVIC as an early warning. When enabled, periodically reset the watchdog timer before it expires.

By default, the WDG is disabled at power up of the always-on power domain.

The watchdog timer can be paused when the debugger halts the core.

#### 13.2.2 How to use this driver

This driver allows to use WDG peripheral.

Start the WDG using WDG\_Cmd() function.

Restart the WDG timer using WDG\_ReloadCounter() function.

Specifies the staus of WDG timer during debug mode using WDG\_DebugConfig() function.

#### 13.2.3 WDG activation function

- WDG\_DeInit()
- WDG\_ReloadCounter()
- WDG Cmd()
- WDG\_DebugConfig()
- WDG\_GetStatus()

#### 13.2.4 WDG activation function

#### 13.2.4.1 WDG Delnit

Function Name void WDG\_Delnit (void)

Function Description Deinitializes the WDG peripheral registers to their default reset

values.

Parameters • None.

Return values • None.

Notes • None.

#### 13.2.4.2 WDG\_ReloadCounter

Function Name void WDG\_ReloadCounter (void)

Function Description Reloads WDG counter with value defined in the restart register.

Parameters • None.

Return values • None.

Notes • None.

### 13.2.4.3 WDG\_Cmd

Function Name void WDG\_Cmd (FunctionalState NewState)

Function Description Enables/Disables WDG.

• **NewState**: new state of the WDG timer. This parameter can be: ENABLE or DISABLE.

Return values

Notes

None.

## 13.2.4.4 WDG\_DebugConfig

Function Name void WDG\_DebugConfig ( uint32\_t DBG\_STATUS)

Function Description

Status of WDG timer while in debug mode.

Parameters

- DBG\_STATUS: specifies the staus of WDG timer during debug mode. This parameter can be one of the following values:
  - WDG\_DBG\_RUN: The timer continues working in Debug mode.
  - WDG\_DBG\_PAUSE: The timer is paused in Debug mode when the CPU is halted.

Return values

None.

**Notes** 

None.

#### 13.2.4.5 WDG\_GetStatus

Function Name FunctionalState WDG\_GetStatus (void)

**Function Description** 

Returns the status of WDG timer.

**Parameters** 

None.

Return values

None.

Notes

None.

## 13.3 WDG Firmware driver defines

#### 13.3.1 WDG

WDG

## WDG\_DebugStatus

• #define: WDG\_DBG\_RUN ((uint32\_t)0x00000000)

• #define: WDG\_DBG\_PAUSE ((uint32\_t)0x00000400)

Revision history UM1576

# 14 Revision history

Table 10: Revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 19-Oct-2012 | 1        | Initial release. |

#### Please Read Carefully

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at anytime, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately voidany warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com