DR. LAZARO MARCO-PLATON
System Engineer

DR. SERGIO PIRES
Senior Director—Innovation and Advanced
Concepts

Ampleon Netherlands B.V., Halfgeleiderweg 8, 6534 AV, Nijmegen, The Netherlands

## Refine Biasing Networks for High PA Low-Frequency Stability

Biasing networks can have a great deal to do with the low-frequency stability of RF/microwave power amplifiers based on many different types of high-frequency transistors.

igh-frequency active-device performance depends very much on the dc biasing conditions. For optimum performance, a solid-state device (SSD) requires an application-specific biasing network. Such bias networks are not only essential parts of RF/microwave circuits with SSDs, but properly designed bias networks contribute a great deal to the performance and stability of high-frequency circuits using SSDs.

SSD gain is inversely proportional to frequency, with higher gain at lower frequencies, so attention should be paid to SSD circuit design because of the strong connection between device gain and stability. For example, the response of an RF/microwave power amplifier (PA) should be carefully compensated to prevent oscillations due to the higher gain at lower frequencies.

At lower frequencies, the impact of the biasing networks is dominant compared to the impedance-matching networks.

That's because the small value of the dc blocking capacitor has a high impedance at lower frequencies, and neutralizes the effects of the matching networks. Thus, a properly designed biasing network can be employed to improve SSD low-frequency stability.

Although the stability analysis of RF/microwave circuits is a major topic, partial analysis allows for inferring some ideas about the low-frequency stability issues induced by biasing networks.

The influences of PA biasing networks on low-frequency stability can be shown by analyzing the simplified low-frequency equivalent of a high-power field-effect transistor (FET) and its biasing networks.

Class AB type biasing will be considered for the low-frequency stability analysis. Following the analysis, design suggestions will be presented regarding gate and drain biasing, with attention paid to RF/microwave performance parameters such as insertion loss and efficiency. Finally, a resonance investigation study of a PA and its measured results will be presented.

## **POWER-AMP ABCS**

A typical PA consists of an active device and at least four passive subcircuits: input impedance matching, gate biasing, output impedance matching, and drain biasing. *Figure 1* depicts such a structure. It is assumed that the values of the dc



1. This is a conventional biasing structure for an RF/microwave power amplifier (PA).



 Shown is a lowfrequency equivalent circuit of an RF/microwave PA without biasing circuitry or biasing components.

blocking capacitors are small enough to ignore the influence of matching networks on the analysis of the low-frequency response of the PA.

To better understand the challenges of achieving low-frequency amplifier stability, the intrinsic transistor components and drain biasing structure will be used to show the initial conditions of low-frequency stability regarding input impedance and transfer function. The circuit complexity will be increased step by step to demonstrate the effects of the gate-biasing components.

The analysis steps are to determine the input impedance analysis without the gate-biasing components; include the serial bias resistor at the gate with an ideal RF bypass; and

replace the ideal RF bypass capacitors with realistic capacitor models. This analysis will be performed for a narrowband high-frequency PA, with the term "low frequency" considered as applying to frequencies to a few hundred megahertz.

A conventional biasing structure of a PA includes a resistor at the gate and an inductor at the drain (Fig. 1, again). These components are RF shorted out at the dc supply point with a couple of RF bypass capacitors. Values of the dc blocking capacitors are often selected at picofarad level due to their low effective serial resistance (ESR) at the fundamental frequency and high self-resonance frequency (SRF). Therefore, the influence of matching networks can be neglected due to the high impedance of dc blocking capacitors in low frequency region.

If an ideal RF bypass is assumed at the drain, then bias inductor  $L_{\rm bias}$  has an ideal RF ground. The values of the intrinsic gate-source and drain-source capacitors,  $C_{\rm gs}$  and  $C_{\rm ds}$ , respectively, are in the picofarad range so that they can be neglected as well at low frequencies. Capacitance  $C_{\rm gd}$  is the intrinsic gate-drain capacitance of the transistor. Although  $C_{\rm gd}$  is even smaller than  $C_{\rm gs}$  and  $C_{\rm ds}$ , it is a feedback component of the circuit, so it has a significant role on stability.

With these assumptions, the low-frequency equivalent of a PA without gate-biasing network can be depicted (Fig. 2). Impedance  $Z_{gate}$  is the impedance observed at the transistor gate:

$$Z_{\text{gate}} = (Z_{\text{Cgd}} + Z_{\text{Lbias}})/(1 + g_{\text{m}}Z_{\text{Lbias}})$$
 (1)

$$\begin{split} &Z_{gate}(s)\\ &=~1/sC_{gd}+sL_{bias})/(1+g_msL_{bias})\\ &=(1+s^2L_{bias}C_{gd})/(sC_{dg}+s^2g_mL_{bias}C_{gd}) \end{split} \tag{2}$$

$$\begin{split} &Z_{gate}(j\omega)\\ &=(1-\omega^2L_{bias}C_{gd})/(j\omega C_{gd}-\omega^2g_mL_{bias}C_{gd})\\ &where \ s=j\omega \end{split} \tag{3}$$

Since  $\omega$  is in the megahertz frequency range and the gate-drain capacitance  $C_{gd}$  is less than a few picofarads,  $\omega^2 L_{bias} C_{gd}$  << 1 and Eq. 4 holds:

$$Z_{gate}(j\omega) = 1/(j\omega C_{gd} - \omega^2 g_m L_{bias} C_{gd}) \qquad (4)$$

and  $Re\{Z_{gate}\} \approx 1/(\omega^2 g_m L_{bias} C_{gd}) \eqno(5)$ 

Oscillation startup conditions at a particular frequency can be described as<sup>1</sup>:

$$Re{Z, \omega} < 0, Im{Z, \omega} = 0$$
 (6)

$$(\partial \operatorname{Im}\{Z, \omega\})/\partial \omega|_{\omega = \omega 0} > 0$$
 (7)

Eq. 5 shows that the real part of the impedance is negative at low frequencies. Although the negative resistance is not the only condition needed to cause oscillations (Eqs. 6 and 7), its elimination is a significant step in taking a PA into a safe zone against low-frequency oscillations. It is obvious that making the real part of impedance positive with the configuration of Fig. 2 is not possible.

Since gate-drain capacitance  $C_{gd}$  and transconductance  $g_m$  are the intrinsic device parameters that depend on the transistor's dc operating points, varying them affects circuit performance using that transistor. Therefore, a designer is only able to change the drain-biasing inductance value to decrease the negative resistance.

Yet, the drain-biasing inductance cannot simply be changed without consideration of other circuit parameters. For example, if the drain-biasing transmission line is a quarter-wavelength ( $\lambda/4$ ) line, the low-frequency inductance of the line is given by<sup>2</sup>:

$$L = Z_0(1/c) \qquad (8)$$

where c is the speed of light; l is the length of the microstrip line; and  $Z_0$  is the characteristic impedance of the microstrip line. The width of the microstrip line should be decreased to increase  $Z_0$  and inductance of the microstrip line. But



Here's a low-frequency equivalent circuit of an RF/microwave PA with a biasing resistor.

a microstrip transmission line with reduced width is not suitable for high-power applications because it has reduced current-handling capability and increased resistance.

In addition to the impedance analysis, the circuit transfer function can also give valuable information about stability. The pole and zero locations of the transfer function can be analyzed to understand the stability behavior of the circuit. The voltage transfer function of the circuit depicted in Fig. 2 is shown in Eqs. 9 and 10:

$$v_{d}(s)/v_{g}(s)$$

$$= (1 - g_{m}ZC_{dg})/(1 + ZC/ZL_{bias})$$
(9)

$$v_d(s)/v_g(s)$$



4. Input impedance variance of a SSD at low-frequency region; without resistor, with resistor, and ideal RF-bypass, with resistor and realistic component model ( $C_{dg}$ =23 fF/W,  $_{gm}$ =30 mS/W [3], L=10 nH, R=10  $\Omega$ , P=30 W).

$$= (s^{2}L_{bias}C_{dg} - sg_{m}L_{bias})/(s^{2}L_{bias}C_{dg} + 1)$$

$$= s(s - g_{m}/C_{dg})/(s^{2} + 1/L_{bias}C_{dg}))$$
(10)

From Eq. 10, it can be seen that the circuit transfer function has zeros at s=0 and  $s=g_m/C_{gd}$  and poles at  $s=\pm j/(L_{bias}C_{gd}).$  The circuit is marginally stable because the poles are on the imaginary axis Y. The stability of a marginally stable system depends on the type of input signal, so that a particular signal can cause oscillation. On the other hand, since the poles on the Y-axis are inclined to shift due to the temperature changes, nonlinear behavior of components, etc., a marginally stable system is not practically realizable.

Inserting a serial resistor to the gate-biasing network is a frequently used method to improve the stability. In this section, the contribution of the gate-biasing resistor to the low frequency stability is analyzed. *Figure 3* shows the low-frequency equivalent circuit of a PA with a gate-biasing resistor.

If Eq. 4 is used to derive total impedance including the gate resistor, then  $Z_{\text{total}}$  is

$$Z_{total} = R//Z_{gate} = RZ_{gate}/(R + Z_{gate})$$
 (11)

$$Z_{total} = [R(1 - \omega^2 L_{bias} C_{gd})]/(1 - \omega^2 L_{bias} C_{gd} + j\omega R C_{gd} - j\omega^2 g_m R L_{bias} C_{gd}) \quad (12)$$

Since the frequency under consideration is in the megahertz range, the gate-drain capacitance  $C_{gd}$  is very small, and bias inductor  $L_{bias}$  is at a nanofarad value, the  $\omega^2 L_{bias} C_{gd}$  term in the numerator is smaller than unity. Therefore,  $Z_{total}$  is almost equal to R for small values of R. For example, assuming that R

= 10  $\Omega$ , a frequency of 200 MHz,  $L_{bias}$  of 10 nH,  $C_{gd}$  of 0.3 pF, and  $g_m$  of 1000 mS,  $Z_{total}$  = 9.9 + j0.44  $\Omega$ . However, this assumption is not correct for larger values of R. For example, if R = 1 k $\Omega$ , then  $Z_{total}$  = 49.5 + j217  $\Omega$ .

Eq. 12 shows that a suitable bias resistor at the gate provides positive input resistance in the low-frequency region. While gate resistor R may seem to be a form of "magic" component for achieving low-frequency stability, the assumption is valid with an ideal RF bypass circuit. Microfarad- and nanofarad-valued capacitors tend to have high parasitic series inductance and resistance values, causing strong resonances in the low-frequency region. Any inductance of significant value due to an RF choke or a microstrip transmission line can affect the low-frequency resonances.

Figure 4 shows  $Z_{gate}$  and  $Z_{total}$  input impedances, with and without a gate-biasing resistor, and when considering real capacitor models (100 pF and



5. Frequently used gate-biasing networks for Ampleon PA demonstration PCBs.

 $33 \mu F$  with 10-nH series inductance) instead of an ideal RF bypass capacitor. Strong resonances in the bias network can cause low-frequency oscillations in addition to reducing the

video bandwidth and degrading the intermodulation-distortion (IMD) performance of an amplifier.

The structure of a PA biasing network will involve tradeoffs among stability, linearity, and complexity. Gate- and drain-biasing networks should contribute to improvements in overall performance and reliability. By understanding some of the essential rules for biasing networks, it is possible to achieve a desired compromise among the key design goals, including low-frequency stability, for an RF/microwave PA.

## SEEKING STABLE BIAS NET-WORKS

As has been shown, a series resistor in the gate biasing circuitry is a vital component achieving for lowfrequency stability. The value of the resistor depends on a number of factors, including class operation, saturation level. transistor technology, and device size. A smaller resistor



6. When a PA design's PCB has sufficient real estate, a dual-biasing network can be used, as shown here with the PA's output stage.

may not have enough resistance to provide a wide-range positive input impedance. Conversely, a largervalued resistor may cause undesired resonances and voltage swings on gate biasing due to gate current in different devices, such as in HEMTs.

A small amount of current, such as 1 to 2 mA, can flow down a transistor gate under the compressed operation of a high-power HEMT. The peak value of the gate current will depend on the SSD technology and will be proportional to the physical size of the SSD. For example, the gate current of a 100-W, 50-V GaN HEMT device is a few milliamperes.<sup>4</sup> The voltage

swing on the gate bias caused by a bias resistor changes the dc operating point of a PA, resulting in fluctuations in drain current and amplitude modulation of the signal.

Figure 5 and Table 1 show some gate-biasing structures and component values for several power levels and frequencies commonly used for Ampleon PA demonstration boards. Fig. 5's resistor-based biasing network "A" is suitable for under-1-GHz applications. Bias network "C" is well-suited for higher-frequency applications. In some cases, the gate-biasing network is also part of the impedance matching network, and bias network "D" is an example of that type of configuration. A shunt resistor, such as R2 in bias networks "A" and "C" in Fig. 5, relieves stability problems, but is not

| TABLE 1: COMPONENT VALUES FOR THE CIRCUITS IN FIG. 6. |              |         |           |           |        |        |       |        |
|-------------------------------------------------------|--------------|---------|-----------|-----------|--------|--------|-------|--------|
| HPA<br>frequency<br>(MHz)                             | Power<br>(W) | Circuit | R1<br>(Ω) | R2<br>(Ω) | C1     | C2     | C3    | ב      |
| 225                                                   | 25           | A       | 1000      | N/A       | 1 nF   | 4.7 μF | N/A   | N/A    |
| 225                                                   | 600          | A       | 10        | N/A       | 1 nF   | 4.7 μF | N/A   | N/A    |
| 860                                                   | 150          | A       | 100       | 10,000    | 100 pF | 10 μF  | N/A   | N/A    |
| 705                                                   | 200          | В       | 10        | 10        | 62 pF  | 100 nF | N/A   | 120 nH |
| 1500                                                  | 30           | С       | 15        | 820       | 160 pF | 68 pF  | N/A   | N/A    |
| 2600                                                  | 20           | С       | 5.1       | N/A       | 15 pF  | 1 μF   | N/A   | N/A    |
| 2140                                                  | 150          | D       | 2.2       | N/A       | 8.2 pF | 100 nF | 1 μF  | N/A    |
| 3500                                                  | 40           | В       | 9.1       | N/A       | 100 nF | N/A    | 10 pF | 10 nH  |



7. Measured |S21| values of the output stage before and after tuning of the biasing network, wideband S-parameter probe, and output stage (photograph).

suitable for depletion-mode HEMTs due to their requirement of negative bias. A dc blocking capacitor, such as C2 in bias network "B" of Fig. 5, may be needed in some cases.

As shown in Fig. 4, the wideband response of all components in a gate-biasing network should be inspected for resonances. However, such an investigation can be cumbersome and sometimes impossible due to insufficient models of biasing components. A measurement-based analysis can be useful and time-saving, as will be shown in an example in which resonances are removed with the aid of S-parameter measurements and modeling.

The drain-biasing network influences the overall efficiency and RF performance of the PA directly. Moreover, extra attention is required during its design to increase the reliability of the PA due to the existence of the high voltage and current on the drain-biasing line. The dc, low-frequency, and high-frequency circumstances must be considered at the same time to achieve desired the PA performance, and stable and reliable operation.

The tradeoffs between these conditions shape the structure of a biasing network:

• The current-handling capability and dc resistance of its dc

characteristics.

- The low-frequency stability and biasing induced memory effects of its low-frequency characteristics.
- The isolation and RF leakage of its high-frequency characteristics.

Eq. 5 shows that a larger value of the drain biasing inductance aids low frequency stability. But a narrower microstrip line is needed to increase the characteristic impedance of the biasing line for a larger inductance (Eq. 8). Decreasing the width of microstrip line increases its resistance and reduces its current-handling capability. A microstrip line with high dc resistance not only results in power loss and heating effects, but also a voltage swing at the drain, causing signal envelope distortion, PA linearity degradation, and asymmetry at adjacent channels. It complicates digital predistortion (DPD) efforts and can cause a failure in a DPD attempt.

Calculating the proper width and thickness of the microstrip used for the drain-biasing line by considering maximum current requirements is critical to achieving low inductance at low frequencies for improved stability, in addition to minimizing bias-induced memory effects<sup>5</sup> and obtaining high impedance in the main operating frequency range for minimal RF/microwave signal loss. *Table 2* offers a comparison of bandwidth, isolation, and heat dissipation in connection with the width of microstrip-biasing lines.

A wideband RF bypass at the drain-bias circuitry is also necessary to improve the performance of the bias network. For a wideband RF bypass, the drain biasing network usually includes a combination of capacitors with picofarad, nanofarad, and microfarad values. The picofarad capacitors provide low impedance at higher frequencies, while the other two values of capacitors are included for lower-frequency bypass and decoupling. Selection of convenient capacitor types and values is also essential to avoid undesired losses and resonances.<sup>6</sup>

Several methods are available to increase the current-handling capacity of the biasing line. With adequate space on the printed-circuit board (PCB), a dual-biasing network can be used to decrease the total inductance at low frequency and increase current-handling capability (Fig. 6). f Reduction of dc resistance, with negligible change in microstrip characteristic impedance, can also be accomplished by soldering a thin metal plate onto the microstrip line.<sup>7</sup>

The use of a shunt resistor-capacitor pair from drain supply point to ground in parallel with the RF bypass capacitors

TABLE 2: PERFORMANCE COMPARISON OF A MICROSTRIP-LINE-BASED BIASING CIRCUIT REGARDING ITS WIDTH

Width Characteristic impedance at foliow frequency dissipation

Narrow A A A A V A V

Wide V V A V A V

is another way to increase stability.<sup>8</sup> The recommended resistor and capacitor values are around 50  $\Omega$  and 1 nF, respectively.

The RF bypass and



8. Layout view and components of the implemented PA.

decoupling capacitors at the biasing networks, particularly nanofarad and microfarad capacitors, may cause undesired resonances due to their low SRFs. Therefore, simulating the impedances and insertion losses of the input and output stages, including the biasing circuits from dc to at least the operational frequency range  $(f_0)$  is required to discover any possible problems.

Unfortunately, such low-frequency-resonance analysis by means of computer simulation is often not feasible or accurate due to the lack of wideband models for nanofarad and microfarad capacitors. Therefore, S-parameter based measurements without SSD are useful and easy to determine the resonances.

Figure 7 shows the  $|S_{21}|$  measurements of a PA output stage from the drain pad to the output. The PA is designed for a packaged two-stage GaN MMIC device at 2.14 GHz.<sup>9</sup> A wideband microstrip probe was used for the measurements. The output stage was biased with a quarter-wavelength ( $\lambda$ /4) microstrip line, including RF bypass capacitors. At first, a strong resonance was observed around 340 MHz. After replacing the type X5R 10-nF capacitor with type X7R capacitor, and replacing the 180-nF capacitor by a 220-nF component, the resonance was eliminated.

Figure 8 shows the final circuit and its component values. Eliminating the initial resonance for this amplifier also extended its video bandwidth.

## References

- 1. K.-W. Yeom, *Microwave Circuit Design*, Prentice-Hall, Englewood Cliffs, NJ, 2015.
- 2. S. C. Cripps, RF Power Amplifiers for Wireless Communications, 2nd ed., Artech House, Norwood, MA,

2006.

- 3. L. C. Nunes, P. M. Cabral, and J. C. Pedro, "AM/AM and AM/PM distortion generation mechanisms in Si LDMOS and GaN HEMT based RF power amplifiers," *IEEE Transactions on Microwave Theory & Techniques*, Vol. 62, No. 4, 2014, pp. 799-809.
- 4. R. Baker, "GaN Power Amplfier Bias and Decoupling Techniques," *IMS 2016 Microwave Applications*, 2016.
- 5. M. J. Franco, "Bias induced memory effects in RF power amplifiers." at: https://lintech.com.
- 6. R. Fiore, "Capacitors in Broadband Applications," *Applied Microwaves & Wireless*, May, 2001.
- 7. L. B. Walker, Ed., Handbook of RF and Microwave Power Amplifiers,

Cambridge University Press, Cambridge, 2012.

- 8. R. Basset, "High-power GaAs FET device bias considerations," Fujitsu Compound Semiconductor Inc., Application Note, No. 10, 2008, pp. 1–7.
- 9. M. Acar, O. Ceylan, F. Kiebler, S. Pires, and S. Maroldt, "Highly Efficient GaN RF Power Amplifier MMIC Using Low-Voltage Driver," in 47th European Microwave Conference, 2017.