

### 2.5 A switch step down switching regulator

#### **Features**

- 2.5 A internal switch
- Operating input voltage from 4 V to 36 V
- 3.3 V / (±2%) reference voltage
- Output voltage adjustable from 1.235 V to 35 V
- Low dropout operation: 100 % duty cycle
- 250 kHz internally fixed frequency
- Voltage feedforward
- Zero load current operation
- Internal current limiting
- Inhibit for zero current consumption
- Synchronization
- Protection against feedback disconnection
- Thermal shutdown

### **Applications**

- Consumer: STB, DVD, TV, VCR, car radio, LCD monitors
- Networking: XDSL, modems, DC-DC modules
- Computer: printers, audio/graphic cards, optical storage, hard disk drive
- Industrial: changers, car battery, DC-DC converters



#### **Description**

The L5973D is a step down monolithic power switching regulator with a minimum switch current limit of 2.5 A so it is able to deliver more than 2 A DC current to the load depending on the application conditions.

The output voltage can be set from 1.235 V to 35 V. The high current level is also achieved thanks to an SO8 package with exposed frame, that allows to reduce the Rth(j-amb) down to approximately 40 °C/W.

The device uses an internal P-channel D-MOS transistor (with a typical Rdson of 250 m $\Omega$ ) as switching element to minimize the size of the external components.

An internal oscillator fixes the switching frequency at 250 kHz.

Having a minimum input voltage of 4 V only, it is particularly suitable for 5 V bus, available in all computer related applications.

Pulse by pulse current limit with the internal frequency modulation offers an effective constant current short circuit protection.

Figure 1. Test application circuit



Contents L5973D

# **Contents**

| 1 | Pin settings 3 |                        |      |  |  |  |  |  |  |
|---|----------------|------------------------|------|--|--|--|--|--|--|
|   | 1.1            | Pin connection         | 3    |  |  |  |  |  |  |
|   | 1.2            | Pin description        | 3    |  |  |  |  |  |  |
| 2 | Elect          | trical data            | 4    |  |  |  |  |  |  |
|   | 2.1            | Maximum ratings        | 4    |  |  |  |  |  |  |
|   | 2.2            | Thermal data           | 4    |  |  |  |  |  |  |
| 3 | Elect          | trical characteristics | 5    |  |  |  |  |  |  |
| 4 | Туріс          | cal characteristics    | 7    |  |  |  |  |  |  |
| 5 | Appli          | ication circuit        | 9    |  |  |  |  |  |  |
| 6 | Appli          | ication ideas          | . 11 |  |  |  |  |  |  |
| 7 | Packa          | age mechanical data    | . 13 |  |  |  |  |  |  |
| 8 | Orde           | r code                 | . 15 |  |  |  |  |  |  |
| 9 | Revis          | sion history           | . 16 |  |  |  |  |  |  |

L5973D Pin settings

# 1 Pin settings

### 1.1 Pin connection

Figure 2. Pin connection (top view)



## 1.2 Pin description

Table 1. Pin description

| N° | Туре | Description                                                                                                                                                   |
|----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | OUT  | Regulator output.                                                                                                                                             |
| 2  | SYNC | Master/slave synchronization.                                                                                                                                 |
| 3  | INH  | A logical signal (active high) disables the device. If INH not used the pin must be grounded. When it is open an internal pull-up disable the device.         |
| 4  | COMP | E/A output for frequency compensation.                                                                                                                        |
| 5  | FB   | Feedback input. Connecting directly to this pin results in an output voltage of 1.23 V. An external resistive divider is required for higher output voltages. |
| 6  | VREF | 3.3 V V <sub>REF</sub> No cap is requested for stability.                                                                                                     |
| 7  | GND  | Ground.                                                                                                                                                       |
| 8  | VCC  | Unregulated DC input voltage.                                                                                                                                 |

3/17

Electrical data L5973D

## 2 Electrical data

## 2.1 Maximum ratings

Table 2. Absolute maximum ratings

| Symbol                          | Parameter                                           | Value                     | Unit   |
|---------------------------------|-----------------------------------------------------|---------------------------|--------|
| V <sub>8</sub>                  | Input voltage                                       | 40                        | V      |
| V <sub>1</sub>                  | Output DC voltage Output peak voltage at t = 0.1 μs | -1 to 40<br>-5 to 40      | V<br>V |
| I <sub>1</sub>                  | Maximum output current                              | int. limit.               |        |
| V <sub>4</sub> , V <sub>5</sub> | Analog pins                                         | 4                         | V      |
| V <sub>3</sub>                  | INH                                                 | -0.3 V to V <sub>CC</sub> |        |
| V <sub>2</sub>                  | SYNC                                                | -0.3 to 4                 | V      |
| P <sub>TOT</sub>                | Power dissipation at T <sub>A</sub> ≤ 60 °C         | 2.25                      | W      |
| T <sub>J</sub>                  | Operating junction temperature range                | -40 to 150                | °C     |
| T <sub>STG</sub>                | Storage temperature range                           | -55 to 150                | °C     |

### 2.2 Thermal data

Table 3. Thermal data

| Symbol     | Parameter                                   | HSOP8<br>Exposed Pad | Unit |
|------------|---------------------------------------------|----------------------|------|
| $R_{thJA}$ | Maximum thermal resistance junction-ambient | 40 <sup>(1)</sup>    | °C/W |

<sup>1.</sup> Package mounted on board

# 3 Electrical characteristics

Table 4. Electrical characteristics

(  $T_J = 25$  °C,  $V_{CC} = 12$  V, unless otherwise specified)

| Symbol                | Parameter                         | Test condition                                        |     | Min   | Тур   | Max   | Unit |
|-----------------------|-----------------------------------|-------------------------------------------------------|-----|-------|-------|-------|------|
| V <sub>CC</sub>       | Operating input voltage range     | $V_0 = 1.235 \text{ V}; I_0 = 2 \text{ A}$            | (1) | 4     |       | 36    | V    |
| R <sub>DS(on)</sub>   | Mosfet on<br>Resistance           |                                                       | (1) |       | 0.250 | 0.5   | Ω    |
| I <sub>I</sub>        | Maximum limiting current          | V <sub>CC</sub> = 4.4 V to 36 V                       |     | 2.5   | 3     | 3.5   | Α    |
| f <sub>s</sub>        | Switching frequency               |                                                       | (1) | 212   | 250   | 280   | kHz  |
| 's                    | Switching frequency               |                                                       |     | 225   | 250   | 275   | kHz  |
|                       | Duty cycle                        |                                                       |     | 0     |       | 100   | %    |
| Dynamic cha           | racteristics (see test c          | ircuit ).                                             |     |       |       |       |      |
| V                     | Valtaga fa adla adi               | 4.4 V < V <sub>CC</sub> < 36 V,                       |     | 1.220 | 1.235 | 1.25  | V    |
| V <sub>5</sub>        | Voltage feedback                  | 20 mA < I <sub>O</sub> < 2 A                          | (1) | 1.198 | 1.235 | 1.272 | V    |
| h                     | Efficiency                        | $V_{O} = 5 \text{ V}, V_{CC} = 12 \text{ V}$          |     |       | 90    |       | %    |
| DC character          | ristics                           |                                                       |     |       |       |       |      |
| I <sub>qop</sub>      | Total operating quiescent current |                                                       | (1) |       | 3     | 5     | mA   |
| Iq                    | Quiescent current                 | Duty Cycle = 0;<br>V <sub>FB</sub> = 1.5 V            |     |       |       | 2.5   | mA   |
|                       | T                                 | V <sub>inh</sub> > 2.2 V                              | (1) |       | 50    | 100   | μΑ   |
| I <sub>qst-by</sub>   | Total stand-by quiescent current  | V <sub>CC</sub> = 36 V;<br>V <sub>inh</sub> > 2.2 V   | (1) |       | 80    | 150   | μΑ   |
| Inhibit               |                                   |                                                       |     |       |       |       |      |
|                       | INH threshold                     | Device ON                                             |     |       |       | 0.8   | V    |
|                       | voltage                           | Device OFF                                            |     | 2.2   |       |       | ٧    |
| Error amplfie         | er                                |                                                       |     |       |       |       |      |
| V <sub>OH</sub>       | High level output voltage         | VFB = 1 V                                             |     | 3.5   |       |       | ٧    |
| V <sub>OL</sub>       | Low level output voltage          | VFB = 1.5 V                                           |     |       |       | 0.4   | ٧    |
| I <sub>o source</sub> | Source output current             | V <sub>COMP</sub> = 1.9 V;<br>V <sub>FB</sub> = 1 V   |     | 200   | 300   |       | μΑ   |
| I <sub>o sink</sub>   | Sink output current               | V <sub>COMP</sub> = 1.9 V;<br>V <sub>FB</sub> = 1.5 V |     | 1     | 1.5   |       | mA   |

5/

Electrical characteristics L5973D

Table 4. Electrical characteristics (continued)

(  $T_J = 25$  °C,  $V_{CC} = 12$  V, unless otherwise specified)

| Symbol         | Parameter               | Test condition                                                   |     | Min          | Тур  | Max          | Unit     |
|----------------|-------------------------|------------------------------------------------------------------|-----|--------------|------|--------------|----------|
| I <sub>b</sub> | Source bias current     |                                                                  |     |              | 2.5  | 4            | μΑ       |
|                | DC open loop gain       | $R_L = \infty$                                                   |     | 50           | 57   |              | dB       |
| gm             | Transconductance        | $I_{comp}$ = -0.1 mA to 0.1 mA $V_{COMP}$ = 1.9 $V$              |     |              | 2.3  |              | mS       |
| Sync functio   | n                       | 1                                                                |     |              |      |              |          |
|                | High input voltage      | V <sub>CC</sub> = 4.4 V to 36 V                                  |     | 2.5          |      | $V_{REF}$    | V        |
|                | Low input voltage       | V <sub>CC</sub> = 4.4 V to 36 V                                  |     |              |      | 0.74         | V        |
|                | Slave sink current      | $V_{sync} = 0.74 \text{ V}^{(2)}$<br>$V_{sync} = 2.33 \text{ V}$ |     | 0.11<br>0.21 |      | 0.25<br>0.45 | mA<br>mA |
|                | Master output amplitude | I <sub>source</sub> = 3 mA                                       |     | 2.75         | 3    |              | V        |
|                | Output pulse width      | no load,<br>V <sub>sync</sub> = 1.65 V                           |     | 0.20         | 0.35 |              | μS       |
| Reference se   | ection                  |                                                                  |     |              |      |              |          |
|                | Reference voltage       |                                                                  |     | 3.234        | 3.3  | 3.366        | V        |
|                |                         | I <sub>REF</sub> = 0 to 5 mA<br>V <sub>CC</sub> = 4.4 V to 36 V  | (1) | 3.2          | 3.3  | 3.399        | V        |
|                | Line regulation         | I <sub>REF</sub> = 0 mA<br>V <sub>CC</sub> = 4.4 V to 36 V       |     |              | 5    | 10           | mV       |
|                | Load regulation         | I <sub>REF</sub> = 0 to 5 mA                                     |     |              | 8    | 15           | mV       |
|                | Short circuit current   |                                                                  |     | 10           | 18   | 30           | mA       |

Specification Referred to T<sub>J</sub> from -40 to 125 °C. Specification over the -40 to +125 T<sub>J</sub> Temperature range are assured by design, characterization and statistical correlation.

<sup>2.</sup> Guaranteed by design.

# 4 Typical characteristics

Figure 3. Line regulation

Vo (V) 3.312 Vcc = 12V 3.308 \_Vo = 3.3V Tj = 25°C 3.304 3.3 3.296 3.292 Tj = 125°C 3.288 3.284 3.28 3.276 10 20 30 40 Vcc (V)

Figure 4. Shutdown current vs junction temperature



Figure 5. Output voltage vs junction temperature

Figure 6. Switching frequency vs junction temperature



Figure 7. Quiescent current vs junction temperature



**577** 

Figure 8. Junction temperature vs output current

Figure 9. Junction temperature vs output current





Figure 10. Efficiency vs output current

Figure 11. Efficiency vs output current





L5973D **Application circuit** 

#### **Application circuit** 5

In figure 6 is shown the demonstration board application circuit, where the input supply voltage, V<sub>CC</sub>, can range from 4 V to 25 V due to the rated voltage of the input capacitor and the output voltage is adjustable from 1.235 V to V<sub>CC</sub>.

3.3V oVREF VOUT=3.3V **←** L1 15μH 6 OUT 4V to 25V VCC D1 L5973D R1 STPS2L25U SYNC. 0 2 5.6K C2 COMP 330μF FΒ C1 6.3V C4 10μF INH GND 22nF 25V R2 CERAMIC 3.3K СЗ R3 220pF 4.7K D03IN1440

Figure 12. Demonstration board application circuit

Table 5. **Component list** 

| Reference | Part number        | Description           | Manufacturer |
|-----------|--------------------|-----------------------|--------------|
| C1        | GRM32DR61E106KA12L | 10 μF, 25 V           | Murata       |
| C2        | POSCAP 6TPB330M    | 330 μF, 6.3 V         | Sanyo        |
| C3        | C1206C221J5GAC     | 220 pF, 5%, 50 V      | KEMET        |
| C4        | C1206C223K5RAC     | 22 nF, 10%, 50 V      | KEMET        |
| R1        |                    | 5.6 K, 1%, 0.1 W 0603 | Neohm        |
| R2        |                    | 3.3 K, 1%, 0.1 W 0603 | Neohm        |
| R3        |                    | 4.7 K, 1%, 0.1 W 0603 | Neohm        |
| D1        | STPS2L25U          | 2 A, 25 V             | ST           |
| L1        | DO3316P-153        | 15 μH, 3 A            | COILCRAFT    |

Application circuit L5973D

Figure 13. PCB layout (component side)



Figure 14. PCB layout (bottom side)



Figure 15. PCB layout (front side)



Below some graphs show the  $T_J$  versus output current in different conditions of the input and output voltage and some efficiency measurements.

L5973D Application ideas

# 6 Application ideas

| Figure 16. | Positive buck-boost regulator              |
|------------|--------------------------------------------|
|            |                                            |
|            |                                            |
|            |                                            |
|            |                                            |
|            |                                            |
|            |                                            |
|            |                                            |
| Figure 17. | Buck-boost regulator                       |
|            |                                            |
|            |                                            |
|            |                                            |
|            |                                            |
|            |                                            |
|            |                                            |
|            |                                            |
|            |                                            |
| Figure 18. | Dual output voltage with auxiliary winding |
|            |                                            |
|            |                                            |
|            |                                            |
|            |                                            |
|            |                                            |
|            |                                            |
|            |                                            |
|            |                                            |
|            |                                            |

**577** 

Application ideas L5973D

When an output voltage below the internal reference (1.235 V) is required, the circuit reported in the figure 18 can been used. In this case the minimum voltage reachable is 0.6 V and can be easily calculated with the following formula:

$$V_{OUT} = V_{FB} - [(V_{REF} - V_{FB})x(R_2 / R_1)]$$

If the load is not present, a resistor connected between  $V_{OUT}$  and GND is required in order to avoid that the voltage across  $C_{OUT}$  increases.

The value of this resistor has to be calculated taking into account that the current flowing through this resistance has to be higher than the current flowing through  $R_2$ .

Figure 19. Output voltage below the 1.235 V internal voltage reference



# 7 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect . The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com

577

Table 6. HSOP8 mechanical data

| Dim |      | mm   |           | inch     |        |        |
|-----|------|------|-----------|----------|--------|--------|
| Dim | Min  | Тур  | Max       | Min      | Тур    | Max    |
| Α   |      |      | 1.70      |          |        | 0.0669 |
| A1  | 0.00 |      | 0.10      |          | 0.00   | 0.0039 |
| A2  | 1.25 |      |           | 0.0492   |        |        |
| b   | 0.31 |      | 0.51      | 0.0122   |        | 0.0201 |
| С   | 0.17 |      | 0.25      | 0.0067   |        | 0.0098 |
| D   | 4.80 | 4.90 | 5.00      | 0.1890   | 0.1929 | 0.1969 |
| D1  | 3    | 3.1  | 3.2       | 0.118    | 0.122  | 0.126  |
| Е   | 5.80 | 6.00 | 6.20      | 0.2283   |        | 0.2441 |
| E1  | 3.80 | 3.90 | 4.00      | 0.1496   |        | 0.1575 |
| E2  | 2.31 | 2.41 | 2.51      | 0.091    | 0.095  | 0.099  |
| е   |      | 1.27 |           |          |        |        |
| h   | 0.25 |      | 0.50      | 0.0098   |        | 0.0197 |
| L   | 0.40 |      | 1.27      | 0.0157   |        | 0.0500 |
| k   |      |      | 0° (min), | 8° (max) |        |        |
| CCC |      |      | 0.10      |          |        | 0.0039 |

Figure 20. Package dimensions



L5973D Order code

# 8 Order code

Table 7. Order code

| Part number | Package             | Packaging     |  |
|-------------|---------------------|---------------|--|
| L5973D      | HSOP8 (Exposed pad) | Tube          |  |
| L5973D013TR | HSOP8 (Exposed pad) | Tape and reel |  |

Revision history L5973D

# 9 Revision history

Table 8. Revision history

| Date        | Revision | Changes                                                                                                     |
|-------------|----------|-------------------------------------------------------------------------------------------------------------|
| 01-Nov-2005 | 10       | Updated package information                                                                                 |
| 22-May-2006 | 11       | Electrical characteristic <i>Table 4</i> updated, new application idea <i>Figure 19</i> added, new template |
| 13-Nov-2006 | 12       | Typo in order codes                                                                                         |
| 26-Jan-2007 | 13       | Updated Table 4 on page 5                                                                                   |
| 17-Oct-2007 | 14       | Updated Section 5: Application circuit on page 9                                                            |
| 24-Oct-2007 | 15       | Updated Table 6 on page 14                                                                                  |
| 07-Jan-2008 | 16       | Updated Table 6 on page 14                                                                                  |

#### **Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

