, ,

### Coursework 2

#### 1.0 Simulator Structure

The simulator for caches is written in Python and runs on Python 2.7. It consists of one file called *cache.py* with implementations for both *direct mapped* and *set associative* cache. Both versions are fully implemented.

## 1.1 Direct Mapped Cache

To run the direct mapped cache simulator, the following command should be executed:

python2.7 cache.py direct\_mapped <file\_name> <cache\_size>

- <file\_name> the name of the file to run the simulator on
- <cache\_size> the size of the cache in KB

The miss rate for reads, writes and the total miss rate will be printed in the terminal if a valid file is supplied.

#### 1.1 Set Associative Cache

To run the set associative cache simulator, the following command should be executed:

python2.7 cache.py set\_associative <file\_name> <cache\_size> -set\_size <set\_size>

- <file\_name> the name of the file to run the simulator on
- <cache\_size> the size of the cache in KB
- <set\_size> the size of the set, it is the *n* from *n*-way associative cache

The miss rate for reads, writes and the total miss rate will be printed in the terminal if a valid file is supplied.

#### 1.1.1 Code structure

Instead of implementing Direct Mapped cache as its own class, I have decided to use the Set-Associative implementation with *cache\_size* of 1. The effect of this will be the same as having a direct mapped cache. Only the *tag* and *index* are effectively used in the cache as the offset is not relevant to the required implementation.

The LRU policy is implemented using a Deque object from *collections.deque*. It allows a list to maintain a maximum size. Therefore, appending to one end of the queue will drop an element from the other end. In order to implement LRU, I first remove the occurrence of an entry from the set, marking as a hit if it exists, marking as a miss otherwise, and re-add the element, automatically dropping the oldest element.

The implementation calls the *simulate()* function to analyze an instance of the simulator. The computed miss rates are printed in the terminal when the simulation finishes.

7 . 7 . 7

## 2.0 Experiments

# 2.1 Direct Mapped Cache

The table below shows results obtained from running test cases on the simulation files. Cache size is varied from 4KB to 64KB. The results are plotted below for clarity.

|                 | GCC   | Miss Rate | (%)   | MCF   | Miss Rate | (%)   |
|-----------------|-------|-----------|-------|-------|-----------|-------|
| Cache Size (KB) | Total | Read      | Write | Total | Read      | Write |
| 4               | 8.81  | 11.94     | 2.57  | 40.33 | 44.14     | 16.98 |
| 8               | 6.95  | 9.67      | 1.56  | 31.98 | 34.59     | 16    |
| 16              | 5.61  | 7.92      | 1.02  | 26.28 | 28.09     | 15.23 |
| 32              | 4.49  | 6.44      | 0.6   | 21.83 | 23.09     | 14.1  |
| 64              | 3.56  | 5.23      | 0.24  | 15.15 | 15.71     | 11.72 |



From the data obtained, we can observe that increasing the cache size does reduce the miss rate in both test files, however, increase in size by a factor of two does not bring the same degree of reduction in miss rates. In particular, direct mapped caches may get filled unevenly and therefore increasing the size does not result in a proportionate decrease in miss rate as the load of the cache may not be ideal.

## 2.2 n-Way Set Associative Cache

The table below displays the results of 2 to 16 way set associative cache run on the gcc test file.

| Cache<br>Size | 4    | 4    | 4    | 8    | 8    | 8    | 16   | 16   | 16   | 32   | 32   | 32   | 64   | 64   | 64   |
|---------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|               | T    | R    | W    | T    | R    | W    | T    | R    | W    | T    | R    | W    | T    | R    | W    |
| 2 way         | 6.81 | 9.74 | 1    | 5.55 | 8.03 | 0.62 | 4.57 | 6.68 | 0.38 | 3.74 | 5.5  | 0.24 | 3.07 | 4.54 | 0.13 |
| 4 way         | 6.4  | 9.2  | 0.83 | 5.27 | 7.67 | 0.51 | 4.41 | 6.47 | 0.32 | 3.54 | 5.24 | 0.17 | 2.89 | 4.29 | 0.1  |
| 8 way         | 6.16 | 8.86 | 0.8  | 5.17 | 7.54 | 0.47 | 4.35 | 6.4  | 0.29 | 3.43 | 5.08 | 0.16 | 2.81 | 4.18 | 0.09 |
| 16 way        | 6.03 | 8.68 | 0.75 | 5.13 | 7.48 | 0.45 | 4.35 | 6.39 | 0.29 | 3.37 | 4.99 | 0.15 | 2.79 | 4.15 | 0.09 |
|               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |

T - Total miss rate, R - Read miss rate, W - Write miss rate

The total rate as cache size and the

number of ways changes is plotted on the right. There is a general downward sloping trend - as cache size increases, the miss rate decreases. If the cache size were to be doubled, the miss rate would not be reduced by the same proportion. This suggests that a cost effective solution may be somewhere around cache of size 8KB.

The table below displays the results of tests where cache size and the size of each set varies, on the MCF file.

| Cache<br>Size | 4     | 4     | 4     | 8     | 8     | 8     | 16    | 16    | 16    | 32    | 32    | 32    | 64    | 64    | 64    |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
|               | Т     | R     | W     | T     | R     | W     | Т     | R     | W     | Т     | R     | W     | T     | R     | W     |
| 2 way         | 35.75 | 38.9  | 16.42 | 28.65 | 30.78 | 15.58 | 23.12 | 24.47 | 14.81 | 17.85 | 18.51 | 13.78 | 13.62 | 13.95 | 11.6  |
| 4 way         | 32.93 | 35.67 | 16.17 | 26.17 | 27.92 | 15.45 | 22.27 | 23.49 | 14.76 | 17.31 | 17.88 | 13.81 | 11.28 | 11.25 | 11.48 |
| 8 way         | 31.12 | 33.58 | 16.08 | 25.16 | 26.75 | 15.4  | 22.06 | 23.25 | 14.74 | 17.39 | 17.97 | 13.82 | 11.33 | 11.27 | 11.7  |
| 16 way        | 29.74 | 31.98 | 15.98 | 24.79 | 26.33 | 15.38 | 22.02 | 23.21 | 14.74 | 17.53 | 18.14 | 13.79 | 11.31 | 11.24 | 11.78 |

Plotting MCF results, we obtain a very different curve from GCC. There seem to be a large decrease in miss rate when increasing the cache size from 4 to 8KB but after that there is an increase in miss rate for 16KB, as the size increases further the miss rate decreases. In the case of MCF, it would appear that a sensible size of the cache would be 8KB as it



provides a large reduction in miss rates and at the same time is not overly expensive.