# ISTANBUL TECHNICAL UNIVERSITY COMPUTER ENGINEERING DEPARTMENT

# BLG 242E DIGITAL CIRCUITS LABORATORY EXPERIMENT REPORT

EXPERIMENT NO : 5

**EXPERIMENT DATE** : 21.05.2020

**LAB SESSION** : FRIDAY - 13.30

GROUP NO : G11

### GROUP MEMBERS:

150180064 : MELİS GÜNŞEBER

150170043 : EBRAR ÖMER

150140902 : PERİT JAN AYDEMİR

#### **SPRING 2020**

# Contents

#### FRONT COVER

# CONTENTS

| 1 | INT | TRODUCTION                             | 1  |
|---|-----|----------------------------------------|----|
| 2 | MA  | TERIALS AND METHODS                    | 1  |
|   | 2.1 | Experiment – Part 1                    | 1  |
|   |     | 2.1.1 AND Gate                         | 1  |
|   |     | 2.1.2 NOT Gate                         | 2  |
|   |     | 2.1.3 OR Gate                          | 2  |
|   |     | 2.1.4 XOR Gate                         | 3  |
|   | 2.2 | Experiment – Part 2                    | 3  |
|   |     |                                        | 3  |
|   | 2.3 | Experiment – Part 3                    | 4  |
|   |     |                                        | 4  |
|   |     | 2.3.1 1-Bit Full Adder                 | 4  |
|   | 2.4 | Experiment – Part 4                    | 5  |
|   |     |                                        | 5  |
|   |     | 2.4.1 8-Bit Full Adder                 | 5  |
|   | 2.5 | Experiment - Part 5                    | 6  |
|   |     |                                        | 6  |
|   |     | 2.5.1 8-Bit Full Adder-Subtractor      | 7  |
|   | 2.6 | Experiment - Part 6                    | 8  |
|   |     |                                        | 8  |
|   |     | 2.6.1 2B - 3A                          | 9  |
| 3 | 3.R | ESULTS                                 | 10 |
|   | 3.1 | The Simulation of Half Adder           | 10 |
|   |     |                                        | 10 |
|   | 3.2 | Simulation of 1-Bit Full Adder         | 11 |
|   |     |                                        | 11 |
|   | 3.3 | 8-Bit Full Adder Simulation            | 12 |
|   | 3.4 | 8-Bit Full Adder-Subtractor Simulation | 13 |
|   | 3.5 | Simulation of 2A - 3B                  | 14 |
| 4 | CO  | NCLUSION                               | 15 |

5 REFERENCES 15

#### 1 INTRODUCTION

The main goal of this experiment is to implement a 8-bit Full adder using the Verilog software. This is an introduction experiment for us to use and learn the usage and functions of the Verilog.

# 2 MATERIALS AND METHODS

#### 2.1 Experiment – Part 1

In the first part first we implement the main AND, OR, NOT and XOR modules which is going to be used in following stages of the experiment.

#### 2.1.1 AND Gate

```
module and_gate(
input A,
input B,
output C
);
assign C = A & B;
endmodule
```



Figure 1: AND Gate

We have defined the inputs A, B and the output as C. And after that, we have assigned C as A B by using the bitwise AND operation.

#### 2.1.2 NOT Gate

```
module not_gate(
input A,

output B

input ```

We have defined the input as A and the output as B. And after that, we have assigned B as A by using the Bitwise NOT operation.

#### 2.1.3 OR Gate

```
module or_gate(
input A,
input B,
output C
);
assign C = A | B;
endmodule
```



Figure 2: OR Gate

We have defined the inputs A, B and the output as C. And after that, we have assigned C as A — B by using the bitwise OR operation.

#### **2.1.4** XOR Gate

```
module xor_gate2(
input A,
input B,
output C
);
assign C = A^B;
endmodule
```



Figure 3: XOR Gate

We have defined the inputs A, B and the output as C. And after that, we have assigned C as A  $^BbyusingthebitwiseXORoperation$ .

#### 2.2 Experiment – Part 2

In this part we are going to implement a 1-bit Half Adder with the modules we have design before.

```
module half_adder(A,B,C,S);
input wire A;
input wire B;
output wire C;
output wire S;
and_gate AND1(.A(A),.B(B),.C(C));
xor_gate2 XOR1(.A(A),.B(B),.C(S));
endmodule
```



Figure 4: Half Adder

We have used our previously created circuit elements and assigned input wires A, B and output wires C, S for Cout and Sum.

#### 2.3 Experiment – Part 3

In this part we are going to implement a 1-bit Full Adder with the Half Adder and OR gate we have design before.

#### 2.3.1 1-Bit Full Adder

```
module full_adder(A,B,Cin,S,Cout);
       input wire A;
2
       input wire B;
       input wire Cin;
       output wire S;
       output wire Cout;
       wire D;
       wire F;
       wire G;
       xor_gate2 xor1(.A(A),.B(B),.C(D));
10
       xor_gate2 xor2(.A(D),.B(Cin),.C(S));
11
       and_gate and1(.A(A),.B(B),.C(F));
12
       and_gate and2(.A(D),.B(Cin),.C(G));
13
       or_gate or1(.A(F),.B(G),.C(Cout));
  endmodule
```



Figure 5: Full Adder Simulation

#### 2.4 Experiment – Part 4

In this part, we have implemented an 8-Bit Full Adder by using 8 1-Bit Full Adder modules that we designed in the previous part.

#### 2.4.1 8-Bit Full Adder

```
module eight_bitfull_adder(A,B,Cin,S,carryout);
       input [7:0] A;
2
       input [7:0] B;
3
       input Cin;
       output [7:0] S;
5
       output carryout;
6
       wire [6:0] Cout;
       full_adder f1(.A(A[0]),.B(B[0]),.Cin(Cin),.S(S[0]),.Cout(Cout[0]));
       full_adder f2(.A(A[1]),.B(B[1]),.Cin(Cout[0]),.S(S[1]),.Cout(Cout[1]));
9
       full_adder f3(.A(A[2]),.B(B[2]),.Cin(Cout[1]),.S(S[2]),.Cout(Cout[2]));
10
       full_adder f4(.A(A[3]),.B(B[3]),.Cin(Cout[2]),.S(S[3]),.Cout(Cout[3]));
11
       full_adder f5(.A(A[4]),.B(B[4]),.Cin(Cout[3]),.S(S[4]),.Cout(Cout[4]));
12
       full_adder f6(.A(A[5]),.B(B[5]),.Cin(Cout[4]),.S(S[5]),.Cout(Cout[5]));
13
       full_adder f7(.A(A[6]),.B(B[6]),.Cin(Cout[5]),.S(S[6]),.Cout(Cout[6]));
14
       full_adder f8(.A(A[7]),.B(B[7]),.Cin(Cout[6]),.S(S[7]),.Cout(carryout));
15
  endmodule
16
```



Figure 6: 8-bit Full Adder

# 2.5 Experiment - Part 5

In this part, we have implemented an 8-Bit Full Adder-Subtractor by using eight 1-Bit Full Adder, NOT, XOR, AND and OR modules that we designed in the previous parts.

#### 2.5.1 8-Bit Full Adder-Subtractor

```
module addersubtractor(A,B,Cin,S,carryout);
      input [7:0] A;
      input [7:0] B;
      input [1:0] Cin;
      output [7:0] S;
      output carryout;
      wire [7:0] Bnew;
      xor_gate2 B0(.A(B[0]),.B(Cin),.C(Bnew[0]));
      xor_gate2 B1(.A(B[1]),.B(Cin),.C(Bnew[1]));
      xor_gate2 B2(.A(B[2]),.B(Cin),.C(Bnew[2]));
10
      xor_gate2 B3(.A(B[3]),.B(Cin),.C(Bnew[3]));
11
      xor_gate2 B4(.A(B[4]),.B(Cin),.C(Bnew[4]));
12
      xor_gate2 B5(.A(B[5]),.B(Cin),.C(Bnew[5]));
13
      xor_gate2 B6(.A(B[6]),.B(Cin),.C(Bnew[6]));
14
      xor_gate2 B7(.A(B[7]),.B(Cin),.C(Bnew[7]));
15
     eight_bitfull_adder fonk(.A(A),.B(Bnew),.Cin(Cin),.S(S),.carryout(carryou
  endmodule
```



Figure 7: 8-bit Full Adder-Subtractor

# 2.6 Experiment - Part 6

In this part, we have implemented a module which calculates the 2B - 3A by using 8-Bit Adder-Subtractor, Adder, NOT, XOR, AND, and OR modules.

#### 2.6.1 2B - 3A

```
module part6(A,B,Cin,Output,Cout);
       input [7:0] A;
       input [7:0] B;
       input [1:0] Cin;
       output [7:0] Output;
       output Cout;
       wire [7:0] Anew;
       wire [7:0] Anew2;
       wire [7:0] Bnew;
10
       wire cout;
11
      eight_bitfull_adder fb(.A(B), .B(B), .Cin(Cin), .S(Bnew), .carryout(cout)
13
      eight_bitfull_adder fa(.A(A), .B(A), .Cin(Cin), .S(Anew), .carryout(cout
14
      \verb|eight_bitfull_adder fa2(.A(A), .B(Anew), .Cin(Cin), .S(Anew2) |,...carryout(Anew2)| \\
15
      wire [1:0] Cin2;
16
      assign Cin2=1;
17
      addersubtractor ar(.A(Bnew),.B(Anew2), .Cin(Cin2),.S(Output),.carryout(Co-
18
  endmodule
```



Figure 8: 8-bit Full Adder-Subtractor

# 3 3.RESULTS

#### 3.1 The Simulation of Half Adder

```
module half_adder_test();
            Input1;
       reg
2
            Input2;
       reg
              Output;
       wire
4
       wire
             Carry;
5
       half_adder uut(.A(Input1),.B(Input2), .C(Carry),.S(Output));
       initial begin
           Input1=0;
                          Input2=0; #250;
           Input1=0;
                          Input2=1; #250;
9
           Input1 =1;
                          Input2=0; #250;
10
                          Input2=1; #250;
           Input1 =1;
11
        end
12
  endmodule
13
```



Figure 9: Half Adder Simulation

As we can see above all possible input combinations have been covered. Output C becomes one when there is a positive feed from only one input and when there are two positive feeds the output becomes 0 and the carry output becomes one.

#### 3.2 Simulation of 1-Bit Full Adder

```
module full_adder_test();
            Input1;
       reg
2
       reg
            Input2;
3
            Cin;
       reg
4
       wire
             Sum;
             Cout;
6
       full_adder uut(.A(Input1),.B(Input2), .Cin(Cin),.S(Sum),.Cout(Cout));
       initial begin
           Input1=0;
                          Input2=0; Cin=0; #125;
           Input1=0;
                          Input2=0; Cin=1; #125;
10
           Input1=0;
                          Input2=1; Cin=0; #125;
11
                          Input2=1; Cin=1; #125;
           Input1=0;
           Input1=1;
                          Input2=0; Cin=0; #125;
13
           Input1=1;
                          Input2=0; Cin=1; #125;
14
           Input1=1;
                          Input2=1; Cin=0; #125;
15
           Input1=1;
                          Input2=1; Cin=1; #125;
16
        end
17
  endmodule
18
```



Figure 10: Full Adder Simulation

As we can see above all possible input combinations have been covered. Output C becomes one when there is a positive feed from only one input and when there are two positive feeds the output C becomes 0 and the carry output becomes one. When we feeded the circuit with all three inputs A,B and Cin we got both Sum and Cout as one.

#### 3.3 8-Bit Full Adder Simulation

endmodule

```
module eight_adder_test();
       reg [7:0] A;
       reg [7:0] B;
3
       reg Cin;
       wire [7:0] 0;
             carryout;
       wire
       eight_bitfull_adder uut(.A(A),.B(B),.Cin(Cin),.S(O),.carryout(carryout))
       initial begin
                                   Cin=1'd0; #125;
           A = 8, d27;
                        B=8, d5;
10
           A = 8, d19;
                        B=8'd92;
                                   Cin=1'd0; #125;
11
           A = 8, d16;
                        B=8'd34;
                                   Cin=1'd0; #125;
           A = 8, d196;
                        B=8 'd2;
                                   Cin=1'd0; #125;
13
           A = 8, d200;
                        B=8'd95; Cin=1'd0; #125;
14
           A = 8' d48;
                        B=8'd15;
                                   Cin=1'd0; #125;
15
           A = 8, d78;
                        B=8'd255; Cin=1'd0; #125;
16
                                   Cin=1'd0; #125;
           A = 8, d14;
                        B=8'd53;
17
        end
18
```



Figure 11: 8-bit Full Adder

#### 3.4 8-Bit Full Adder-Subtractor Simulation

```
module addsub_test();
       reg [7:0] A;
       reg [7:0] B;
3
       reg [1:0] Cin;
       wire [7:0] 0;\
       wire carryout;
       addersubtractor uut(.A(A),.B(B),.Cin(Cin),.S(O),.carryout(carryout));
       initial begin
           A = 8, d27;
                        B=8'd5;
                                   Cin=1'd0; #125;
                                  Cin=1'd0; #125;
           A = 8' d19;
                        B=8'd92;
10
                        B=8'd34; Cin=1'd1; #125;
           A = 8' d16;
11
           A = 8, d196;
                        B=8'd2;
                                   Cin=1'd1; #125;
                        B=8'd95; Cin=1'd0; #125;
           A = 8, d200;
13
                        B=8'd165; Cin=1'd0; #125;
           A = 8' d48;
14
           A = 8, d78;
                        B=8'd255; Cin=1'd0; #125;
15
           A = 8 , d14;
                        B=8'd53; Cin=1'd1; #125;
16
        end
17
  endmodule
```



Figure 12: 8-bit Full Adder-Subtractor Simulation

#### 3.5 Simulation of 2A - 3B

```
module part6test();
       reg [7:0] A;
2
       reg [7:0] B;
3
       reg [1:0] Cin;
4
       wire [7:0] 0;
       part6 uut(.A(A),.B(B),.Cin(Cin),.Output(O),.Cout(carryout));
6
       initial begin
           A = 8, d27;
                        B=8'd5;
                                   Cin=1'd0; #125;
           A = 8, d19;
                        B=8'd92; Cin=1'd0; #125;
                        B=8'd34; Cin=1'd0; #125;
           A = 8, d16;
10
                                  Cin=1'd0; #125;
           A = 8, d196;
                        B=8'd2;
11
           A = 8, d200;
                        B=8'd95; Cin=1'd0; #125;
           A = 8, d48;
                        B=8'd165; Cin=1'd0; #125;
13
           A = 8, d78;
                        B=8'd255; Cin=1'd0; #125;
14
           A = 8 , d14;
                        B=8'd53; Cin=1'd0; #125;
15
        end
  endmodule
```



Figure 13: 8-bit Full Adder-Subtractor

# 4 CONCLUSION

We experienced to use Verilog for the first time. We implemented the circuits with writing some piece of design codes for the gates and some simulation codes for testing the outputs. In simulation phases we saw that the adder and subtractors that we implemented worked correctly. We learned that these circuits can also be implemented in a program and can be seen how they are working.

# 5 REFERENCES