# **Working Draft**

# T10 Project 1155D

Revision 4 May 19, 1998

# Information technology — Serial Bus Protocol 2 (SBP-2)

This is a draft proposed American National Standard under development by T10, a Technical Committee of the National Committee for Information Technology Standardization (NCITS). As such, this is not a completed standard and has not been approved. The Technical Committee may modify this document as a result of comments received during public review and its approval as a standard.

Permission is granted to members of NCITS, its technical committees and their associated task groups to reproduce this document for the purposes of NCITS standardization activities without further permission, provided this notice is included. All other rights are reserved. Any commercial or for-profit replication or republication is prohibited.

T10 Technical Editor:

Peter Johansson Congruent Software, Inc. 3998 Whittle Avenue Oakland, CA 94602 USA

(510) 531-5472 (510) 531-2942 FAX

pjohansson@aol.com

Reference numbers ISO/IEC 14776-232:199x ANSI NCITS.xxx-199x

Printed March 30, 2000

# **Points of contact**

| T10 Chair:             | John B. Lohmeyer<br>Symbios Logic, Inc.<br>4420 Arrows West Drive<br>Colorado Springs, CO 80907<br>USA |
|------------------------|--------------------------------------------------------------------------------------------------------|
|                        | (719) 533-7560<br>(719) 533-7036 FAX<br>john.lohmeyer@symbios.com                                      |
| T10 Vice-chair:        | George Penokie<br>IBM Corporation<br>3605 Highway 52 N<br>Rochester, MN 55901-7829                     |
|                        | (507) 253-5208<br>(507) 253-2880 FAX<br>gop@us.ibm.com                                                 |
| NCITS Secretariat:     | NCITS Secretariat<br>1250 I Street NW, Suite 200<br>Washington, DC 2000<br>USA                         |
|                        | (202) 737-8888<br>(202) 638-4922 FAX                                                                   |
| T10 Bulletin board:    | (719) 533-7950                                                                                         |
| T10 FTP:               | ftp.symbios.com/pub/standards/io/t10                                                                   |
| T10 Home page:         | http://www.symbios.com/t10                                                                             |
| T10 Reflector:         | t10@symbios.com<br>majordomo@symbios.com (to subscribe)                                                |
| IEEE 1394 Reflector:   | stds-1394@ieee.org<br>listserv@ieee.org (to subscribe)                                                 |
| Document distribution: | Global Engineering<br>15 Inverness Way East<br>Englewood, CO 80112-5704<br>USA                         |
|                        | (800) 854-7179<br>(303) 792-2181<br>(303) 792-2192 FAX                                                 |

| AN:          | SI® |
|--------------|-----|
| NCITS.xxx-19 | 9x  |

American National Standard for Information Systems –

# Serial Bus Protocol 2 (SBP-2)

Secretariat

**Information Technology Industry Council** 

Not yet approved

American National Standards Institute, Inc.

# **Abstract**

This standard specifies a protocol for the transport of commands, data and status between devices connected by Serial Bus, a memory-mapped split-transaction bus defined by IEEE Std 1394-1995, Standard for a High Performance Serial Bus.

# American National Standard

Approval of an American National Standard requires verification by ANSI that the requirements for due process, consensus and other criteria for approval have been met by the standards developer.

Consensus is established when, in the judgment of the ANSI Board of Standards Review, substantial agreement has been reached by directly and materially affected interests. Substantial agreement means much more than a simple majority, but not necessarily unanimity. Consensus requires that all views and objections be considered and that effort be made towards their resolution.

The use of American National Standards is completely voluntary; their existence does not in any respect preclude anyone, whether he has approved the standards or not, from manufacturing, marketing, purchasing, or using products, processes, or procedures not conforming to the standards.

The American National Standards Institute does not develop standards and will in no circumstances give interpretation on any American National Standard. Moreover, no person shall have the right or authority to issue an interpretation of an American National Standard in the name of the American National Standards Institute. Requests for interpretations should be addressed to the secretariat or sponsor whose name appears on the title page of this standard.

**CAUTION NOTICE:** This American National Standard may be revised or withdrawn at any time. The procedures of the American National Standards Institute require that action be taken periodically to reaffirm, revise, or withdraw this standard. Purchasers of American National Standards may receive current information on all standards by calling or writing the American National Standards Institute.

**CAUTION NOTICE**: The developers of this standard have requested that holder's of patents that may be required for the implementation of this standard, disclose such patents to the publisher. However, neither the developers nor the publisher has undertaken a patent search in order to identify which, if any, patents may apply to this standard.

As of the date of publication of this standard, following calls for the identification of patents that may be required for the implementation of the standard, notice of one or more claims has been received. By publication of this standard, no position is taken with respect to the validity of this claim or of any rights in connection therewith. The patent holders have, however, filed a statement of willingness to grant a license under these rights on reasonable and nondiscriminatory terms and conditions to applicants desiring to obtain such a license. Details may be obtained from the publisher.

No further patent search is conducted by the developer or the publisher in respect to any standard it processes. No representation is made or implied that licenses are not required to avoid infringement in the use of this standard.

Published by

American National Standards Institute 1430 Broadway, New York, NY 10018

Copyright © 1996, 1997, 1998 by American National Standards Institute All rights reserved.

Printed in the United States of America

# Contents

|   | Pa                                        | age  |
|---|-------------------------------------------|------|
| F | preword                                   | V    |
| 1 | Scope and purpose                         | 1    |
| • | 1.1 Scope                                 |      |
|   | 1.2 Purpose                               |      |
| 2 | Normative references                      | 3    |
| _ | 2.1 Approved references                   |      |
|   | 2.2 References under development          |      |
| 3 | Definitions and notation                  | 5    |
| _ | 3.1 Definitions                           |      |
|   | 3.1.1 Conformance                         |      |
|   | 3.1.2 Glossary                            | 5    |
|   | 3.1.3 Abbreviations                       | 8    |
|   | 3.2 Notation                              |      |
|   | 3.2.1 Numeric values                      |      |
|   | 3.2.2 Bit, byte and quadlet ordering      |      |
|   | 3.2.3 Register specifications             |      |
|   | 3.2.4 State machines                      | . 11 |
| 4 | Model (informative)                       |      |
|   | 4.1 Unit architecture                     |      |
|   | 4.2 Logical units                         |      |
|   | 4.3 Requests and responses                |      |
|   | 4.5 Target agents                         |      |
|   | 4.6 Ordered and unordered execution       |      |
|   |                                           |      |
| 5 | Data structures                           |      |
|   | 5.1 Operation request blocks (ORB's)      |      |
|   | 5.1.1 Dummy ORB                           |      |
|   | 5.1.2 Command block ORB's                 |      |
|   | 5.1.3 Management ORB's                    |      |
|   | 5.2.1 Unrestricted page tables            |      |
|   | 5.2.2 Normalized page tables              |      |
|   | 5.3 Status block                          |      |
|   | 5.3.1 Request status                      |      |
|   | 5.3.2 Unsolicited device status           | .36  |
| 6 | Control and status registers              | .37  |
|   | 6.1 Core registers                        |      |
|   | 6.2 Serial Bus-dependent registers        |      |
|   | 6.3 MANAGEMENT_AGENT register             | .38  |
|   | 6.4 Command block agent registers         |      |
|   | 6.4.1 AGENT_STATE register                |      |
|   | 6.4.2 AGENT_RESET register                |      |
|   | 6.4.3 ORB_POINTER register                |      |
|   | 6.4.4 DOORBELL register                   |      |
|   | D 4 D UNOUTCH ED IOTATUO FINABLE (EDISTE) | 4/   |

| 7 Configuration ROM                                  | 43 |
|------------------------------------------------------|----|
| 7.1 Power reset initialization                       |    |
| 7.2 Bus information block                            | 44 |
| 7.3 Root directory                                   | 45 |
| 7.3.1 Module_Vendor_ID entry                         |    |
| 7.3.2 Node_Capabilities entry                        |    |
| 7.3.3 Unit_Directory entry                           |    |
| 7.4 Unit directory                                   |    |
| 7.4.1 Unit_Spec_ID entry                             |    |
| 7.4.2 Unit_SW_Version entry                          |    |
| 7.4.3 Command_Set_Spec_ID entry                      |    |
| 7.4.4 Command_Set entry                              |    |
| 7.4.5 Command_Set_Revision entry                     |    |
| 7.4.6 Firmware_Revision entry                        |    |
| 7.4.7 Management_Agent entry                         |    |
| 7.4.8 Unit_Characteristics entry                     |    |
| 7.4.9 Reconnect_Timeout entry                        |    |
| 7.4.10 Logical_Unit_Directory entry                  |    |
| 7.4.11 Logical_Unit_Number entry                     |    |
| 7.4.12 Unit_Unique_ID entry                          |    |
| 7.5 Logical unit directory                           |    |
| 7.5.1 Command_Set_Spec_ID entry                      |    |
| 7.5.2 Command_Set_Spec_ID entry                      |    |
| 7.5.3 Command_Set_Revision entry                     |    |
| 7.5.4 Logical_Unit_Number entry                      |    |
| 7.6 Unit unique ID leaf                              |    |
| 7.0 Offic drillque 15 lear                           |    |
| 8 Access                                             | 53 |
| 8.1 Access protocols                                 |    |
| 8.2 Login                                            |    |
| 8.3 Reconnection                                     |    |
| 8.4 Logout                                           |    |
| 0.7 Logout                                           |    |
| 9 Command execution                                  | 57 |
| 9.1 Requests and request lists                       |    |
| 9.1.1 Fetch agent initialization (informative)       |    |
| 9.1.2 Dynamic appends to request lists (informative) |    |
| 9.1.3 Fetch agent use by the BIOS (informative)      |    |
| 9.1.4 Fetch agent state machine                      |    |
| 9.2 Data transfer                                    |    |
| 9.3 Completion status                                |    |
| 9.4 Unsolicited status                               |    |
| 3.4 Onsolicited status                               |    |
| 10 Task management                                   | 65 |
| 10.1 Task sets                                       |    |
| 10.2 Basic task management model                     |    |
| 10.3 Error conditions                                |    |
| 10.4 Task management requests                        |    |
| 10.4.1 Abort task                                    |    |
| 10.4.2 Abort task set                                |    |
| 10.4.3 Logical unit reset                            |    |
| 10.4.4 Target reset                                  |    |
| 10.1.1.10100110001                                   |    |

# **Tables**

| Table 1 – Data transfer speeds                                       | .23 |
|----------------------------------------------------------------------|-----|
| Table 2 – Management request functions                               | .24 |
| Table F-1 – SAM-2 Service responses                                  |     |
| •                                                                    |     |
| Figures                                                              |     |
| •                                                                    |     |
| Figure 1 – Bit ordering within a byte                                | 9   |
| Figure 2 – Byte ordering within a quadlet                            |     |
| Figure 3 – Quadlet ordering within an octlet                         |     |
| Figure 4 – CSR specification example                                 |     |
| Figure 5 – State machine example                                     |     |
| Figure 6 – Linked list of ORB's                                      |     |
| Figure 7 – Directly addressed data buffer                            |     |
| Figure 8 – Indirectly addressed data buffer ( <i>via</i> page table) | .15 |
| Figure 9 – Address pointer                                           |     |
| Figure 10 – ORB pointer                                              |     |
| Figure 11 – ORB family tree                                          |     |
| Figure 12 – ORB format                                               |     |
| Figure 13 – Dummy ORB                                                |     |
| Figure 14 – Command block ORB                                        |     |
| Figure 15 – Management ORB                                           |     |
| Figure 16 – Login ORB                                                |     |
| Figure 17 – Login response                                           |     |
| Figure 18 – Query logins ORB                                         |     |
| Figure 19 – Query logins response format                             |     |
| Figure 20 – Reconnect ORB                                            |     |
| Figure 21 – Logout ORB                                               |     |
| Figure 22 – Task management ORB                                      |     |
| Figure 23 – Page table element (unrestricted page table)             |     |
| Figure 24 – Page table element (when page_size equals four)          |     |
| Figure 25 – Status block format                                      | .33 |
| Figure 26 – TRANSPORT FAILURE format for sbp_status                  | .35 |
| Figure 27 – MANAGEMENT_AGENT format                                  | .38 |
| Figure 28 – AGENT_STATE format                                       |     |
| Figure 29 – AGENT_RESET format                                       | .40 |
| Figure 30 – ORB_POINTER format                                       | .41 |
| Figure 31 – DOORBELL format                                          | .42 |
| Figure 32 – UNSOLICITED_STATUS_ENABLE format                         | .42 |
| Figure 33 – Configuration ROM hierarchy                              | .43 |
| Figure 34 – Bus information block format                             | .44 |
| Figure 35 – Module_Vendor_ID entry format                            | .45 |
| Figure 36 – Node_Capabilities entry format                           | .45 |
| Figure 37 – Unit_Directory entry format                              | .46 |
| Figure 38 – Unit_Spec_ID entry format                                | .46 |
| Figure 39 – Unit_SW_Version entry format                             | .46 |
| Figure 40 – Command_Set_Spec_ID entry format                         | .47 |
| Figure 41 – Command_Set entry format                                 |     |
| Figure 42 – Command_Set_Revision entry format                        |     |
| Figure 43 – Firmware_Revision entry format                           |     |
| Figure 44 – Management_Agent entry format                            |     |
| Figure 45 – Unit_Characteristics entry format                        |     |
| Figure 46 – Reconnect_Timeout entry format                           |     |
| Figure 47 – Logical_Unit_Directory entry format                      |     |
| Figure 48 – Logical_Unit_Number entry format                         | .49 |

# T10/1155D Revision 4

| Figure 49 – Unit_Unique_ID entry format                     | 51<br>58<br>60<br>73<br>73<br>74<br>80<br>83 |
|-------------------------------------------------------------|----------------------------------------------|
| Annex A (normative) Minimum Serial Bus node capabilities    | 71                                           |
| Annex B (normative) SCSI command and status encapsulation   | 73                                           |
| Annex C (normative) Security extensions                     | 79                                           |
| Annex D (informative) Sample configuration ROM              | 83                                           |
| Annex E (informative) Serial Bus transaction error recovery | 87                                           |
| Annex F (informative) SCSI Architecture Model conformance   | 89                                           |

**Foreword** (This foreword is not part of American National Standard NCITS.xxx-199x)

This standard defines a transport protocol within the domain of Serial Bus, IEEE Std 1394-1995, that is designed to permit efficient, peer-to-peer operation of input output devices (disks, tapes, printers, etc.) by upper layer protocols such as operating systems or embedded applications. Vendors that wish to implement devices that connect to Serial Bus may follow the requirements of this and other normatively referenced standards to manufacture an SBP-2 compliant device.

This standard was developed by T10 during 1996 and through early 1998. Although some early SBP mock-up devices were demonstrated in 1993, significant proof-of-concept, in the form of prototype implementations, has proceeded contemporaneously with the development of this standard.

This standard bears the name SBP-2 because there was an ancestral standard, Serial Bus Protocol (SBP), which has since been withdrawn by ANSI. SBP was extant during most of the development of this standard, which was consequently called SBP-2 to avoid confusion.

There are six annexes in this standard. Annexes A, B and C are normative and part of this standard. Annexes D, E and F are informative and are not considered part of this standard.

Requests for interpretation, suggestions for improvement and addenda, or defect reports are welcome. They should be sent to the NCITS Secretariat, Information Technology Industry Council, 1250 I Street NW, Suite 200, Washington, DC 20005-3922.

This standard was processed and approved for submittal to ANSI by National Committee for Information Technology Standardization (NCITS). Committee approval of this standard does not necessarily imply that all committee members voted for approval. At the time it approved this standard, NCITS had the following members:

James D. Converse, Chair Donald C. Loughry, Vice-chair Joanne M. Flanagan, Secretary

| Organization Represented                                        | Name of Representative |
|-----------------------------------------------------------------|------------------------|
| American Nuclear Society                                        | Geraldine C. Main      |
| AMP, Inc.                                                       |                        |
| Apple Computer                                                  | Karen Higginbottom     |
| Association of the Institute for Certification of Professionals | Kenneth Zemrowski      |
| AT&T/NCR                                                        | Thomas W. Kern         |
| Boeing Company                                                  |                        |
| Bull HN Information Systems, Inc.                               |                        |
| Compaq Computer Corporation                                     |                        |
| Digital Equipment Corporation                                   | Delbert Shoemaker      |
| Eastman Kodak                                                   |                        |
| GUIDE International                                             |                        |
| Hewlett-Packard                                                 |                        |
| Hitachi America, Ltd                                            |                        |
| Hughes Aircraft Company                                         |                        |
| IBM Corporation                                                 |                        |
| National Communication Systems                                  |                        |
| National Institute of Standards and Technology                  |                        |
| Northern Telecom, Inc                                           | Mel Woinsky            |

## T10/1155D Revision 4

| Neville & Associates               |                        |
|------------------------------------|------------------------|
| Share, Inc                         |                        |
| Sony Corporation                   | Michael Deese          |
| Storage Technology Corporation     | Joseph S. Zajaczkowski |
| Sun Microsystems                   | Scott Jameson          |
| 3M Company                         | Eddie T. Morioka       |
| Unisys Corporation                 | John L. Hill           |
| US Department of Defense           | William C. Rinehuls    |
| US Department of Energy            | Alton Cox              |
| US General Services Administration | Douglas Arai           |
| Wintergreen Information Services   | Joun Wheeler           |
| Xerox Corporation                  | Dwight McBain          |

Technical Committee T10 on Lower Level Interfaces, which developed and reviewed this standard, had the following members:

John B. Lohmeyer, Chair Lawrence J. Lamers, Vice-chair Ralph O. Weber, Secretary I. D. Allan G. Milligan P. D. Aloisi C. Monia R. Bellino D. Moore C. Brill I. Morrell N. Nadershahi R. Cummings Z. Daggett C. Nieves J. Dambach E. Oetting R. Freeze D. Pak E. A. Gardner K. W. Parker D. Guss G. Penokie K. J. Hallam D. Piper G. Porter E. Haske P. Jadeja R. Reisch P. Johansson J. R. Sims G. Johnsen R. N. Snively S. Jones G. R. Stephens C. Kephart C. Tashbook M. Kuhlmeyer P. Tobias T. J. Kulesza T. Totani A. Littlewood D. Wagner B. Masterson R. Wagner W. P. McFerrin D. Wallace J. McGrath J. L. Williams P. McLean M. Wingard G. McSorley K. Wolfgang P. Mercer A. Yang

# American National Standard for Information Systems -

# Serial Bus Protocol 2 (SBP-2)

# 1 Scope and purpose

#### 1.1 Scope

This standard defines a protocol for the transport of commands and data over High Performance Serial Bus, as specified by IEEE Std 1394-1995. The transport protocol, Serial Bus Protocol 2 or SBP-2, requires implementations to conform to the requirements of the aforementioned standard as well as to ISO/IEC 13213:1994, Control and Status Register (CSR) Architecture for Microcomputer Buses, and permits the exchange of commands, data and status between initiators and targets connected to Serial Bus.

# 1.2 Purpose

Original development work for Serial Bus Protocol (SBP) was initiated out of a desire to adapt SCSI capabilities and facilities to a particular serial environment, IEEE Std 1394-1995. Serial interconnects offer a migration path for SCSI into the future because they may be better suited to cost reduction and speed increases than the parallel interconnects first utilized by SCSI.

As development of the standard progressed, the working group recognized the solutions provided by SBP-2 were of general applicability to large classes of Serial Bus peripheral devices. With this in mind, the development work was redirected to provide mechanisms for the delivery of commands, data and status independent of the command set or device class of the peripheral. SBP-2 provides a generic framework that may be referenced by other documents or standards that address the unique requirements of a particular class of devices. The enhanced goals set for the design of SBP-2 are ranked below:

- The protocol should permit the encapsulation of commands, data and status from a diversity of command sets, legacy as well as future, in order to preserve the investment in an existing application and operating system software base;
- The protocol should enable the initiator to form an arbitrarily large set of tasks without consideration of implementation limits in the target;
- The protocol should allow the initiator to dynamically add tasks to this set while the target is active in execution of earlier tasks. The addition of new tasks should not interfere with the target's processing of tasks currently active;
- Although the protocol should enable varying levels of features and performance in target implementations, strong focus should be kept on a minimal set deemed adequate for entry-level environments;
- Within the constraints posed by the preceding goal, the hardware and software design of the initiator should not be unduly affected by variations in target capabilities;
- In order to promote the scalability of aggregate system performance, the protocol should distribute the DMA context from the initiator adapter to the target devices.

Although SBP-2 has been designed for Serial Bus as currently specified by IEEE Std 1394-1995, the Technical Committee anticipates that it will be appropriate for use with future extensions to Serial Bus as they are standardized.

#### 2 Normative references

The standards named in this section contain provisions which, through reference in this text, constitute provisions of this American National Standard. At the time of publication, the editions indicated were valid. All standards are subject to revision; parties to agreements based on this American National Standard are encouraged to investigate the possibility of applying the most recent editions of the standards indicated below.

Copies of the following documents can be obtained from ANSI:

Approved ANSI standards;

Approved and draft regional and international standards (ISO, IEC, CEN/CENELEC and ITUT); and

Approved and draft foreign standards (including BIS, JIS and DIN).

For further information, contact the ANSI Customer Service Department by telephone at (212) 642-4900, by FAX at (212) 302-1286 or *via* the world wide web at http://www.ansi.org.

Additional contact information for document availability is provided below as needed.

#### 2.1 Approved references

The following approved ANSI, international and regional standards (ISO, IEC, CEN/CENELEC and ITUT) may be obtained from the international and regional organizations that control them.

IEEE Std 1394-1995, Standard for a High Performance Serial Bus

ISO/IEC 9899:1990, Programming Languages—C

ISO/IEC 13213:1994, Control and Status Register (CSR) Architecture for Microcomputer Buses

#### 2.2 References under development

At the time of publication, the following referenced standards were still under development.

IEEE P1394a, Draft Standard for a High Performance Serial Bus (Supplement)

T10 Project 1157D, ANSI NCITS.xxx-199x, SCSI Architecture Model 2 (SAM-2)

T10 Project 1225D, ANSI NCITS.xxx-199x, SCSI Primary Commands 2 (SPC-2)

#### 3 Definitions and notation

#### 3.1 Definitions

## 3.1.1 Conformance

Several keywords are used to differentiate levels of requirements and optionality, as follows:

- **3.1.1.1 expected:** A keyword used to describe the behavior of the hardware or software in the design models assumed by this standard. Other hardware and software design models may also be implemented.
- **3.1.1.2 ignored:** A keyword that describes bits, bytes, quadlets, octlets or fields whose values are not checked by the recipient.
- **3.1.1.3 may:** A keyword that indicates flexibility of choice with no implied preference.
- **3.1.1.4 reserved:** A keyword used to describe objects—bits, bytes, quadlets, octlets and fields—or the code values assigned to these objects in cases where either the object or the code value is set aside for future standardization. Usage and interpretation may be specified by future extensions to this or other standards. A reserved object shall be zeroed or, upon development of a future standard, set to a value specified by such a standard. The recipient of a reserved object shall not check its value. The recipient of an object defined by this standard as other than reserved shall check its value and reject reserved code values.
- **3.1.1.5 shall:** A keyword that indicates a mandatory requirement. Designers are required to implement all such mandatory requirements to assure interoperability with other products conforming to this standard.
- **3.1.1.6 should:** A keyword that denotes flexibility of choice with a strongly preferred alternative. Equivalent to the phrase "is recommended."

#### 3.1.2 Glossary

The following terms are used in this standard:

- **3.1.2.1 byte:** Eight bits of data.
- **3.1.2.2 command block:** Space reserved within an ORB to describe a command intended for a logical unit that controls device functions or the transfer of data to or from device medium. The format and meaning of command blocks are outside of the scope of SBP-2 and are command set- or device-dependent.
- **3.1.2.3 device server:** A component of a logical unit responsible to execute tasks initiated by command blocks that specify data transfer or other device operations.
- **3.1.2.4 initial node space:** The 256 terabytes of Serial Bus address space that may be available to each node. Addresses within initial node space are 48 bits and are based at zero. The initial node space includes initial memory space, private space, initial register space and initial units space. See either ISO/IEC 13213:1994 or IEEE Std 1394-1995 for more information on address spaces.
- **3.1.2.5 initial register space:** A two kilobyte portion of initial node space with a base address of FFFF F000 0000<sub>16</sub>. Core registers defined by ISO/IEC 13213:1994 are located within initial register space as are Serial Bus-dependent registers defined by IEEE Std 1394-1995.

- **3.1.2.6 initial units space:** A portion of initial node space with a base address of FFFF F000 0800<sub>16</sub>. This places initial units space adjacent to and above initial register space. The CSR's and other facilities defined by unit architectures are expected to lie within this space.
- **3.1.2.7 initiator:** A node that originates device service or management requests and signals these requests to a target for processing.
- **3.1.2.8 kilobyte:** A quantity of data equal to 2 <sup>10</sup> bytes.
- **3.1.2.9 logical unit:** The part of the unit architecture that is an instance of a device model, *e.g.*, disk, CD-ROM or printer. Targets implement one or more logical units; the device type of the logical units may differ.
- **3.1.2.10 login:** The process by which an initiator obtains access to a set of target fetch agents. The target fetch agents and their control and status registers provide a mechanism for an initiator to signal ORB's to the target.
- **3.1.2.11 login ID:** A value assigned by the target during the login process. The login ID establishes a relationship between an initiator and a task set. The login ID is used to identify subsequent requests from an initiator; in some cases the login ID is not present in the operation request block and its value is implicit.
- **3.1.2.12 node:** An addressable device attached to Serial Bus.
- **3.1.2.13 node ID:** The 16-bit node identifier defined by IEEE Std 1394-1995 that is composed of a bus ID portion and a physical ID portion. The physical ID is uniquely assigned as a consequence of Serial Bus initialization.
- 3.1.2.14 octlet: Eight bytes, or 64 bits, of data.
- **3.1.2.15 operation request block:** A data structure fetched from system memory by a target in order to execute the command encapsulated within it.
- 3.1.2.16 quadlet: Four bytes, or 32 bits, of data.
- **3.1.2.17 receive:** When any form of this verb is used in the context of Serial Bus primary packets, it indicates that the packet is made available to the transaction or application layers, *i.e.*, layers above the link layer. Neither a packet repeated by the PHY nor a packet examined by the link is "received" by the node unless the preceding is also true.
- **3.1.2.18 register:** A term used to describe quadlet aligned addresses that may be read or written by Serial Bus transactions. In the context of this standard, the use of the term register does not imply a specific hardware implementation. For example, in the case of split transactions that permit sufficient time between the request and response subactions, the behavior of the register may be emulated by a processor.
- **3.1.2.19 request subaction:** A packet transmitted by a node (the requester) that communicates a transaction code and optional data to another node (the responder) or nodes.
- **3.1.2.20 response subaction:** A packet transmitted by a node (the responder) that communicates a response code and optional data to another node (the requester). A response subaction may consist of either an acknowledge packet or a response packet.

- **3.1.2.21 split transaction:** A transaction that consists of a request subaction followed by a separate response subaction. Subactions are considered separate if ownership of the bus is relinquished between the two.
- **3.1.2.22 status block**: A data structure which may be written to system memory by a target when an operation request block has been completed.
- **3.1.2.23 store:** When any form of this verb is used in the context of data transferred by the target to the system memory of either an initiator or other device, it indicates both the use of Serial Bus write request subaction(s), quadlet or block, to place the data in system memory and the corresponding response subaction(s) that complete the write(s).
- **3.1.2.24 system memory:** The portions of any node's memory that are directly addressable by a Serial Bus address and which accepts, at a minimum, quadlet read and write access. Computers are the most common example of nodes that might make system memory addressable from Serial Bus, but any node, including those usually thought of as peripheral devices, may have system memory.
- **3.1.2.25 target:** A node that receives device service or management requests from an initiator. In the case of device service requests, the commands are directed to one of the target's logical units to be executed. Management requests are serviced by the target. A CSR Architecture unit is synonymous with a target.
- **3.1.2.26 task:** A task is an organizing concept that represents the work to be done by a target to carry out a command encapsulated by an ORB. In order to perform a task, a target maintains context information for the task, which includes (but is not limited to) the command, parameters such as data transfer addresses and lengths, completion status and ordering relationships to other tasks. A task has a lifetime, which commences when the task is entered into the target's task set, proceeds through a period of execution by the target and finishes either when completion status is stored at the initiator or when completion may be deduced from other information. While a task is active, it makes use of both target resources and initiator resources.
- **3.1.2.27 task set:** A group of tasks available for execution by a logical unit of a target. This standard specifies some dependencies between individual tasks within the task set but there may be others not specified by this standard.
- 3.1.2.28 terabyte: A quantity of data equal to 2 40 bytes.
- **3.1.2.29 transaction:** A Serial Bus request subaction and the corresponding response subaction. The request subaction transmits a transaction code (such as quadlet read, block write or lock); some request subactions include data as well as transaction codes. The response subaction is null for transactions with broadcast destination addresses or broadcast transaction codes; otherwise it returns completion status and possibly data.
- **3.1.2.30 unit:** A component of a Serial Bus node that provides processing, memory, I/O or some other functionality. Once the node is initialized, the unit provides a CSR interface that is typically accessed by device driver software at an initiator. A node may have multiple units, which normally operate independently of each other. Within this standard, a unit is equivalent to a target.
- **3.1.2.31 unit architecture:** The specification of the interface to and the services provided by a unit implemented within a Serial Bus node. This standard is a unit architecture for SBP-2 targets.
- **3.1.2.32 unit attention:** A state that a logical unit maintains while it has unsolicited status information to report to one or more logged-in initiators. A unit attention condition shall be created as described elsewhere in this standard or in the applicable command set- and device-dependent documents. A unit attention condition shall persist for a logged-in initiator until a) unsolicited status that reports the unit attention condition is successfully stored at the initiator or b) the initiator's login becomes invalid or is

released. Logical units may queue unit attention conditions; after the first unit attention condition is cleared, another unit attention condition may exist.

**3.1.2.33 working set:** The part of a task set that has been fetched from the initiator by the target and is available to the target in its local storage.

## 3.1.3 Abbreviations

The following are abbreviations that are used in this standard:

CSR Control and status register

CRC Cyclical redundancy checksum

EUI-64 Extended Unique Identifier, 64-bits

LUN Logical unit number

ORB Operation request block

SAM-2 SCSI Architecture Model 2

SBP-2 Serial Bus Protocol 2 (this standard itself)

SPC-2 SCSI Primary Commands 2

#### 3.2 Notation

The following conventions should be understood by the reader in order to comprehend this standard.

#### 3.2.1 Numeric values

Decimal, hexadecimal and, occasionally, binary numbers are used within this standard. By editorial convention, decimal numbers are most frequently used to represent quantities or counts. Addresses are uniformly represented by hexadecimal numbers. Hexadecimal numbers are also used when the value represented has an underlying structure that is more apparent in a hexadecimal format than in a decimal format. Binary numbers are used infrequently and generally limited to the representation of bit patterns within a field.

Decimal numbers are represented by Arabic numerals without subscripts or by their English names. Hexadecimal numbers are represented by digits from the character set 0-9 and A-F followed by the subscript 16. Binary numbers are represented by digits from the character set 0 and 1 followed by the subscript 2. When the subscript is unnecessary to disambiguate the base of the number it may be omitted. For the sake of legibility, binary and hexadecimal numbers are separated into groups of four digits separated by spaces.

As an example, 42,  $2A_{16}$  and 0010  $1010_2$  all represent the same numeric value.

# 3.2.2 Bit, byte and quadlet ordering

SBP-2 is defined to use the facilities of Serial Bus, IEEE Std 1394-1995, and therefore uses the ordering conventions of Serial Bus in the representation of data structures. In order to promote interoperability with memory buses that may have different ordering conventions, this standard defines the order and significance of bits within bytes, bytes within quadlets and quadlets within octlets in terms of their relative position and not their physically addressed position.

Within a byte, the most significant bit, *msb*, is that which is transmitted first and the least significant bit, *lsb*, is that which is transmitted last on Serial Bus, as illustrated below. The significance of the interior bits uniformly decreases in progression from *msb* to *lsb*.



Figure 1 - Bit ordering within a byte

Within a quadlet, the most significant byte is that which is transmitted first and the least significant byte is that which is transmitted last on Serial Bus, as shown below.



Figure 2 – Byte ordering within a quadlet

Within an octlet, which is frequently used to contain 64-bit Serial Bus addresses, the most significant quadlet is that which is transmitted first and the least significant quadlet is that which is transmitted last on Serial Bus, as the figure below indicates.



Figure 3 – Quadlet ordering within an octlet

When block transfers take place that are not quadlet aligned or not an integral number of quadlets. No assumptions can be made about the ordering (significance within a quadlet) of bytes at the unaligned beginning or fractional quadlet end of such a block transfer, unless an application has knowledge (outside of the scope of this standard) of the ordering conventions of the other bus.

# 3.2.3 Register specifications

This standard defines the format and function of control and status registers, CSR's. Some of these registers are read-only, some are both readable and writable and some generate special side effects subsequent to a write.

In order to define CSR's, their bit fields, their initial values and the effects of read, write or other transactions, the format illustrated by Figure 4 is used.

| most significant | definition       |                             |            | le | ast sig | nificant |
|------------------|------------------|-----------------------------|------------|----|---------|----------|
| unit-dependent   | vendor-dependent | vendor-dependent bus-depend |            | r  | why     | not      |
|                  |                  |                             |            |    |         |          |
|                  | initial values   |                             |            |    |         |          |
| F3 <sub>16</sub> | zeros            | 31                          | 1          | 0  | 0 -     | 0        |
|                  | read values      |                             |            |    |         |          |
| last write       | last update      | last write                  | W          | 0  | u –     | u        |
|                  | write effects    |                             |            |    |         |          |
| stored           | ignored          | stored                      | <b>S</b> – | i  | i       | е -      |

Figure 4 – CSR specification example

The register definition contains the names of register fields. The names are intended to be descriptive, but the fields are defined in the text; their function should not be inferred solely from their names. However, the following field names have defined meanings.

| Name             | Abbreviation          | Definition                                                                                          |
|------------------|-----------------------|-----------------------------------------------------------------------------------------------------|
| bus-dependent    | bus-depend            | The meaning of the field is defined by the bus standard, in this case IEEE Std 1394-1995            |
| reserved         | r                     | The field is reserved for future standardization (see definitions)                                  |
| unit-dependent   | unit-depend           | The meaning of the field shall be defined by the organization responsible for the unit architecture |
| Vendor-dependent | vendor-depend<br>or v | The meaning of the field shall be defined by the node's vendor                                      |

CSR's shall assume initial values upon the restoration of power (a power reset) or upon a write to the node's RESET\_START register (a command reset). If the power reset values differ from the command reset values, they are separately and explicitly defined. Initial values for register fields may be described as numeric constants or with one of the terms defined for the register definition. Values for register fields subsequent to a reset may be described in the same terms or as defined below.

| Name      | Abbreviation | Definition                                                                                         |
|-----------|--------------|----------------------------------------------------------------------------------------------------|
| unchanged | x            | The field retains whatever value it had just prior to the power reset, bus reset or command reset. |

In addition to numeric values for constant fields, the read values returned in response to a quadlet read transaction may be specified by the terms below.

| Name        | Abbreviation | Definition                                                                                                                                                                                                                                                            |
|-------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| last write  | w            | The value of the field shall be either the initial value or, if a write or lock transaction addressed to the register has successfully completed, the value most recently stored in the field. <sup>1</sup>                                                           |
| last update | u            | The value of the field shall be that most recently updated by the node hardware or software. An updated field value may be the result of a write effect to the same register address, a different register address or some other change of condition within the node. |

The effects of data written to the register are specified by the terms below.

| Name    | Abbreviation | Definition                                                                                                                                                                                                                                   |
|---------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| effect  | е            | The value of the data written to the field may have an effect on the node's state, but the effect may not be immediately visible by a read of the same register. The effect may be visible in another register or may not be visible at all. |
| ignored | i            | The value of the data written to the field shall be ignored; it shall have no effect on the node's state.                                                                                                                                    |
| stored  | S            | The value of the data written to the field shall be immediately visible by a read of the same register; it may also have other effects on the node's state.                                                                                  |

Reserved fields within a register shall be explicitly described with respect to initial values, read values and write effects. Initial values and read values shall be zero while write effects shall be ignored. CSR's that are not implemented, either because they are optional or they fall within a reserved address space, shall abide by these same conventions if a successful completion response is returned for a read, write or lock request.

#### 3.2.4 State machines

All state machines in this standard are defined in the style illustrated by Figure 5.

\_

<sup>&</sup>lt;sup>1</sup> For clarity, read values for a field in a register that accepts lock transactions may be described as *last successful lock* rather than *last write*. However, the abbreviation in both cases remains *w*. Similar liberties may be taken with the use of *conditionally stored* in place of *stored* when the action occurs as the result of a lock transaction, but the corresponding one-letter abbreviation, *s*, is also unchanged.



Figure 5 – State machine example

The state machines in this standard make three assumptions:

- Time elapses only within a discrete state;
- State transitions are conceptually instantaneous; the only actions taken during the transition are the setting of flags or variables and the sending of signals; and
- Each time a state is entered (or reentered from itself), the actions of that state are performed.

Multiple transitions may connect two states. In this case, the transitions are uniquely labeled by appending a character to the transition label, *e.g.*, S0:S1a and S0:S1b.

# 4 Model (informative)

This clause is informative and describes typical components and operation of the SBP-2 model. It is intended to enhance the usefulness of the other, normative parts of this standard. In addition to the information in this clause, users of this standard should also be familiar with the CSR architecture and Serial Bus standards.

Serial Bus Protocol 2 (SBP-2) is a transport protocol defined for IEEE Std 1394-1995, Standard for a High Performance Serial Bus. It defines facilities for requests (commands) originated by Serial Bus devices (initiators) to be communicated to other Serial Bus devices (targets) as well as the facilities required for the transfer of data or status associated with the commands. An SBP-2 device may assume the roles of initiator or target, either simultaneously or in succession. Commands and status may be transferred between the initiator and the target; data moves between the target and another device, which may be either the initiator or some other device.

#### 4.1 Unit architecture

In CSR architecture and Serial Bus terminology, targets implemented to this standard are units. A Serial Bus node that implements a target has a unit directory in configuration ROM that identifies the presence and capabilities of the target.

The unit directory in configuration ROM permits initiators to detect the presence of targets during Serial Bus configuration, whether part of system initialization or subsequent to a Serial Bus reset. The node's 64-bit identifier, EUI-64, permits detected targets to be uniquely recognized despite changes in physical addresses that may occur as the result of Serial Bus resets.

#### 4.2 Logical units

A logical unit is part of the unit architecture and is an instance of a device model, *e.g.*, disk, CD-ROM or printer. A logical unit consists of one or more device server(s) responsible to execute control or data transfer commands, one or more task sets that hold commands available for execution by the device server(s) and a logical unit number that is unique within the domain of the target.

Targets implement at least one logical unit, addressable as logical unit number (LUN) zero. Additional logical units may be implemented, which may be addressable by their logical unit numbers. The logical units may implement different device models; for example, a single unit architecture might contain both a CD-ROM logical unit and an associated medium-changer logical unit. The logical unit(s) are visible to the initiator, either as described by configuration ROM or as discoverable by command set-dependent requests directed to the target.

NOTE – The structure of configuration ROM entries in the unit and logical unit directories permits considerable latitude to implementers in the description of target(s). For example, a device which implements multiple functions or instances of a function may be described either by multiple unit directories, each with a single logical unit, or by one unit directory that includes multiple logical units—or any combination in between. Consult section 7, "Configuration ROM," for details.

#### 4.3 Requests and responses

Target actions, such as a disk read that transfers data from device medium to system memory, are specified by means of requests created by the initiator and signaled to the target. The request is contained within a data structure called an operation request block (ORB). The eventual completion status of a request is indicated by means of a status block stored by the target at an address provided by the initiator.

This standard defines several different formats for request blocks, whose principal uses are:

- to acquire or release target resources or to manage task sets (management requests—which include login requests); or
- to transport commands (command block requests).

Login and other management requests are directed to agents that can service only a single request at a time; there is no way to group these requests into a linked list. The ORB's for command block requests provide a field that contains the address of another ORB or a null pointer. This permits these requests to be in a linked list, as illustrated below.



Figure 6 - Linked list of ORB's

Requests in a linked list are serviced by a target fetch agent, which reads the request(s) from initiator memory when the initiator signals the availability of request(s). The target may read ahead in the linked list; consequently the device server may reorder the execution of requests to improve performance.

When the request is completed, either in success or failure, the target stores a status block at an address specified by the initiator.

#### 4.4 Data buffers

The ORB's described in the preceding clause contain the device command and, for those commands which transfer data, the address of the data buffer for the command. The data buffer may be a single, contiguous buffer that is addressed directly by the ORB or it may be a collection of possibly disjoint segments that are addressed indirectly through a page table. The figures below illustrate both cases.

As an example, consider a command intended to transfer image data to a printer. If we assume that the image data is 3088<sub>16</sub> bytes long and the buffer starts at an address of 23 6174<sub>16</sub>, the relationship between the ORB and the data buffer might appear as in Figure 7.



Figure 7 – Directly addressed data buffer

In the preceding example, two fields in the ORB specify the 64-bit address of the data buffer and its length, in bytes. The data buffer is shown with a node ID of FFCO<sub>16</sub>, which is node zero on the local bus. The printer uses block read transactions to fetch data from the buffer before printing; the maximum size of the data payload for each request is controlled by a field in the ORB. The dotted lines within the data buffer indicate page boundaries. Although the data buffer is contiguous, the printer is not permitted to cross a page boundary in any one block read request.

When the data buffer consists of disjoint segments, it is necessary to indirectly address the data buffer through a page table, as shown in Figure 8. This figure could be an illustration of data read from a disk into various pages of an initiator's file system cache. In the example, assume that 2960<sub>16</sub> bytes of data are to be read from disk.



Figure 8 – Indirectly addressed data buffer (via page table)

The fields in the ORB that directly addressed a data buffer in the first example now point to a page table. Note that the ORB field that contains the data length when direct addressing is employed instead contains the number of elements in the page table—in this case, four. Each of the four page table elements points to the start of a segment of the data buffer. Each page table element also contains the length of the segment. The first segment ends on a page boundary, all other segments start on page boundaries (and the middle segments also end on page boundaries) while the last segment may end on any boundary. In this example, the segment lengths are 0564<sub>16</sub>, 1000<sub>16</sub>, 1000<sub>16</sub> and 03FC<sub>16</sub>, respectively.

When a page table is used, both the page table and the data buffer it describes reside in the same node. The node ID of the page table, FFC0<sub>16</sub>, is not repeated in the page table elements. The space that would have otherwise been occupied by the node ID instead is used to contain the length of each segment.

Another variant of page table format is permitted, called an unrestricted page table (or a scatter/gather list). In an unrestricted page table, data buffer segments may start on any boundary and may have arbitrary lengths: there is no underlying page size.

# 4.5 Target agents

A target agent is a facility that receives signals from the initiator that indicate the availability of requests. There are two types of target agent, one that can execute a single request at a time and the other that can manage queues (linked lists) of requests, as illustrated by Figure 6. In the first case, the initiator signals the request to the agent by means of a Serial Bus block write request with the address of the request. In the other case, the initiator appends new requests to an active list, rings a doorbell which causes the target agent to fetch the requests from system memory as target resources permit their execution.

Target agents that manage linked lists of requests utilize context maintained at both the initiator and target to fetch requests from memory. Once fetched, the request is locally available to the target for execution. The context consists of three elements:

- a linked list of ORB's at the initiator;
- a current ORB address at the target; and
- a doorbell at the target.

This standard defines procedures for both the initiator and the target that permits the addition of new requests to a linked list of ORB's while the target is actively fetching or executing previously queued requests. The procedures avoid the possibility of race conditions between the producer (initiator) and consumer (target) of the ORB's.

There are two types of target agents:

- management; and
- command block.

Management agents accept a variety of requests: login, task management and logout. Before making other requests, an initiator first completes a login *via* the management agent. Once this is done, the management agent will accept task management requests. Ultimately, management agents accept logout requests; these indicate the initiator's intent to release target resources previously acquired by a login. Management agents service a single request at a time and do not support linked lists.

A successful login returns the address of a command block agent. Command block agents service requests which are organized in linked lists. Individual linked list(s) are managed by a separate command block agent(s).

#### 4.6 Ordered and unordered execution

Targets may implement either an ordered or unordered model of task execution. The ordered model is usually appropriate for devices where the context of a command affects its execution, *i.e.*, the outcome of one command affects the subsequent command. A common example of a device with such command dependencies is a tape drive. The unordered model is usually appropriate for direct-access devices for which no positional or other context information is inherited from one command to the next.

The ordered model specifies both that tasks are executed in order and that completion status is returned in the same order. A consequence of ordering is that completion status for one task implicitly indicates successful completion status for all tasks that preceded it in the ordered list.

The unordered model permits the target to reorder active tasks without restriction. The actual execution sequence of tasks from any task set may bear no relationship to the order in which they were fetched. Unrestricted reordering leaves the responsibility for the assurance of data integrity with the initiator. If the integrity of data on the device medium could be compromised by unrestricted reordering involving a set of active tasks,  $\{T_0, T_1, T_2, \dots T_N\}$  and a new task T', the initiator shall wait until  $\{T_0, T_1, T_2, \dots T_N\}$  have completed before appending T' to an active request list.

NOTE – In multitasking operating system environments, independent execution threads may generate tasks that have ordering constraints within each thread but not with respect to other threads. If this is the case, an initiator may manage the constraints of each thread yet still keep the target substantially busy. This avoids the undesirable latencies that occur if the target is allowed to become idle before new ORB's are signaled.

#### 5 Data structures

There are three classes of data structures defined by this standard:

- operation request blocks (ORB's);
- page tables;
- status blocks.

These data structures may be allocated and initialized by an initiator in system memory at Serial Bus nodes. ORB's and status blocks shall be allocated at the initiator's node; page tables shall be allocated at the same node as the data buffer to which they refer.

All data structures defined by this standard shall be aligned on quadlet boundaries. These alignment requirements permit 64-bit address pointers within ORB's to conform to the format specified below.



Figure 9 - Address pointer

The *node\_ID* field shall identify the Serial Bus node for which the address pointer is valid, as defined by IEEE Std 1394-1995. In many cases, additional constraints on the location of data structures render the information in *node\_ID* redundant. In these cases, *node\_ID* is considered a reserved field or is explicitly redefined for other uses.

The offset\_hi and the offset\_lo fields shall together specify the most significant 46 bits of the Serial Bus offset and shall be combined with two low-order bits of zero to derive the 48-bit Serial Bus offset.

The size of a data structure or buffer addressed by a pointer that conforms to Figure 9 is either explicitly specified by an associated length field or implicitly known from context. Whichever the case, the target shall not initiate any Serial Bus request subactions (read, write or lock) that reference system memory outside of the range determined by the address pointer and length.

ORB's shall be allocated at the initiator's node. Some types of ORB's contain a forward address pointer and may be organized as a linked list. Since the node ID is known for all ORB's in such a list, the address pointer format is redefined to reuse the *node\_ID* field. An address pointer that references an ORB shall conform to the format below.



Figure 10 – ORB pointer

The *null* bit (abbreviated as *n* in the figure above) indicates a null pointer when it is one. In this case the target shall ignore the *offset\_hi* and the *offset\_lo* fields.

## 5.1 Operation request blocks (ORB's)

All initiator requests for target actions are expressed within ORB's fetched by the target *via* Serial Bus read transaction(s). ORB formats vary according to use and may be viewed in hierarchical relationship to each other, as illustrated below.



Figure 11 - ORB family tree

The formats of the ORB's are described in the clauses that follow. This clause specifies fields that are common to all ORB's, illustrated in the figure below.



Figure 12 – ORB format

The *notify* bit (abbreviated as *n* in the figure above) advises the target whether or not completion notification is required. When *notify* is zero, the target may elect to suppress completion notification except when there is an error, in which case the value of *notify* is ignored and a status block shall be stored. If *notify* is one, the target shall always store a status block in initiator memory. When the target stores a status block, it shall store it at the *status\_FIFO* address specified in the ORB or, if not specified in the ORB, at the address supplied in the login request.

The rg fmt field specifies ORB format, as defined by the table below.

| Value | ORB format                          |
|-------|-------------------------------------|
| 0     | Format specified by this standard   |
| 1     | Reserved for future standardization |
| 2     | Vendor-dependent                    |
| 3     | Dummy (NOP) request format          |

The format of an ORB is uniquely determined by a combination of  $rq_fmt$ , the command set implemented by the target and the target agent to which the ORB is signaled. This standard specifies those parts of the ORB that are invariant across target command sets and device types.

## 5.1.1 Dummy ORB

Dummy ORB's may be used as placeholders within linked lists of requests. An example is the use of a dummy ORB in the initialization of a target fetch agent (see 9.1.1). The initiator shall allocate at least the maximum ORB fetch size implemented by the target. The format of a dummy ORB is illustrated below.



Figure 13 - Dummy ORB

The *next\_ORB* field shall contain a null pointer or the address of an ORB and shall conform to the address pointer format illustrated by Figure 10.

The *notify* bit is as previously defined for all ORB formats.

The rg fmt field is as previously defined for all ORB formats and shall be three.

An *rq\_fmt* value of three is also used to indicate an ABORT TASK request to a target. See 10.4.1 for details of ORB processing by the target and for permissible completion status values.

#### 5.1.2 Command block ORB's

Command block ORB's are used to encapsulate data transfer or device control commands for transport to the target. A target's command set and device type determine the length of these ORB's, which shall be fixed for a particular command set and device type. A target reports this size in its configuration ROM (see 7.4.8).

NOTE – Although device designers may select arbitrary ORB lengths, system considerations may favor some ORB sizes over others. For example, as a result of commonly implemented cache line sizes, a 32-byte ORB is well-suited to many contemporary systems.

The format of the command block ORB is illustrated by the figure below.



Figure 14 – Command block ORB

The *next\_ORB* field shall contain a null pointer or the address of a dummy ORB or a command block ORB and shall conform to the address pointer format illustrated by Figure 10.

The value of the <code>data\_descriptor</code> field is valid only when <code>data\_size</code> is nonzero, in which case this field shall contain either the address of the data buffer or the address of a page table that describes the memory segments that make up the data buffer, dependent upon the value of <code>page\_table\_present</code> bit. The format of the <code>data\_descriptor</code> field, when it directly addresses a data buffer, shall be a 64-bit Serial Bus address or, when it addresses a page table, shall be as specified by Figure 9. When <code>data\_descriptor</code> specifies the address of a page table, the format of the page table shall conform to that described in 5.2.

The *notify* bit and *rq\_fmt* field are as previously defined for all ORB formats. The *rq\_fmt* field shall be zero.

The *direction* bit (abbreviated as *d* in the figure above) specifies direction of data transfer for the buffer. If the *direction* bit is zero, the target shall use Serial Bus read transactions to fetch data destined for the device medium. Otherwise, when the *direction* bit is one, the target shall use Serial Bus write transactions to store data obtained from the device medium.

The *spd* field specifies the speed that the target shall use for data transfer transactions addressed to the data buffer or page table, as encoded by Table 1.

Table 1 - Data transfer speeds

| Value | Speed                               |
|-------|-------------------------------------|
| 0     | S100                                |
| 1     | S200                                |
| 2     | S400                                |
| 3     | S800                                |
| 4     | S1600                               |
| 5     | S3200                               |
| 6 – 7 | Reserved for future standardization |

The maximum data transfer length is specified as  $2^{max\_payload+2}$  bytes, which is the largest data transfer length that may be requested by the target in a single Serial Bus read or write transaction addressed to the data buffer. The  $max\_payload$  field shall specify a maximum data transfer length less than or equal to the length permissible at the data transfer rate specified by spd.

The *page\_table\_present* bit (abbreviated as *p* in the figure above) shall be zero if *data\_descriptor* directly addresses the data buffer. When *data\_descriptor* addresses a page table, this bit shall be one.

The *page\_size* field shall specify the underlying page size of the data buffer memory. A *page\_size* value of zero indicates that the underlying page size is not specified. Otherwise the page size is 2 *page\_size + 8* bytes.

When *page\_table\_present* is one, the *page\_size* field also specifies the format of the data structure that describes the data buffer. A *page\_size* value of zero implies the unrestricted page table format (also known as a scatter/gather list). Otherwise, a nonzero *page\_size* indicates a normalized page table.

If page\_table\_present is zero, the data\_size field shall contain the size, in bytes, of the system memory addressed by the data\_descriptor field. Otherwise data\_size shall contain the number of elements in the page table addressed by data\_descriptor.

The command\_block field contains information not specified by this standard.

# 5.1.3 Management ORB's

Management ORB's are 32-byte data structures that encapsulate several types of management request:

- access requests (which include login and logout requests); and
- task management requests.

Unlike command block ORB's (which are implicitly associated with a particular task set by virtue of the fetch agent to which they are addressed), most management ORB's explicitly declare the task set for which they are intended.

Management ORB's have the general format illustrated below. Note that since they lack a *next\_ORB* field, they cannot be linked together to form a list.



Figure 15 - Management ORB

The *notify* bit and *rq\_fmt* field are as previously defined for all ORB formats. The *rq\_fmt* field shall be zero and the *notify* bit shall be one.

The function field specifies the management function requested, as defined by the table below.

Table 2 – Management request functions

| Value               | Management function                 |
|---------------------|-------------------------------------|
| 0                   | LOGIN                               |
| 1                   | QUERY LOGINS                        |
| 2                   | Reserved for future standardization |
| 3                   | RECONNECT                           |
| 4                   | SET PASSWORD (see Annex C)          |
| 5 – 6               | Reserved for future standardization |
| 7                   | LOGOUT                              |
| 8 – A <sub>16</sub> | Reserved for future standardization |
| B <sub>16</sub>     | ABORT TASK                          |
| C <sub>16</sub>     | ABORT TASK SET                      |
| D <sub>16</sub>     | Reserved for future standardization |
| E <sub>16</sub>     | LOGICAL UNIT RESET                  |
| F <sub>16</sub>     | TARGET RESET                        |

The *status\_FIFO* field shall contain an address allocated for the return of status information generated by the management request. The *status\_FIFO* field shall conform to the format for address pointers specified by Figure 9 and shall address the same node as the initiator; consequently the *node\_ID* field of this address pointer is reserved.

NOTE – The *status\_FIFO* address explicitly specified within a management ORB may differ from the status FIFO address implicitly associated with command block requests. The address in those cases is established by a LOGIN request and is not altered by other management requests.

## 5.1.3.1 Login ORB

Before any other requests (except QUERY LOGINS) can be made of a target, the initiator shall first complete a login procedure that uses the ORB format shown below.



Figure 16 - Login ORB

The password and password\_length fields may contain optional information used to validate the login request. If password\_length is zero, the password field may contain immediate data. When password\_length is nonzero, the password field shall conform to the format for address pointers specified by Figure 9 and shall contain the address of a buffer in the same node as the initiator; consequently the node\_ID field of this address pointer is reserved. The buffer shall be accessible to a Serial Bus block read request with a data transfer length less than or equal to password\_length. The format and usage of password data, whether immediate or indirectly addressed, are specified by Annex C.

The <code>login\_response</code> and <code>login\_response\_length</code> fields specify the address and size of a buffer allocated for the return of the login response. The <code>login\_response</code> field shall conform to the format for address pointers specified by Figure 9 and shall address the same node as the initiator; consequently the <code>node\_ID</code> field of this address pointer is reserved. The buffer shall be accessible to a Serial Bus block write request with a data transfer length less than or equal to <code>login\_response\_length</code>. The initiator shall set <code>login\_response\_length</code> to a value of at least 12; the target may ignore this field if it stores no more than 12 bytes of login response data.

The *notify* bit and the *rq\_fmt* field are as previously defined for management ORB formats.

The *exclusive* bit (abbreviated as *x* in the figure above) shall specify target behavior with respect to concurrent login to a logical unit. When *exclusive* is zero, the target, subject to its own implementation capabilities, may permit more than one initiator to login to a logical unit. If *exclusive* is one the target shall permit only one login to a logical unit at a time; see 8.2 for a description of target behavior.

The *reconnect* field shall specify the desired reconnect time-out as 2 reconnect seconds. The default reconnect time-out, when *reconnect* is zero, is one second. The target may not be able to support the requested value; see *reconnect\_hold* in the login response data below.

The *lun* field specifies the logical unit number (LUN) to which the request is addressed.

The *status\_FIFO* field is as previously defined for management ORB formats and shall contain an address allocated for the return of status for the LOGIN request, status for all subsequent requests signaled to the *command\_block\_agent* allocated for this login and any unsolicited status generated by the logical unit.

If the login fails the contents of the response buffer are unspecified. Otherwise, upon successful completion of a login, the target shall store a minimum of 12 bytes of login response data and may store up to the entire 16 bytes illustrated below so long as the amount of data stored is an integral number of quadlets. Truncated login response data shall be interpreted as if the omitted fields had been stored as zeros.



The *length* field shall contain the length, in bytes, of the login response data.

The initiator shall use the *login\_ID* value returned by the target to identify all subsequent requests directed to the target's management agent that pertain to this login.

The *command\_block\_agent* field specifies the base address of the agent's CSR's, which are defined in 6.4. This field shall conform to the format for address pointers specified by Figure 9. The *node\_ID* portion of the field shall have a value equal to the most significant 16 bits of the target's NODE\_IDS register.

The *reconnect\_hold* field shall specify the time, in seconds less one, that the target will hold resources for a previously logged-in initiator subsequent to a bus reset. The value of *reconnect\_hold* shall not be greater than 2 *reconnect\_hold* -1, where *reconnect* is obtained from the login request. If an initiator fails to complete a successful reconnect request within *reconnect\_hold* + 1 seconds after a bus reset, the target will perform a logout and release all resources held by that initiator (see 8.3).

## 5.1.3.2 Query logins ORB

An initiator may determine the EUI-64 and node ID of all currently logged-in initiators by means of a query logins request, whose format is illustrated below.



Figure 18 – Query logins ORB

The *query\_response* and *query\_response\_length* fields specify the address and size of a buffer for the return of the query results. The *query\_response* field shall conform to the format for address pointers specified by Figure 9 and shall address the same node as the initiator; consequently the *node\_ID* field of this address pointer is reserved. The buffer shall be accessible to a Serial Bus block write request with a data transfer length less than or equal to *query\_response\_length*.

The *notify* bit, *rq\_fmt* and *status\_FIFO* fields are as previously defined for management ORB formats.

The lun field specifies the logical unit number (LUN) to which the request is addressed.

The query response data returned shall have the following format.



Figure 19 – Query logins response format

The *length* field shall contain the length, in bytes, of the query response data. The value of the *length* field shall be equal to 4 + 12 \* n, where n is the number of logged-in initiators. If *query\_response\_length* in the query logins request is too small for the transfer of all the query response data, the *length* field shall not be adjusted to reflect the truncation.

The max\_logins field shall contain the maximum concurrent logins that may be accepted by the logical unit.

The remainder of the query response is a variable-length array of 12-byte entries, one for each logged-in initiator, each of which contains a *node\_ID*, *login\_ID* and *initiator\_EUI\_64* field.

The *node\_ID* field of an entry shall contain the node ID of a logged-in initiator. If a Serial bus reset has occurred since the login was established and the initiator has not reconnected the login, the *node\_ID* field shall have a value of FFFF<sub>16</sub>.

NOTE – A *node\_ID* value of FFFF<sub>16</sub> may be observed only in the reconnect interval that exists for *reconnect\_hold* + 1 seconds after a Serial Bus reset because after this time the target performs an automatic logout for any initiator that has not reconnected.

If the *node\_ID* field has a value of FFFF<sub>16</sub>, the *login\_ID* field shall contain the time remaining, in seconds less one, until the initiator is automatically logged-out by the target. Otherwise, the *login\_ID* field of an entry shall contain the login ID provided to the initiator as a result of its successful login.

The *initiator\_EUI\_64* field of an entry shall contain the EUI-64 obtained by the target from the initiator's configuration ROM at the time the login was validated.

#### 5.1.3.3 Reconnect ORB

After a Serial Bus reset an initiator shall reestablish access for a previously valid login before it signals new requests to the target for that login. This is accomplished by means of a reconnect request, with the format shown below.



Figure 20 - Reconnect ORB

The *notify* bit and the *rg\_fmt* field are as previously defined for management ORB formats.

The *login\_ID* field shall contain a login ID value obtained as the result of a successful login. The target shall verify that the EUI-64 of the initiator requesting the login reestablishment matches the EUI-64 previously saved by the target for the *login\_ID*.

The status\_FIFO field is as previously defined for management ORB formats and shall contain an address allocated for the return of status for the RECONNECT request, only. The contents of this field shall not update the status FIFO address established by the successful login that returned *login\_ID*.

Upon successful reestablishment of the login, the initiator may signal requests to the target agent at the same CSR addresses returned in the original login response data. The initiator shall also use the <code>login\_ID</code> value to identify all requests directed to the target's management agent that pertain to the reestablished login.

## 5.1.3.4 Logout ORB

In order to relinquish its access privileges for a logical unit, an initiator shall perform a logout with the ORB format shown below.



Figure 21 - Logout ORB

The *notify* bit, *rq\_fmt* and *status\_FIFO* fields are as previously defined for management ORB formats.

The login ID field shall contain a login ID value obtained as the result of a successful login.

### 5.1.3.5 Task management ORB

The task management ORB is used to control task sets. This ORB shall have the format defined below.



Figure 22 - Task management ORB

The *ORB\_offset\_hi* and *ORB\_offset\_lo* fields together form the *ORB\_offset* field, which identifies the task to which the management function applies. *ORB\_offset* is derived by taking the least significant 48 bits of the Serial Bus address of the ORB and discarding the least significant two bits. The *ORB\_offset* field is ignored unless the *function* field is ABORT TASK. All tasks are uniquely identified by the Serial Bus address of the ORB that initiated the task.

The *notify* bit, rg fmt and status FIFO fields are as previously defined for management ORB formats.

The *function* field shall contain a value of ABORT TASK, ABORT TASK SET, LOGICAL UNIT RESET or TARGET RESET, as defined by Table 2.

The *login\_ID* shall be set to the value returned in login response data and identifies the task set to which the task management request is directed. In the case of TARGET RESET, which does not pertain to any one task set, *login\_ID* shall be set to a value obtained as the result of any successful login completed by the initiator.

#### 5.2 Page tables

The data buffer specified by a command block ORB is described by the <code>data\_descriptor</code>, <code>page\_table\_present</code>, <code>page\_size</code> and <code>data\_size</code> fields. The data buffer is a logically contiguous area in system memory. As previously described, when <code>page\_table\_present</code> is zero, the data buffer is also contiguous within Serial Bus address space and no more than 65,535 bytes in length. In this case, <code>data\_descriptor</code> contains the 64-bit address of the data buffer and <code>data\_size</code> specifies its length, in bytes.

When the data buffer cannot be directly addressed (either because it is discontiguous or too large), it is necessary to describe it *via* a page table. A page table is a variable-length array of elements, each of which describes a segment that is contiguous within Serial Bus address space. Page table elements are eight bytes long and shall be octlet aligned.

The presence of a page table is indicated by the value of <code>page\_table\_present</code> in the ORB. When <code>page\_table\_present</code> is one, the <code>data\_descriptor</code> field in the ORB shall contain the address of the page table and the <code>data\_size</code> field shall contain the number of elements in the page table.

Page tables may have one of two formats: an unrestricted page table or a normalized page table. The page table format is determined by *page\_size*. When *page\_size* is zero there are no underlying page boundaries to restrict the size or alignment of data buffer segments; this is the unrestricted format.

Otherwise the size and alignment of data buffer segments is determined by the nonzero *page\_size*; this is the normalized format.

When a page table is used it shall be located in the same node as the data buffer it describes. The *spd* and *max\_payload* fields of the ORB shall describe data transfer capabilities for both the data buffer and the page table. System memory addressed by a target request subaction that accesses the data buffer shall be entirely contained within a data buffer segment described by a single page table element.

### 5.2.1 Unrestricted page tables

An unrestricted page table shall be contiguous within Serial Bus address space and shall be accessible to block read requests with a *data\_length* less than or equal to *data\_size* \* 8 bytes. The format of elements in an unrestricted page table is shown by Figure 23.



Figure 23 – Page table element (unrestricted page table)

The *segment\_length* field shall contain the length, in bytes, of the portion of the data buffer (segment) described by the page table element. The value of *segment\_length* shall be nonzero.

The segment\_base\_hi and segment\_base\_lo fields together shall specify the base address of the segment within the node's 48-bit system memory address range.

The 64-bit system memory address used to address the data is formed by the concatenation of the 16-bit node *ID* field from the *data descriptor* field in the ORB, segment base hi and segment base lo.

### 5.2.2 Normalized page tables

A normalized page table shall be contiguous within Serial Bus address space and shall be accessible to Serial Bus block read transactions with a *data\_length* less than or equal to the smaller of *data\_size* \* 8 bytes or 2 <sup>page\_size + 8</sup> bytes so long as they do not cross Serial Bus address boundaries that occur every 2 <sup>page\_size + 8</sup> bytes.



Figure 24 – Page table element (when *page\_size* equals four)

NOTE – In the figure above, the field widths of <code>segment\_base\_lo</code> and <code>segment\_offset</code>, 20 and 12 bits, respectively, are chosen only for the purposes of illustration. The size of <code>segment\_base\_lo</code> and <code>segment\_offset</code> vary according to <code>page\_size</code>. The field width, in bits, of <code>segment\_offset</code> shall be <code>page\_size + 8</code>. In the example shown above, the page size is assumed to be 4096 bytes.

The  $segment\_length$  field shall contain the length, in bytes, of the portion of the data buffer (segment) described by the page table element. The value of  $segment\_length$  shall be less than or equal to  $2^{page\_size + 8}$ .

The segment\_base\_hi and segment\_base\_lo fields together shall specify the base address of the segment within the node's 48-bit system memory address range.

The segment\_offset field shall contain the starting address for data transfer within the segment.

The 64-bit system memory address used to address the data is formed by the concatenation of the 16-bit node\_ID field from the data\_descriptor field in the ORB, segment\_base\_hi, segment\_base\_lo and segment offset.

In all page table elements, the sum of  $segment\_length$  and  $segment\_offset$  shall be less than or equal to  $2^{page\_size+8}$ 

In addition to the preceding requirements, the values of segment\_length and segment\_offset are constrained by their position within the page table. These additional restrictions are summarized below.

| Element  | Total page table elements               |   |                                                                   |
|----------|-----------------------------------------|---|-------------------------------------------------------------------|
| Position | 1                                       | 2 | n (where n >= 3)                                                  |
| First    | No additional restrictions segment_leng |   | = 2 <sup>page_size + 8</sup> - segment_offset                     |
| Middle   | _                                       |   | segment_offset = 0<br>segment_length = 2 <sup>page_size + 8</sup> |
| Last     | s                                       |   | egment_offset = 0                                                 |

## 5.3 Status block

A target may store status at an initiator *status\_FIFO* address when a request completes (successfully or in error) or because of an unsolicited event (device status change). The *status\_FIFO* address is obtained either explicitly from the ORB to which the status pertains or implicitly from the fetch agent context. Whenever the target has status to report and is enabled to do so, it shall store all or part of the status block shown below.



Figure 25 – Status block format

The target shall store a minimum of eight bytes of status information and may store up to the entire 32 bytes defined above so long as the amount of data stored is an integral number of quadlets. A truncated status block shall be interpreted as if the omitted fields had been stored as zeros. The target shall use a single Serial Bus block write transaction to store the status block at the *status\_FIFO* address.

The src field indicates the origin of the status block, as specified by the table below.

| Value | Description                                                                                                                                                                                                                                     |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | The status block pertains to an ORB identified by <i>ORB_offset_hi</i> and <i>ORB_offset_lo</i> ; at the time the ORB was most recently fetched by the target the <i>next_ORB</i> field did not contain a null pointer.                         |
| 1     | The status block pertains to an ORB identified by <i>ORB_offset_hi</i> and <i>ORB_offset_lo</i> ; either the <i>next_ORB</i> field is absent or at the time the ORB was most recently fetched by the target the <i>next_ORB</i> field was null. |
| 2     | The status block is unsolicited and contains device status information; the contents of the <i>ORB_offset_hi</i> and <i>ORB_offset_lo</i> fields shall be ignored.                                                                              |
| 3     | Reserved for future standardization                                                                                                                                                                                                             |

The *resp* field shall contain a response status defined in the table below.

| Value | Name              | Description                                                                                                                                                                      |
|-------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | REQUEST COMPLETE  | The request completed without transport protocol error (Either <i>sbp_status</i> or command set-dependent status information may indicate the success or failure of the request) |
| 1     | TRANSPORT FAILURE | The target detected a nonrecoverable transport failure that prevented the completion of the request                                                                              |
| 2     | ILLEGAL REQUEST   | There is an unsupported field or bit value within the first 20 bytes of the ORB                                                                                                  |
| 3     | VENDOR DEPENDENT  | The meaning of sbp_status shall be specified by the vendor                                                                                                                       |

The *dead* bit (abbreviated as *d* in the figure above) shall indicate whether or not the target fetch agent transitioned to the dead state upon storing the status block. When *dead* is zero, the reported status has not affected the state of the fetch agent. If the *dead* bit is set to one, the fetch agent transitioned to the dead state as a consequence of the error condition reported by the status block.

The *len* field shall specify the quantity of valid status block information stored at the *status\_FIFO* address. The minimum value of *len* is one. The size of the status block is encoded as *len* + 1 quadlets.

The *sbp\_status* field provides additional information that qualifies the response status in *resp*. The meanings assigned to *sbp\_status* vary according to the value of *src* and *resp* and are described below.

When *src* is zero or one, the *ORB\_offset\_hi* and *ORB\_offset\_lo* fields together uniquely identify the ORB to which the status block pertains. For other values of *src*, the *ORB\_offset\_hi* and *ORB\_offset\_lo* fields are either ignored or redefined.

For all status block formats, the remainder of the status block after the first two quadlets, up to an overall maximum of 32 bytes, is command set-dependent.

#### 5.3.1 Request status

Upon completion of a request, if the *notify* bit in the ORB is one or if there is exception status to report, the target shall store all or part of the status block shown in Figure 25. For management ORB's (which explicitly provide the *status\_FIFO* address as part of the ORB), the target shall store the status block at the address specified. Otherwise (for command block ORB's) the target shall store the status block at the *status\_FIFO* determined by the fetch agent to which the ORB was signaled. In the case of command block ORB's the initiator provides the *status\_FIFO* address as part of the login request.

When *resp* is equal to zero, REQUEST COMPLETE, the possible values for *sbp\_status* are specified by the table below. Any value not enumerated is reserved for future standardization.

| Value            | Description                         |
|------------------|-------------------------------------|
| 0                | No additional information to report |
| 1                | Request type not supported          |
| 2                | Speed not supported                 |
| 3                | Page size not supported             |
| 4                | Access denied                       |
| 5                | Logical unit not supported          |
| 6                | Maximum payload too small           |
| 7                | Reserved for future standardization |
| 8                | Resources unavailable               |
| 9                | Function rejected                   |
| 10               | Login ID not recognized             |
| 11               | Dummy ORB completed                 |
| 12               | Request aborted                     |
| FF <sub>16</sub> | Unspecified error                   |

If a Serial Bus error occurs in the transport (*resp* is equal to one, TRANSPORT FAILURE), the *sbp\_status* field either shall have a value of FF<sub>16</sub>, unspecified error, or else the field shall be redefined as illustrated below. This format provides for the return of additional information about the transport failure.

| most significant |          | least significant |
|------------------|----------|-------------------|
| object           | reserved | serial_bus_error  |

Figure 26 - TRANSPORT FAILURE format for sbp\_status

The *object* field shall specify which component of an SBP-2 request, the ORB, the data buffer or the page table, was referenced by the target when the error occurred. The value of *object* shall be as defined by the following table.

| Value | Referenced object             |  |
|-------|-------------------------------|--|
| 0     | Operation request block (ORB) |  |
| 1     | Data buffer                   |  |
| 2     | Page table                    |  |
| 3     | Unable to specify             |  |

The serial\_bus\_error field shall contain the error response for the failed request, as encoded by the table below.

| Value               | Serial Bus error                    | Comment                                                                                                                                                                                    |
|---------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                   | Missing acknowledge                 |                                                                                                                                                                                            |
| 1                   | Reserved; not to be used            |                                                                                                                                                                                            |
| 2                   | Time-out error                      | An ack_pending was received for the request but no response subaction was completed within the time-out limit                                                                              |
| 3                   | Reserved; not to be used            |                                                                                                                                                                                            |
| 4 – 6               | Busy retry limit exceeded           | The value reflects the last acknowledge, ack_busy_X, ack_busy_A or ack_busy_B                                                                                                              |
| 7 – A <sub>16</sub> | Reserved for future standardization |                                                                                                                                                                                            |
| B <sub>16</sub>     | Tardy retry limit exceeded          | An ack_tardy was received for the request and the vendor-<br>dependent retry limit (which may be based upon either time or<br>number of occurrences) for tardy responses has been exceeded |
| C <sub>16</sub>     | Conflict error                      | A resource conflict was detected by the addressed node                                                                                                                                     |
| D <sub>16</sub>     | Data error                          | The data field failed the CRC check or the observed length of the payload did not match the data_length field                                                                              |
| E <sub>16</sub>     | Type error                          | A field in the request was set to an unsupported value or an invalid transaction was attempted (e.g., a write to a read-only address)                                                      |
| F <sub>16</sub>     | Address error                       | The destination_offset field specified an inaccessible address in the addressed node                                                                                                       |

In the cases of conflict error and data error, these are errors that the target may retry up to an implementation-dependent limit before reporting TRANSPORT FAILURE.

No additional information is provided in *sbp\_status* when *resp* equals two, ILLEGAL REQUEST. In this case, *sbp\_status* shall be set to FF<sub>16</sub>. An SBP-2 response code of ILLEGAL REQUEST shall not be used to indicate unsupported fields or bit values in the command set-dependent portion of the ORB. This response code shall be used only to indicate an error in the first 20 bytes of the ORB.

The *ORB\_offset\_hi* and *ORB\_offset\_lo* fields together form an *ORB\_offset* field that uniquely identifies the ORB to which the status block pertains. The target shall form *ORB\_offset* from the least significant 48 bits of the Serial Bus address used to fetch the ORB; the least significant two bits shall be discarded.

### 5.3.2 Unsolicited device status

When a change in device status occurs that affects a logical unit, the target may store the status block shown in Figure 25 at the *status\_FIFO* address provided by the initiator as part of a login request (see 5.1.3.1). If a target stores unsolicited status for any initiator logged-in to a logical unit it shall attempt to store status for all initiators logged-in to the same logical unit.

The src field shall be one to indicate unsolicited device status.

The resp field shall have a value of REQUEST COMPLETE or VENDOR DEPENDENT.

The *dead* bit and the *len* field are as previously defined for the status block.

If *resp* is equal to REQUEST COMPLETE, *sbp\_status* shall be zero. Otherwise the content and meaning of *sbp\_status* shall be specified by the vendor.

The contents of the *ORB\_offset\_hi* and *ORB\_offset\_lo* fields are unspecified and shall be ignored by the initiator.

## 6 Control and status registers

The control and status registers (CSR's) implemented by a target shall conform to the requirements defined by this standard and its normative references. The CSR's are arranged in three principal categories:

- core registers required by ISO/IEC 13213:1994;
- bus-dependent registers required by IEEE Std 1394-1995; and
- unit architecture registers required by this standard.

Unless otherwise specified, all registers shall support quadlet read and quadlet write transactions. The registers defined in 6.3 and 6.4 shall ignore broadcast write requests.

### 6.1 Core registers

The CSR architecture standardizes the locations and functions of core registers. The addresses of these registers are specified in terms of offsets, in bytes, within initial register space, where the base address of initial register space is FFFF F000  $0000_{16}$  relative to initial node space. IEEE Std 1394-1995 should be consulted for detailed descriptions of these core registers; the table below summarizes which core registers are mandatory for targets.

| Offset                              | Register name | Description                                                       |
|-------------------------------------|---------------|-------------------------------------------------------------------|
| 0                                   | STATE_CLEAR   | State and control information                                     |
| 4                                   | STATE_SET     | Sets STATE_CLEAR bits                                             |
| 8                                   | NODE_IDS      | Contains the 16-bit <i>node_ID</i> value used to address the node |
| 0C <sub>16</sub>                    | RESET_START   | Resets the node's state                                           |
| 18 <sub>16</sub> – 1C <sub>16</sub> | SPLIT_TIMEOUT | Time limit for split transactions                                 |

The CSR architecture and IEEE Std 1394-1995 broadly define the effects of a write to the RESET\_START register. In addition to those requirements, a write to RESET\_START should cause all of a node's SBP-2 units to reset in the same fashion as a power reset.

NOTE – Because of the potential for malicious interference in target operations by an unauthorized node, it is recommended that a write to RESET\_START have no effect upon a target unless either a) there are no logged-in initiators or b) the *source\_ID* of the write matches that of one of the currently logged-in initiators.

## 6.2 Serial Bus-dependent registers

The CSR architecture reserves a portion of initial register space for bus-dependent uses. Serial Bus defines registers within this address space, whose addresses are specified in terms of offsets, in bytes, within initial register space, where the base address of initial register space is FFFF F000  $0000_{16}$  relative to initial node space. IEEE Std 1394-1995 should be consulted for detailed descriptions of these core registers; the table below summarizes which Serial Bus-dependent registers are mandatory for targets.

| Offset            | Register name | Description                                |
|-------------------|---------------|--------------------------------------------|
| 210 <sub>16</sub> | BUSY_TIMEOUT  | Controls transaction layer retry protocols |

## 6.3 MANAGEMENT\_AGENT register

The MANAGEMENT\_AGENT register permits the initiator to signal the address of a management ORB to the target. This register shall support 8-byte block read and block write requests whose *destination\_offset* is equal to the address of the MANAGEMENT\_AGENT register and shall reject quadlet write requests and all other block read and block write requests. The format of this register is illustrated below.



Figure 27 - MANAGEMENT AGENT format

The *ORB\_offset\_hi* and *ORB\_offset\_lo* fields together form an *ORB\_offset* field from which a Serial Bus address is derived when the management ORB is fetched. The Serial Bus address shall be formed from the concatenation of the 16-bit node ID of the initiator (available to the target as the *source\_ID* field of the block write request that updated the register), the *ORB offset* field and two least significant bits of zero.

An initiator may signal a request by means of an 8-byte block write transaction that specifies the address of the request. If the management agent is busy with another request, the block write shall be rejected with a response of *resp\_conflict\_error*. If the write transaction is successful, the management agent shall fetch the request specified by *ORB\_offset* and execute it. Unsuccessful write transactions shall not affect the execution of any request(s) in progress.

Because IEEE Std 1394-1995 reserves a portion of initial units space for bus-dependent use, the MANAGEMENT\_AGENT register shall be located at address FFFF F001 0000<sub>16</sub> or above within the node's 48-bit address range. The address of the management agent is specified by the *csr\_offset* field in the Management\_Agent entry in configuration ROM (see 7.4.7).

## 6.4 Command block agent registers

Unlike the management agent, which services a single request at a time, the command block agents manage linked lists from which they fetch requests. For this reason they are referred to as fetch agents.

Each target fetch agent has a set of control and status registers that lie within the target's initial units space; the fetch agent CSR's shall be located at or above address FFFF F001 0000<sub>16</sub> within the node's 48-bit address range.

Although the location of each fetch agent's CSR's is not fixed, the relative relationship of the registers is fixed within a contiguous block of eight quadlets, as defined by the table below.

| Relative offset                     | Name                      | Description                                                |
|-------------------------------------|---------------------------|------------------------------------------------------------|
| 00 <sub>16</sub>                    | AGENT_STATE               | Reports fetch agent state                                  |
| 04 <sub>16</sub>                    | AGENT_RESET               | Resets fetch agent                                         |
| 08 <sub>16</sub>                    | ORB_POINTER               | Address of ORB                                             |
| 10 <sub>16</sub>                    | DOORBELL                  | Signals fetch agent to refetch an address pointer          |
| 14 <sub>16</sub>                    | UNSOLICITED_STATUS_ENABLE | Acknowledges the initiator's receipt of unsolicited status |
| 18 <sub>16</sub> – 1C <sub>16</sub> |                           | Reserved for future standardization                        |

The base address of a fetch agent's CSR's is obtained from the *command\_block\_agent* field in the response returned by the target as part of a successful login.

A target shall ignore or reject Serial Bus request subactions addressed to any of a fetch agent's CSR's unless the *source\_ID* matches the node ID of the initiator logged-in to that initiator.

# 6.4.1 AGENT\_STATE register

The AGENT\_STATE register is a read-only register that provides information about the current condition of the fetch agent. The definition is given by Figure 28.



Figure 28 – AGENT\_STATE format

The *st* field shall contain the current operational state of the fetch agent, as encoded by the values in the table below.

| Value | Fetch agent state |
|-------|-------------------|
| 0     | RESET             |
| 1     | ACTIVE            |
| 2     | SUSPENDED         |
| 3     | DEAD              |

# 6.4.2 AGENT\_RESET register

The AGENT\_RESET register permits an initiator to reset the operational state of a target fetch agent. The definition of this write-only register is given by Figure 29.



Figure 29 - AGENT RESET format

A quadlet write of any value to this register shall cause all the fetch agent's CSR's to be reset to their initial values, after which the fetch agent shall transition to the reset state.

## 6.4.3 ORB\_POINTER register

The ORB\_POINTER register contains the address of an ORB in system memory. This register shall support 8-byte block read and block write requests whose *destination\_offset* is equal to the address of the ORB\_POINTER register and shall reject quadlet write requests and all other block read and block write requests. The definition is given by Figure 30.



Figure 30 – ORB POINTER format

The *ORB\_offset\_hi* and *ORB\_offset\_lo* fields together form an *ORB\_offset* field. The Serial Bus address used to fetch the referenced ORB shall be formed from the concatenation of the 16-bit node ID of the initiator (available to the target as a result of a login), the *ORB\_offset* field and two least significant bits of zero.

The effects of a write transaction to the ORB\_POINTER register are dependent upon the value of *st* in the AGENT\_STATE register. If the target agent is in the DEAD state, writes to the ORB\_POINTER register shall be ignored. If the target agent is in the RESET or SUSPENDED state, a write to this register shall cause the *ORB\_offset* to be stored and the agent to transition to the ACTIVE state. If the target agent is in the ACTIVE state, a write to the ORB\_POINTER register may cause unpredictable target behavior.

## 6.4.4 DOORBELL register

The DOORBELL register provides a means by which the initiator signals the target that a linked list of requests has been updated. The definition of this write-only register is given by Figure 31.



Figure 31 - DOORBELL format

A quadlet write of any value to this register shall cause the fetch agent's doorbell variable to be set to one.

# 6.4.5 UNSOLICITED\_STATUS\_ENABLE register

The UNSOLICITED\_STATUS\_ENABLE register provides a means by which the initiator may grant the target permission to store an unsolicited status block. The definition of this write-only register is given by Figure 32.



Figure 32 - UNSOLICITED\_STATUS\_ENABLE format

A quadlet write of any value to this register shall cause the fetch agent's *unsolicited status enabled* variable to be set to one. A successful login shall zero the *unsolicited status enabled* variable. As described in 9.4, any time a target stores an unsolicited status block it shall zero the *unsolicited status enabled* variable for that login. Before the target may store a subsequent unsolicited status block it is necessary for the initiator to write to the UNSOLICITED\_STATUS\_ENABLE register.

## 7 Configuration ROM

All nodes that implement SBP-2 targets shall implement general format configuration ROM in accordance with ISO/IEC 13213:1994, IEEE Std 1394-1995 and this standard. General format configuration ROM is a self-descriptive structure as illustrated below. The bus information block and root directory are at fixed locations; all other directories and leaves are addressed by entries in their parent directory.



Figure 33 - Configuration ROM hierarchy

The figure above shows the potential of the general ROM format to accommodate a diversity of directory and leaf entries in a tree structure. In practice a target need implement only a portion of the entries shown above.

### 7.1 Power reset initialization

During the initialization process that follows a power reset a target may not be able to respond to Serial Bus request subactions addressed to parts of configuration ROM. When the target has insufficient information to make more than the first quadlet of configuration ROM accessible, it shall return a data value of zero in the response to any read request addressed to FFFF F000 0400<sub>16</sub> or acknowledge the request subaction with *ack\_tardy*, as specified by draft standard IEEE P1394a. Until the initialization process completes, responses to requests addressed to other parts of configuration are unspecified.

Targets shall complete initialization within five seconds of a power reset. Once power reset initialization completes, the target shall make all mandatory configuration ROM entries available. The target should not initiate a Serial Bus reset solely as a consequence of the completion of power reset initialization.

Optional configuration ROM information, such as textual descriptor leaves that identify the target vendor and model, may not be available when power reset initialization completes. The target may add this information to configuration ROM as it becomes available and may initiate a Serial Bus reset to alert other nodes to the changed configuration ROM. The target should initiate a Serial Bus reset if there is no expectation that other nodes would otherwise become aware of changed configuration ROM.

### 7.2 Bus information block

All targets shall implement a bus information block at a base address of FFFF F000 0404<sub>16</sub>. For convenience of reference, the format of the bus information block defined by IEEE Std 1394-1995 is reproduced below. The current version of the referenced standard or its supplements shall be consulted for the most recent information.



Figure 34 - Bus information block format

The first quadlet contains the string "1394" in ASCII characters.

The irmc bit (abbreviated as m in the figure above) shall be one if the node is isochronous resource manager capable; otherwise, the irmc value shall be zero.

The cmc bit (abbreviated as c in the figure above) shall be one if the node is cycle master capable; otherwise, this value shall be zero.

The *isc* bit (abbreviated as *i* in the figure above) shall be one if the node supports isochronous operations; otherwise, this value shall be zero.

The *bmc* bit (abbreviated as *b* in the figure above) shall be one if the node is bus manager capable; otherwise, this value shall be zero.

The cyc\_clk\_acc field specifies the node's cycle master clock accuracy in parts per million. If the cmc bit is one, the value in this field shall be between zero and 100. If the cmc bit is zero, this field shall be all ones.

The *max\_rec* field defines the maximum data payload size that the target supports. The data payload size applies to block write requests addressed to the target and to block read responses transmitted by the target. The maximum data payload is equal to  $2^{max_rec+1}$  bytes. The *max\_rec* field does not place any limits on the maximum payload size of block write requests or block read responses that the target may transmit or receive, respectively.

The *node\_vendor\_ID* field shall be uniquely assigned by the IEEE/RAC, as specified by ISO/IEC 13213:1994. Unique identifiers for a company or organization may be obtained from:

Institute of Electrical and Electronic Engineers, Inc. Registration Authority Committee 445 Hoes Lane Piscataway, NJ 08855-1331

The *chip\_ID\_hi* and *chip\_ID\_lo* fields are concatenated to form a 40-bit chip ID value. The vendor specified by *node\_vendor\_ID* shall administer the chip ID values. When appended to the *node\_vendor\_ID* value, these shall form a unique 64-bit value called the EUI-64 (Extended Unique Identifier, 64 bits). The EUI-64 is also referred to as the node unique ID. Because physical addresses on Serial Bus may change after a bus reset, this unique identifier is the only reliable method of node identification.

## 7.3 Root directory

Configuration ROM for targets shall contain a root directory. The root directory immediately follows the bus information block and has a base address of FFFF F000 0414<sub>16</sub>. The root directory shall contain Module\_Vendor\_ID and Node\_Capabilities entries.

The root directory shall also contain at least one Unit\_Directory entry that specifies the location of a unit directory whose format is specified by this standard.

### 7.3.1 Module Vendor ID entry

The Module\_Vendor\_ID entry is an immediate entry in the root directory that provides the company ID of the vendor that manufactured the module. Figure 35 shows the format of this entry.



Figure 35 - Module\_Vendor\_ID entry format

03<sub>16</sub> is the concatenation of key\_type and key\_value for the Module\_Vendor\_ID entry.

The IEEE/RAC uniquely assigns the *module\_vendor\_ID* to each module vendor, as specified by ISO/IEC 13213:1994. There is no requirement that the values of *module\_vendor\_ID* and *node\_vendor\_ID* be equal.

NOTE – A recommended convention to provide vendor identification in displayable form is to immediately follow the Module\_Vendor\_ID entry with a textual descriptor leaf entry. This associates an ASCII string with the module vendor. See ISO/IEC 13213:1994 for the specification of textual descriptor leaves; examples are given in Annex D.

## 7.3.2 Node\_Capabilities entry

The Node\_Capabilities entry is an immediate entry in the root directory that describes node capabilities. Figure 36 shows the format of this entry.



Figure 36 - Node\_Capabilities entry format

0C<sub>16</sub> is the concatenation of key type and key value for the Node Capabilities entry.

The *node\_capabilities* field contains subfields, specified by ISO/IEC 13213:1994. Targets shall implement the SPLIT\_TIMEOUT register, the 64-bit fixed addressing scheme, the STATE\_CLEAR.*lost* bit and the STATE\_CLEAR.*dreq* bit and indicate this by setting the *spt*, *64*, *fix*, *lst* and *drq* bits to one. If no other *node\_capabilities* bits are one this results in a value of 00 83C0<sub>16</sub>.

## 7.3.3 Unit Directory entry

The Unit\_Directory entry is a directory entry in the root directory that describes the location of a unit directory within configuration ROM. There may be more than one unit directory; each unit directory shall be located by a separate Unit\_Directory entry. Figure 37 shows the format of this entry.

| most significant | least significant |
|------------------|-------------------|
| D1 <sub>16</sub> | indirect_offset   |
|                  |                   |

Figure 37 - Unit\_Directory entry format

D1<sub>16</sub> is the concatenation of *key\_type* and *key\_value* for the Unit\_Directory entry.

The *indirect\_offset* field specifies the number of quadlets from the address of the Unit\_Directory entry to the address of the unit directory within configuration ROM.

## 7.4 Unit directory

Configuration ROM for targets shall contain at least one unit directory in the format specified by this standard. The unit directory shall contain Unit\_Spec\_ID and Unit\_SW\_Version entries, as specified by ISO/IEC 13213:1994, and a Management\_Agent entry, as specified by this standard.

Targets shall implement at least one logical unit, logical unit zero. Additional logical units may be implemented. A logical unit is described by entries in the unit directory or by entries in a logical unit directory dependent upon the unit directory or by entries taken in combination from both places. The properties of logical units are established by Command\_Set\_Spec\_ID, Command\_Set, Command\_Set\_Revision and Unit\_Characteristics entries; an instance of a specific logical unit is established by a Logical Unit Number entry.

The unit directory may also contain a Unit\_Unique\_ID entry.

## 7.4.1 Unit\_Spec\_ID entry

The Unit\_Spec\_ID entry is an immediate entry in the unit directory that specifies the organization responsible for the architectural definition of the target. Figure 38 shows the format of this entry.

| most significant | least significant     |
|------------------|-----------------------|
| 12 <sub>16</sub> | 00 609E <sub>16</sub> |
|                  |                       |

Figure 38 – Unit\_Spec\_ID entry format

12<sub>16</sub> is the concatenation of *key\_type* and *key\_value* for the Unit\_Spec\_ID entry.

00 609E<sub>16</sub> is the *unit\_spec\_ID* obtained by NCITS from the IEEE/RAC. The value indicates that the NCITS Secretariat and its Technical Committee T10 are responsible for the maintenance of this standard.

## 7.4.2 Unit\_SW\_Version entry

The Unit\_SW\_Version entry is an immediate entry in the unit directory that, in combination with the unit spec ID, specifies the software interface of the target. Figure 39 shows the format of this entry.



Figure 39 – Unit SW Version entry format

13<sub>16</sub> is the concatenation of *key\_type* and *key\_value* for the Unit\_SW\_Version entry.

01 0483<sub>16</sub> is the *unit\_sw\_version* value that indicates that the target conforms to this standard.

## 7.4.3 Command\_Set\_Spec\_ID entry

The Command\_Set\_Spec\_ID entry is an immediate entry that, when present in the unit directory, specifies the organization responsible for the command set definition for the target. Figure 40 shows the format of this entry.



Figure 40 - Command\_Set\_Spec\_ID entry format

38<sub>16</sub> is the concatenation of key\_type and key\_value for the Command\_Set\_Spec\_ID entry.

The *command\_set\_spec\_ID* is an organizationally unique identifier obtained from the IEEE/RAC. The organization to which this 24-bit identifier has been granted is responsible for the definition of the command set implemented by the target.

## 7.4.4 Command\_Set entry

The Command\_Set entry is an immediate entry that, when present in the unit directory, in combination with the *command\_set\_spec\_ID* specifies the command set implemented by the target. Figure 41 shows the format of this entry.

| most significant | least significant |
|------------------|-------------------|
| 39 <sub>16</sub> | command_set       |
| I                |                   |

Figure 41 – Command\_Set entry format

39<sub>16</sub> is the concatenation of *key\_type* and *key\_value* for the Command\_Set entry.

The value of command\_set shall be specified by the owner of command\_set\_spec\_ID.

# 7.4.5 Command\_Set\_Revision entry

The Command\_Set\_Revision entry is an immediate entry that, when present in the unit directory, specifies the revision level of the command set implemented by the target. Figure 42 shows the format of this entry.



Figure 42 – Command\_Set\_Revision entry format

3B<sub>16</sub> is the concatenation of key\_type and key\_value for the Command\_Set\_Revision entry.

The value of command\_set\_revision shall be specified by the owner of command\_set\_spec\_ID.

### 7.4.6 Firmware\_Revision entry

The Firmware\_Revision entry is an immediate entry that, when present in the unit directory, specifies the firmware revision level implemented by the target. Figure 43 shows the format of this entry.



Figure 43 - Firmware\_Revision entry format

3C<sub>16</sub> is the concatenation of key\_type and key\_value for the Firmware\_Revision entry.

The value of firmware\_revision shall be specified by the manufacturer of the target.

## 7.4.7 Management\_Agent entry

The Management\_Agent entry is an immediate entry in the unit directory that specifies the base address of the target's MANAGEMENT AGENT register. Figure 44 shows the format of this entry.



Figure 44 - Management Agent entry format

54<sub>16</sub> is the concatenation of key\_type and key\_value for the Management\_Agent entry.

The *csr\_offset* field shall contain the offset, in quadlets, from the base address of initial register space, FFFF F000 0000<sub>16</sub>, to the base address of the MANAGEMENT\_AGENT register for the target. All target CSR's shall be located at or above address FFFF F001 0000<sub>16</sub>; therefore the value of *csr\_offset* shall not be less than 4000<sub>16</sub>.

NOTE – If a device implements additional control and status registers that are dependent upon the device class, it is recommended that these registers be placed at one of two locations within the device's address space. If the additional register(s) pertain to a logical unit, the recommended locations are at offset 20<sub>16</sub> and above following the base address of the logical unit's command block agent registers. Additional register(s) that are associated with the device, and not a particular logical unit, may be located immediately after the MANAGEMENT\_AGENT register. If this convention is followed, there is no necessity for additional configuration ROM entries to describe the location of device-dependent registers.

### 7.4.8 Unit Characteristics entry

The Unit\_Characteristics entry is an immediate entry in the unit directory which specifies characteristics of the target implementation. Figure 45 shows the format of this entry.



Figure 45 – Unit\_Characteristics entry format

3A<sub>16</sub> is the concatenation of key\_type and key\_value for the Unit\_Characteristics entry.

The *mgt\_ORB\_timeout* field shall specify, in units of 500 milliseconds, the maximum time an initiator shall allow for a target to store a status block in response to a management ORB. The time-out commences when the initiator receives either *ack\_complete* or *resp\_complete* from the target in response to the block write of the management ORB address to the MANAGEMENT\_AGENT register.

The *ORB\_size* field shall specify, in quadlets, the fetch size used by the target to obtain ORB's from initiator memory. The initiator shall allocate, on a quadlet aligned boundary, at least this much memory for each ORB signaled to the target.

## 7.4.9 Reconnect\_Timeout entry

The Reconnect\_Timeout entry is an optional entry in the unit directory that describes the maximum reconnect timeout supported by a logical unit. Figure 46 shows the format of this entry.



Figure 46 - Reconnect\_Timeout entry format

3D<sub>16</sub> is the concatenation of key\_type and key\_value for the Reconnect\_Timeout entry.

The max\_reconnect\_hold field specifies the maximum value of reconnect\_hold that the target may return in login response data (see 5.1.3.1). If this entry is not present in configuration ROM either the target does not include reconnect\_hold in login response data or the value returned is always zero.

## 7.4.10 Logical\_Unit\_Directory entry

The Logical\_Unit\_Directory entry is an optional directory entry in the unit directory that describes the location of the logical unit directory within configuration ROM. Figure 47 shows the format of this entry.



Figure 47 - Logical Unit Directory entry format

D4<sub>16</sub> is the concatenation of key\_type and key\_value for the Logical\_Unit\_Directory entry.

The *indirect\_offset* field specifies the number of quadlets from the address of the Logical\_Unit\_Directory entry to the address of the logical unit directory within configuration ROM.

#### 7.4.11 Logical Unit Number entry

The Logical\_Unit\_Number entry is an immediate entry that, when present in the unit directory, specifies the characteristics, peripheral device type and logical unit number of a logical unit implemented by the target. Figure 48 shows the format of this entry.



Figure 48 - Logical\_Unit\_Number entry format

14<sub>16</sub> is the concatenation of key\_type and key\_value for the Logical\_Unit\_Number entry.

The *ordered* bit (abbreviated as *o* in the figure above) specifies the manner in which the logical unit executes tasks signaled to the command block agent. If the logical unit executes and reports completion status without any ordering constraints, the *ordered* bit shall be zero. Otherwise, if the logical unit both executes all tasks in order and reports their completion status in the same order, the *ordered* bit shall be one

The *device\_type* field indicates the peripheral device type implemented by the logical unit. This field shall contain a value specified by the table below.

| Value                | Peripheral device type                                                                                 |
|----------------------|--------------------------------------------------------------------------------------------------------|
| 0 – 1E <sub>16</sub> | The meaning of device_type is command set-dependent                                                    |
| 1F <sub>16</sub>     | Unknown device type; command set-dependent means are necessary to determine the peripheral device type |

The *lun* field shall identify the logical unit to which the information in the Logical\_Unit\_Number entry applies.

### 7.4.12 Unit\_Unique\_ID entry

The Unit\_Unique\_ID entry is an optional leaf entry in the unit directory that describes the location of the unit unique ID leaf within configuration ROM. If a vendor implements a device with multiple Serial Bus access paths, *i.e.*, multiple links to Serial Bus each of which receives a distinct *node\_ID* as the result of Serial Bus initialization or bus enumeration, the Unit\_Unique\_ID entry shall be implemented. Figure 49 shows the format of this entry.

| <u>r</u> | <u>nost</u>      | sigi | nitic | <u>ant</u> |  |  |  |  |  |  |  |  |     |     |    |     |     |   |   |  | lea | <u>st s</u> | igni | <u>ficant</u> |
|----------|------------------|------|-------|------------|--|--|--|--|--|--|--|--|-----|-----|----|-----|-----|---|---|--|-----|-------------|------|---------------|
|          | 8D <sub>16</sub> |      |       |            |  |  |  |  |  |  |  |  | ind | ire | ct | off | set | t |   |  |     |             |      |               |
| L        | 0210             |      |       |            |  |  |  |  |  |  |  |  |     |     |    |     |     |   | 1 |  |     |             |      | 1             |

Figure 49 - Unit\_Unique\_ID entry format

8D<sub>16</sub> is the concatenation of key type and key value for the Unit Unique ID entry.

The *indirect\_offset* field specifies the number of quadlets from the address of the Unit\_Unique\_ID entry to the address of the unit unique ID leaf within configuration ROM.

### 7.5 Logical unit directory

The logical unit directory provides one of two methods by which a logical unit implemented by the target may be described (the other is a Logical\_Unit\_Number entry in the unit directory, already described in 7.4.11). The entries permitted in a logical unit directory are summarized in the table below.

| Entry                | Required  |
|----------------------|-----------|
| Command_Set_Spec_ID  | Optional  |
| Command_Set          | Optional  |
| Command_Set_Revision | Optional  |
| Logical_Unit_Number  | Mandatory |

## 7.5.1 Command\_Set\_Spec\_ID entry

The Command\_Set\_Spec\_ID entry is an immediate entry that, when present in a logical unit directory, specifies the organization responsible for the command set definition for the logical unit. If there is no Command\_Set\_Spec\_ID entry in the logical unit directory, the Command\_Set\_Spec\_ID entry in the unit directory shall apply; otherwise the entry in the logical unit directory shall take precedence. Figure 40 shows the format of this entry; the fields are defined in 7.4.3.

### 7.5.2 Command\_Set entry

The Command\_Set entry is an immediate entry that, when present in a logical unit directory and in combination with the *command\_set\_spec\_ID*, specifies the command set implemented by the logical unit. If there is no Command\_Set entry in the logical unit directory, the Command\_Set entry in the unit directory shall apply; otherwise the entry in the logical unit directory shall take precedence. Figure 41 shows the format of this entry; the fields are defined in 7.4.4.

## 7.5.3 Command\_Set\_Revision entry

The Command\_Set\_Revision entry is an immediate entry that, when present in a logical unit directory, specifies the revision level of the command set implemented by the logical unit. If there is no Command\_Set\_Revision entry in the logical unit directory, the Command\_Set\_Revision entry in the unit directory shall apply; otherwise the entry in the logical unit directory shall take precedence. Figure 42 shows the format of this entry; the fields are defined in 7.4.5.

## 7.5.4 Logical\_Unit\_Number entry

The Logical\_Unit\_Number entry is an immediate entry in a logical unit directory that specifies peripheral device type and logical unit number of the logical unit implementation. Figure 48 shows the format of this entry; the fields are defined in 7.4.11.

### 7.6 Unit unique ID leaf

Although the node unique ID (EUI-64) present in the bus information block is sufficient to uniquely identify nodes attached to Serial Bus, it is insufficient to identify a target when a vendor implements a device with multiple Serial Bus node connections. In this case initiator software requires information by which a particular target may be uniquely identified, regardless of the Serial Bus access path used. The figure below shows the format of the unit unique ID leaf.



Figure 50 – Unit unique ID leaf format

The first quadlet of the unit unique leaf shall contain the number of following quadlets in the leaf and a CRC calculated for those quadlets, as specified by ISO/IEC 13213:1994.

The *unit\_vendor\_ID* value shall be uniquely assigned by the IEEE/RAC, as specified by ISO/IEC 13213:1994.

The *unit\_ID\_hi* and *unit\_ID\_lo* fields are concatenated to form a 40-bit unit ID value. The vendor specified by *unit\_vendor\_ID* shall administer the unit ID values. When appended to the *unit\_vendor\_ID* value, these shall form a unique 64-bit value referred to as the unit unique ID.

As a consequence of the implementation of multiple Serial Bus nodes for the same unit, there is configuration ROM accessible for each node. Parts of these configuration ROM's shall differ from each other, e.g., the node unique ID in the bus information block, but the unit unique ID shall be the same regardless of which node is used to access the information.

### 8 Access

Before an initiator may signal commands to a logical unit or task management requests to a target, access privileges shall first be granted by the target. The criteria for the grant of access may include resource availability or other target requirements. This section specifies the target facilities that support access control and the methods by which an initiator requests access to a logical unit and eventually relinquishes access when it is no longer required.

### 8.1 Access protocols

Targets shall implement a logical unit reservation protocol which may be used to guarantee single initiator access to the logical unit and to preserve that initiator's access rights across a Serial Bus reset. Targets may optionally implement the extensions to the logical unit reservation protocol specified by Annex C, which support both passwords and persistent reservations. Neither of these mechanisms preclude additional, command set-dependent methods that control access to a target.

In order to support the logical unit reservation protocol, a target shall implement resources to manage one or more logins from initiators. These resources are described below and are used in the specification of target actions in response to login requests signaled by an initiator to the target's management agent:

- The target implements a set of one or more login\_descriptors that are used to hold context for logins. The context of a login stored in a login\_descriptor consists of the lun, the login\_owner\_ID, the login\_owner\_EUI\_64, the status\_FIFO address, an exclusive variable, the base addresses of the fetch agent CSR's, the login\_ID to be used by the initiator to identify the login and the reconnect\_hold period guaranteed by the target —these last three are returned to the initiator in the login\_response data.
- The login\_owner\_ID is the 16-bit node ID of the current owner of a login. Upon either a Serial Bus reset or a power reset, the login\_owner\_ID for all login\_descriptors shall be reset to all ones. The target shall use the login\_owner\_ID to qualify all write requests addressed to the login\_descriptor fetch agent CSR's.
- The login\_owner\_EUI\_64 is the unique 64-bit identifier of the current owner of a login. Upon a power reset, the login\_owner\_EUI\_64 for all login\_descriptors shall be reset to all ones. Upon a Serial Bus reset, the login\_owner\_EUI\_64 persists for reconnect\_hold + 1 seconds and shall then be reset to all ones unless it has been reestablished.

A login\_descriptor is considered free if both its login\_owner\_ID and login\_owner\_EUI\_64 are all ones. The resources of this login\_descriptor may be allocated to any initiator that successfully completes a login request. If a login\_descriptor's login\_owner\_ID is all ones but its login\_owner\_EUI\_64 holds a valid EUI-64, the login\_descriptor is reserved—the initiator identified by login\_owner\_EUI\_64 may reestablish the login. Active login\_descriptors are those whose login\_owner\_ID and login\_owner\_EUI\_64 are both valid; the initiator that owns the login may signal requests to the fetch agent(s) associated with the login\_descriptor.

#### 8.2 Login

Before an initiator may signal any other requests to a target it shall first perform a login. The login request, whose format is specified in 5.1.3.1, shall be signaled to the target's MANAGEMENT\_AGENT register by means of an 8-byte block write transaction that specifies the Serial Bus address of the login request. The address of the management agent shall be obtained from configuration ROM.

The speed at which the block write request to the MANAGEMENT\_AGENT register is received shall determine the speed used by the target for all subsequent requests to read the initiator's configuration

ROM, fetch ORB's from initiator memory or store status at the initiator's *status\_FIFO*. Command block ORB's separately specify the speed for requests addressed to the data buffer or page table.

The login ORB shall specify the *lun* of the logical unit for which the initiator desires access.

The target shall perform the following steps (in any order) to validate a login request:

- The target shall read the initiator's unique ID, EUI-64, from the bus information block by means of two quadlet read transactions. The *source\_ID* from the write transaction used to signal the login ORB to the target's MANAGEMENT\_AGENT register shall be used as the *destination\_ID* in the quadlet read transactions;
  - The target shall determine whether or not the initiator already owns a login by comparing the EUI-64 just obtained against the *login\_owner\_EUI\_64* for all *login\_descriptors*. If the initiator is currently logged-in to the same logical unit, the login request shall be rejected with an *sbp\_status* of access denied;
- If the exclusive bit is set in the login ORB and there are any active login\_descriptors for the logical
  unit, the target shall reject the login request with an sbp\_status of access denied;
- If an active login\_descriptor with the exclusive attribute exists for the lun specified in the login ORB, the target shall reject the login request with an sbp\_status of access denied; else
- The target shall determine if a free login\_descriptor is available and, if none are available, reject the login request with an sbp\_status of resources unavailable.

Once the above conditions have been met and a *login\_descriptor* allocated, the initiator's *source\_ID* is stored in *login\_owner\_ID*, the initiator's EUI-64 is stored in *login\_owner\_EUI\_64*, the *lun* and *status\_FIFO* fields from the login ORB are stored in the *login\_descriptor*, the *exclusive* variable in the *login\_descriptor* is set to the value of the *exclusive* bit from the login ORB and the address of the fetch agent and the *reconnect\_hold* value chosen by the target are stored in the *login\_descriptor*. Lastly the target assigns a unique *login\_ID* to this login and stores it in the *login\_descriptor*.

If the target is able to satisfy the login request, it shall return a login response as specified in 5.1.3.1. A critical component of a login response returned to the initiator is the base address of the target agent that the initiator shall use to signal any subsequent requests to the target for the indicated *login ID*.

## 8.3 Reconnection

Upon a Serial Bus reset, the target shall abort all task sets for all command block agents created as the result of login request(s).

For each login, the target shall retain, for at least  $reconnect\_hold + 1$  seconds subsequent to a bus reset, sufficient information to permit an initiator to reconnect its login. After this time, but within  $reconnect\_hold + 2$  seconds, the target shall perform an implicit logout for each login ID that has not been successfully reconnected to its original initiator. The  $reconnect\_hold$  parameter is communicated from the target to the initiator as part of the login response data.

After a Serial Bus reset, an initiator should not signal requests for an otherwise valid login until it first performs a reconnect. The reconnect request, whose format is specified in 5.1.3.3, shall be signaled to the target's MANAGEMENT\_AGENT register by means of an 8-byte block write transaction that specifies the Serial Bus address of the reconnect ORB. The address of the management agent is that previously obtained by the initiator from the target's configuration ROM.

The speed at which the block write request to the MANAGEMENT\_AGENT register is received shall determine the speed used by the target for all subsequent requests to read the initiator's configuration

ROM, fetch ORB's from initiator memory or store status at the initiator's *status\_FIFO*. This replaces the speed most recently obtained from the prior login or reconnect request.

The target shall perform the following to validate a reconnect request:

The target shall read the initiator's unique ID, EUI-64, from the bus information block by means of two quadlet read transactions. The source\_ID from the write transaction used to signal the reconnect ORB to the target's MANAGEMENT\_AGENT register shall be used as the destination\_ID in the quadlet read transactions;

The target shall determine whether or not the *login\_ID* is valid by comparing the just obtained EUI-64 against the *login\_owner\_EUI\_64* for the *login\_descriptor* identified by *login\_ID*;

If the *login\_ID* is valid, the target shall update *login\_owner\_ID* in the referenced *login\_descriptor* with the initiator's *source\_ID*.

Upon successful completion of a reconnect request, the fetch agent associated with *login\_ID* shall be in the reset state. No *login\_response* data is stored for a reconnect request; the completion status is indicated by the status block stored at the *status\_FIFO* address.

# 8.4 Logout

When an initiator no longer requires access to a target's resources, it shall signal a logout request to the management agent. The login resources to be released shall be identified by <code>login\_ID</code> in the logout ORB. A target shall reject a logout request if <code>login\_ID</code> does not match that of any active <code>login\_descriptor</code> or if the <code>source\_ID</code> of the write request used to signal the logout ORB to the <code>MANAGEMENT\_AGENT</code> register is not equal to the <code>source\_ID</code> of the matching <code>login\_descriptor</code>. Upon successful completion of a logout request, all resources allocated to the initiator are free once again and may be used by the target to satisfy subsequent login requests.

#### 9 Command execution

This section describes the procedures used by an initiator to request command execution by a target. As described in the model, requests are specified by data structures in system memory that are subsequently fetched by the target. While a target executes a request, it is responsible for any data transfer associated with the request. Once a request completes, successfully or in error, a status block is stored in system memory by the target. The data structures are defined in section 5; the initiator procedures for the use of these request and status blocks are described in the clauses that follow

## 9.1 Requests and request lists

Management requests (which include login and logout requests) are signaled to the target agent by means of a Serial Bus block write request that specifies the address of the management ORB. The management agent becomes busy while executing a request and refuses subsequent Serial Bus requests with *ack\_conflict\_error* or *resp\_conflict\_error* until the current transaction is completed. The management agent does not require any initialization procedures.

The target's command block agents are characterized as fetch agents since they manage linked lists of requests in system memory and are responsible to fetch the ORB's. For command block ORB's, the initiator produces requests and the target consumes them. These processes are asynchronous and independent of each other. Target efficiency is improved if the target can be kept occupied with an ample working set of requests. To this end, the initiator is permitted to arrange ORB's in linked lists and to dynamically append new requests to the lists while the target remains active.

Each command block ORB contains an address pointer, <code>next\_ORB</code>, which shall either be a null pointer or point to another ORB. A linked list of ORB's, previously illustrated by Figure 6, implicitly orders the ORB's—the fact that the ORB's are in order permits the target to execute them in order (or not) according to its device-dependent characteristics.

The target is responsible to fetch ORB's from system memory, as described in more detail in 9.1.4. The remainder of this clause describes what the initiator shall do to:

- initialize a target fetch agent;
- dynamically append new requests to an active list and notify a target fetch agent of the new requests; and
- notify a target fetch agent of a single new request.

### 9.1.1 Fetch agent initialization (informative)

After successful completion of a login procedure and the return of the base address of the fetch agent CSR's, the initiator may initialize the fetch agent as follows:

- a) The initiator allocates space for a dummy ORB and initializes it *per* the format described in 5.1.1. Although only the *next\_ORB* field, *notify* bit and the *rq\_fmt* field are significant within a dummy ORB, the initiator allocates at least the minimum ORB size specified by the target's configuration ROM. The initiator sets the *next\_ORB* field to the null pointer value;
- b) The initiator resets the target fetch agent by a quadlet write to the fetch agent's AGENT\_RESET register;
- c) The initiator writes the address of the dummy ORB to the fetch agent's ORB\_POINTER register by means of an 8-byte block write request. In the example in Figure 51, this is the value 0000 0000 8004 00C0<sub>16</sub>. This causes the fetch agent to transition to the ACTIVE state.

The figure below illustrates the result of these actions:



Figure 51 - Fetch agent initialization with a dummy ORB

When the fetch agent transitions to the active state as a result of the write to the ORB\_POINTER register, it uses the value to fetch the dummy ORB (as target resources permit). The dummy ORB, by definition, completes immediately and the target fetch agent stores a status block for the request. However, the null pointer in the *next\_ORB* field of the dummy ORB causes the fetch agent to transition to the suspended state. The ORB\_POINTER register still points to the dummy ORB and the initiator may subsequently append additional requests, as described in 9.1.2.

NOTE – Initialization does not require that the first command block signaled to a fetch agent be a dummy ORB nor that the list contain only one ORB. A linked list with more than one command may be used both to initialize the fetch engine and to execute the commands.

#### 9.1.2 Dynamic appends to request lists (informative)

Once a target fetch agent has been initialized and made active as described above, it is possible for the initiator to append new requests to the linked list while the fetch agent remains active. Assume that the initiator intends to add three new requests previously illustrated by Figure 6.

An initiator may append new requests to an active request list as follows:

- a) The initiator constructs a linked list of ORB's in system memory, as illustrated in the example. The next\_ORB field of the last ORB contains a null pointer. The next\_ORB fields of all other ORB's contain a valid pointer to a subsequent ORB;
- b) The initiator updates the *next\_ORB* field of what had been the last ORB, in this example the dummy ORB in Figure 51, with the address of the first request in the new request list, in this example 0000 0000 8000 0000<sub>16</sub>; and
- c) Lastly, the initiator transmits a quadlet write request, with any data value, to the fetch agent's DOORBELL register.

The final step informs the target that address pointers in the request list have been updated by the initiator. If the target fetch agent had not encountered a null pointer, the activation of the doorbell is redundant. However, if the target fetch agent is already suspended at the time <code>next\_ORB</code> is updated, the activation of the doorbell is essential to reactivate the fetch agent. In this latter case, it is necessary for the target fetch agent to refetch all or part of the ORB referenced by the ORB\_POINTER register from system memory in order to ascertain if a previously null pointer contains a valid address of an ORB.

NOTE – If the initiator has knowledge that the fetch agent is in the suspended state, the algorithm described above may be modified to write the address of the new ORB to the ORB\_POINTER register in place of the write to the DOORBELL register. This has the virtue of avoiding a refetch of the <code>next\_ORB</code> field from the ORB at which the fetch agent is suspended, but would produce unpredictable results if the fetch agent were not in the suspended state.

## 9.1.3 Fetch agent use by the BIOS (informative)

The BIOS, or any similar initiator application that executes in a single-threaded environment, has little need of the target fetch agent's capabilities to manage multiple outstanding requests. The BIOS may use a simpler procedure than that described in 9.1.2 to signal requests to the target. Subsequent to initialization of the target fetch agent by means of a write to the AGENT\_RESET register, the BIOS may signal one request at a time to the target as follows:

- a) The BIOS allocates space for the request in an ORB and initializes it according to the ORB format. The *next\_ORB* field contains a null pointer;
- b) The BIOS signals the request to the target agent by writing the address of the ORB to the ORB\_POINTER register in an 8-byte block write transaction. This causes the target agent to transition to the ACTIVE state and to execute the request; and
- c) Subsequent to the return of a status block to the *status\_FIFO* address specified when the login was performed, the BIOS may signal additional requests by repeating this procedure.

The performance improvements yielded by the above procedure (which are accomplished by the elimination of a read transaction to fetch an ORB) are minor; the principal benefit to the BIOS is code simplification.

## 9.1.4 Fetch agent state machine

The operations of a target fetch agent are specified by the figure below. The state of a fetch agent is visible in the context displayed by the AGENT\_STATE and ORB\_POINTER registers described in 6.4. The state machine diagram and accompanying text explicitly specify the conditions for transition from one state to another and the actions taken within states.

The target shall qualify all writes to fetch agent CSR's by the *source\_ID* of the currently logged-in initiator. A write to a fetch agent CSR by any other Serial Bus node shall be rejected by the target by one of the following methods:

- an acknowledgment of ack type error,
- an acknowledgment of ack\_complete (although the write is ignored); or
- an acknowledgment of ack\_pending. When the target subsequently responds, the response code shall be resp\_type\_error.

The recommended target action is to indicate a type error, either by an acknowledgment of ack\_type\_error or an acknowledgment of ack\_pending followed by resp\_type\_error.



Figure 52 - Fetch agent state machine

**Transition Any:F0a.** A power reset shall cause the fetch agent to transition to the RESET state from any other state. The AGENT\_STATE and ORB\_POINTER registers (that control and make visible the operations of the fetch agent) shall be reset to zeros.

**Transition Any:F0b.** A quadlet write request by the initiator to the AGENT\_RESET register shall cause the fetch agent to transition to state F0 from any other state. The fetch agent shall zero the AGENT\_STATE and ORB\_POINTER registers before the transition to state F0. Transaction label(s) for outstanding request subaction(s) shall not be reused until either the corresponding response subaction completes or a split time-out expires; in the former case, the response data shall be discarded.

**State F0: Reset.** Upon entry to this state, the *st* field in the AGENT\_STATE register shall be set to RESET. The fetch agent is inactive and available to be initialized by an initiator.

**Transition F0:F1.** An 8-byte block write of a valid *ORB\_offset* to the ORB\_POINTER register shall update the register and cause the fetch agent to transition to state F1. The target shall confirm the block write request with a response subaction of COMPLETE.

NOTE – When the fetch agent is reset, it is not necessary to write to the DOORBELL register when a transition is made to the ACTIVE state.

**State F1: Active.** Upon entry to state F1, the *st* field in the AGENT\_STATE register shall be set to ACTIVE. In this state, the fetch agent may use the address information in the ORB\_POINTER register to fetch ORB's from the initiator as resources permit.

**Transition F1:F2.** The availability of target resources is an implementation-dependent decision. Typically, the resources might be space in device memory to hold an image of the ORB while the command is scheduled for execution and subsequently completed. In any case, the fetch agent clears the *doorbell* variable to zero and then issues a block read request to obtain the ORB from system memory.

**State F2: Wait for ORB fetch.** The fetch agent is suspended and awaiting a read response for a block read directed to the address contained in the ORB\_POINTER register.

**Transition F2:F3.** Subsequent to a block read request, issued as described above, the fetch agent may accept a block read response that contains either the <code>next\_ORB</code> data or an entire ORB intended for execution by the device server. If a read response is received whose <code>source\_ID</code>, <code>destination\_ID</code> and <code>tl</code> fields match the <code>destination\_ID</code>, <code>source\_ID</code> and <code>tl</code> fields, respectively, of the read request, the fetch agent shall copy the <code>next\_ORB</code> field from the response data to the <code>next\_ORB</code> variable before making the transition to state F3. When the response data contains an entire ORB not yet in the device server's working set, the fetch agent shall make the ORB available to the device server for execution.

**State F3:** Verify *next\_ORB*. The *next\_ORB* variable contains information about a subsequent ORB that may be linked in order after the one just fetched. As described in 5.1, the *next\_ORB* pointer encodes the address of the next ORB. The actions of this state determine whether or not the *next\_ORB* pointer is null.

**Transition F3:F1.** If the *next\_ORB* variable does not indicate a null pointer the fetch agent shall update the ORB POINTER register with the value of *next\_ORB*.

**Transition F3:F4.** The fetch agent shall transition to a suspended state, F4, if *next\_ORB* contains a null pointer. A null pointer is defined in 5.1 and exists if the most significant bit of the variable is one.

**State F4: Wait for doorbell.** The fetch agent is suspended; the ORB\_POINTER register contains the address of the ORB that, at the time state F4 was entered contained a null pointer.

**Transition F4:F1.** If an indication of a write to the ORB\_POINTER register is received, the fetch agent shall clear the *doorbell* variable to zero and confirm the write transaction with a response subaction of COMPLETE. After the confirmation, the fetch agent shall transition to state F1.

**Transition F4:F2.** Whenever the *doorbell* variable is equal to one, the fetch agent shall clear the *doorbell* variable to zero, issue a read request to obtain a fresh copy of the *next\_ORB* field from the ORB whose address is contained in the ORB\_POINTER register and then transition to state F2. The *doorbell* variable is set to one as the result of a quadlet write request of any value to the DOORBELL register, whether the write request is received in this or any other state.

The fetch agent may issue either an 8-byte block read request (to fetch just the *next\_ORB* field) or it may reread the entire ORB. The initiator shall insure that system memory occupied by the ORB remains accessible, as described in 9.3.

**Transition Any:F5.** Upon the detection of any fatal error, the fetch agent shall transition to state F5. Examples of fatal errors include, but are not limited to:

- the failure of the addressed node to acknowledge a read request;
- the failure of the addressed node to respond to a read request (split time-out);
- a busy condition at the addressed node that exceeds the target's busy retry limit;
- a data CRC error in a response subaction.

Some of these errors may be recoverable if retried by the target.

The fetch agent may also be instructed to transition to the dead state as a result of an error in command execution detected by the device server.

**State F5: Dead.** The dead state is a unique state that preserves fetch agent information in the AGENT\_STATE and ORB\_POINTER registers. Writes to any fetch agent register except AGENT\_RESET shall have no effect while in state F5.

#### 9.2 Data transfer

The transfer of data associated with a command is the responsibility of the target. The target shall use Serial Bus read transactions to fetch data from system memory and Serial Bus write transactions to store data in system memory.

The total transfer length may be larger than the maximum data payload that can be accommodated in a single transaction. The target is responsible to manage the size and number of read or write transactions to transfer all the requested data. The target may choose any appropriate size for these data transfer transactions, subject to constraints specified by the ORB.

The target shall issue data transfer requests with a speed equal to that specified by the *spd* field in the ORB. The target shall not issue block read or write requests with a data payload length greater than that specified by the *max\_payload* field in the ORB.

Within the above speed, size and alignment constraints, the target is free to issue the data transfer requests in any order and to retry failed data transfer requests according to vendor-dependent algorithms.

#### 9.3 Completion status

Upon completion of an ORB, the target shall examine the *notify* bit in the ORB to determine whether or not to store a status block. If *notify* is zero, the target may store a status block. Otherwise, if *notify* is one or if the ORB completed with an error condition, the target shall store a status block. The address for the status block is specified by *status\_FIFO*, supplied by the initiator as part of the login request. The status block, previously described in 5.3, contains sufficient information to indicate successful command completion or, in the case of a faulted command, to permit the initiator to select the appropriate error handling strategy.

In all cases, the status FIFO allocated by the initiator shall be accessible to a single Serial Bus block write transaction with any *data\_length* that is a multiple of four and less than or equal to 32 bytes. The target shall store the status block by means of a single block write and shall not attempt any retries if either:

- a) no acknowledge packet is received immediately after the write request; or
- b) subsequent to the receipt of an *ack\_pending* immediately after the write request, no corresponding response packet is received within the split time-out limit.

Other errors, including the link layer busy conditions,  $ack\_data\_error$ ,  $resp\_conflict\_error$  and  $resp\_data\_error$ , may be retried up to a vendor-dependent limit. If no retry is attempted or if the retry limit is exhausted without success, the target fetch agent shall transition to the DEAD state.

The return of completion status indicates to the initiator that the task commenced by the ORB is no longer part of the task set. The status block also specifies whether or not the system memory allocated to the ORB may be released. If the *src* field has a value of zero, the initiator may reuse or deallocate the system memory occupied by an ORB. When *src* has a value of one, the system memory shall not be reused or deallocated until the target stores completion status for some subsequent ORB in the linked list.

NOTE – For targets that support the ordered model of task execution, the return of completion status for an ORB implicitly indicates that all preceding ORB's in the linked list have completed successfully, are no longer part of the task set and that the initiator may reuse or deallocate their system memory.

#### 9.4 Unsolicited status

In addition to status associated with a particular ORB, described in the preceding section, a fetch agent may store unsolicited status at the address specified by *status\_FIFO*. A status block that contains unsolicited status shall be identified by setting the *src* field to a value of two to indicate the unsolicited information is device status (see 5.3).

A fetch agent may store unsolicited status at any time that its *unsolicited status* enabled variable is one. Upon successful completion of the Serial Bus block write transaction used to store the status block, the fetch agent shall zero its *unsolicited status* enabled variable. The initiator may set the fetch agent's *unsolicited status* enabled variable to one by writing any data value to the corresponding UNSOLICITED\_STATUS\_ENABLE register.

NOTE – One use for unsolicited status is to report progress of lengthy operations such as a disk format or tape rewind. Device implementers that use unsolicited status for this purpose should pick an appropriate interval for the reports. Frequent unsolicited status transfers reduce available Serial Bus bandwidth and may increase processing overhead at the initiator without any perceivable benefits.

The action taken by a target when unsolicited status is generated but cannot be stored because the *unsolicited status enable* variable is zero depends upon the nature of the status. If the status is for a unit attention condition, the target shall retain the information with the intent to store it as soon as the *unsolicited status enable* variable is set to one. The unit attention condition shall persist until the corresponding status block is stored at the initiator's *status\_FIFO*. The definition of unit attention conditions is beyond the scope of SBP-2 and is usually the province of the command-set standard for the target. Other status information, that does not constitute a unit attention, may be discarded by the target, queued for future delivery or replace an existing, pending status of the same type. Which of these behaviors is appropriate is determined by the command set standard.

## 10 Task management

The preceding section describes the procedures used by the initiator to signal the target that tasks are to be executed and the procedures by which the target performs data transfer or device control for the tasks and ultimately signals their completion back to the initiator. Section 9 gives no consideration to the larger perspective of how these tasks interact with each other and how the initiator may manage the tasks.

This section defines how individual tasks are collected together as task sets and how both tasks and task sets may be managed by the initiator.

#### 10.1 Task sets

A task set is a collection of tasks, each of which has an associated command in an ORB, that is available to the target for execution. The interactions among these tasks and the ordering relationships, if any, are governed by the task management model implemented by the target.

A task enters the task set when it is linked into an active request list. The extent of a task set includes all the uncompleted ORB's linked into a request list in system memory, not solely the ORB's already fetched by the target (the working set).

## 10.2 Basic task management model

Targets shall support, at a minimum, a basic task management model. Targets may implement other task management models so long as they support all of the features of the basic model. Within the basic model, the following rules apply:

- All tasks within a task set share the same execution characteristics: either they are all reorderable or else they are all ordered;
- The reorderable or ordered execution characteristics of a task set are implicit in the target implementation and are not subject to control by the initiator. Configuration ROM shall specify whether the target may reorder task execution or not;
- All tasks within a task set are uniquely identified by the Serial Bus address of the ORB that initiated the task. This address shall be unique for the life of the task;
- The abort task, abort task set and target reset task management functions, described later in this section, shall be implemented;

An element of choice in the implementation of a task set under the basic model is whether or not the target may reorder task execution. An unordered model is usually appropriate for direct-access devices for which no positional or other context information is inherited from one command to the next. An ordered model may be more appropriate for devices, such as sequential storage, where the outcome of one command affects the next.

The unordered model is characterized by unrestricted reordering of the active tasks. The target may reorder the actual execution sequence of any tasks in a task set in any manner. Unrestricted reordering places the responsibility for the assurance of data integrity on the initiator. If the integrity of data on the device medium could be compromised by unrestricted reordering involving a set of active tasks,  $\{T_0, T_1, T_2, \dots T_N\}$  and a new task T´, the initiator shall wait until  $\{T_0, T_1, T_2, \dots T_N\}$  have completed before appending T´ to an active request list.

The ordered model requires both that tasks shall be executed in order and that completion status shall be returned in order. Because Serial Bus transactions may complete out of order, the target shall single-thread the return of completion status. Once the target has transmitted a Serial Bus block write request to

store completion status in system memory, it shall not attempt to store completion status for any other task in the task set until ack complete or resp complete is received.

#### 10.3 Error conditions

Upon an error condition or fault detected during the execution of any task within a task set, the entire task set shall be cleared as follows:

- a) The target shall halt the operation of the fetch agent associated with the task set by making a transition to the DEAD state:
- b) For all recently completed tasks, the target shall wait until the completion status of each command
  has been successfully stored in system memory or until the implementation-dependent retry
  algorithms have been exhausted in the attempt to store completion status; and
- c) Finally, the target shall return error completion status for the faulted task. The *dead* bit shall be one in the status block.

The return of error status for a faulted task is an indication to the initiator that the task set has been cleared and that any remaining active tasks in the request list have been aborted.

#### 10.4 Task management requests

The clauses that follow describe the use of the *rq\_fmt* field in ORB's and the task management ORB's defined in 5.1.3.5.

#### 10.4.1 Abort task

Abort task is a task management function that permits an initiator to abort a specified task without otherwise affecting the task set or its fetch agent. A modification to the *rq\_fmt* field of the ORB to be aborted is the basic method; in addition, targets may also recognize task management ORB's to abort tasks. All targets shall support abort task.

Because the task to be aborted may not have been fetched by the target when the initiator wishes to abort the task, the following procedure shall be used to abort the task:

- a) The rq\_fmt field shall be set to a value of three in the ORB for the task to be aborted. This field and the next\_ORB field are the only two portions of an ORB that may be modified by the initiator once the ORB is linked into an active request list;
- b) The initiator may construct a management ORB in system memory for the abort task function. The initiator shall set the appropriate values in the *rq\_fmt*, *login\_ID* and *ORB\_offset* fields of the ORB, as described in 5.1.3.5. The *function* field shall be set to ABORT TASK; *ORB\_offset* shall contain the Serial Bus address of the ORB for the task to be aborted. The initiator then signals the abort task management ORB to the management agent.

Mandatory support for abort task requires the target to recognize an  $rq_fmt$  value of three in an ORB and take the actions described below.

- If the ORB to be aborted has already been fetched by the target, the task may be completed by the target without recognition of the abort task request; otherwise
- When the ORB is first fetched, the target shall recognize the rq\_fmt field value of three and shall not
  execute the command. That target shall store completion status for the aborted ORB; the request
  status shall be REQUEST COMPLETE and the sbp\_status field shall indicate dummy ORB
  completed.

A second method to abort task(s) may be available by means of task management ORB's with a *function* of ABORT TASK. Target support for this method of abort task is optional. Targets that implement this method shall store a completion status of REQUEST COMPLETE for the abort task request in the status buffer specified by the ORB.

If the task to be aborted, identified by *ORB\_offset*, is not recognized by the target as part of its working set, one of two conditions may exist: either the ORB has not been fetched or completion status has already been stored. In either case the target is not required to take any immediate action. In the first case, when the ORB is ultimately fetched, the *rq\_fmt* field has a value of three and the target shall not execute the command. The target shall store completion status for the aborted ORB; the request status shall be REQUEST COMPLETE and the *sbp\_status* field shall indicate dummy ORB completed. In the second case, no action whatsoever need be taken by the target.

If the task to be aborted is recognized by the target as part of its working set, the target should attempt to abort the task according to the steps below. Note that timing conditions may exist that prevent targets from aborting the specified task. In particular, if the target has already issued a write request to store completion status for the task to be aborted, the target shall take no other action in response to the abort task request Otherwise, if the target undertakes to abort the task it shall perform the following actions in response to a task management ORB with the ABORT TASK function:

- a) The target should not issue additional data transfer requests for the task;
- b) The target shall wait for response subactions to pending data transfer requests;
- c) So long as none of the target medium, data buffer or status FIFO have been modified as the result of partial execution of the task, the target shall store completion status of REQUEST COMPLETE with an *sbp status* field that indicates dummy ORB completed:
- d) Otherwise, if task execution has commenced and any one of the target medium, data buffer or status FIFO has been modified, then the target shall store completion status of REQUEST COMPLETE with an *sbp\_status* field that indicates request aborted.

Regardless of which abort task methods are supported by the target, the initiator shall not reuse the system memory occupied by the ORB, data buffer or page table of the task to be aborted until completion status is returned for that ORB.

#### 10.4.2 Abort task set

Abort task set is a task management function that permits an initiator to abort all of its tasks within a task set. All targets shall support abort task set.

To abort a task set, the initiator shall construct a management ORB in system memory for the abort task set function. The initiator shall set the appropriate values in the *rq\_fmt* and *login\_ID* fields of the ORB, as described in 5.1.3.5. The *function* field shall be set to ABORT TASK SET.

The initiator shall signal the abort task set ORB to the management agent.

Upon receipt of an abort task set request, the target shall perform the following actions:

- a) The target shall halt the operation of the fetch agent associated with the login\_ID by making a transition to the DEAD state;
- b) The target shall not issue data transfer requests for any task in the task set whose *login\_ID* is equal to that specified in the abort task set request;
- c) The target shall wait for response subactions to pending data transfer requests for any task in the task set whose *login ID* is equal to that specified in the abort task set request;

- d) For all tasks for which command execution is complete and whose <code>login\_ID</code> is equal to that specified in the abort task set request, the target shall wait until the completion status of each command has been successfully stored in system memory or until the implementation-dependent retry algorithms have been exhausted in the attempt to store completion status; and
- e) When all of the above events have completed, the target shall store completion status for the abort task set request in the status buffer provided. The completion status shall indicate REQUEST COMPLETE.

The initiator shall not reuse the system memory occupied by any of the ORB's, data buffers or page tables of the tasks to be aborted until completion status is returned for the abort task set request.

#### 10.4.3 Logical unit reset

Logical unit reset is a task management function that causes a logical unit to perform the actions described below and to create unit attention conditions for all initiators logged-in to the logical unit. Support for logical unit reset is a target option.

To reset a logical unit, the initiator shall construct a management ORB in system memory for the logical unit reset function. The initiator shall set the appropriate values in the *rq\_fmt* and *login\_ID* fields of the ORB, as described in 5.1.3.5. The *function* field shall be set to LOGICAL UNIT RESET.

The initiator shall signal the logical unit reset ORB to the management agent.

Upon receipt of a logical unit reset request, the logical unit shall perform the following actions:

- a) The target shall halt the operation of all of the logical unit's fetch agents by making transitions to the DEAD state;
- b) The target shall not issue data transfer requests for any task in any of the logical unit's task sets:
- c) The target shall create a unit attention condition for all initiators logged-in to the logical unit other than the initiator, identified by *login\_ID*, that signaled the logical unit reset request; and
- d) When all of the above events have completed, the target shall store completion status for the logical unit reset request in the status buffer provided. The completion status shall indicate REQUEST COMPLETE.

The initiator shall not reuse the system memory occupied by any of the affected ORB's, data buffers or page tables of the tasks until completion status is returned for the target reset request.

#### 10.4.4 Target reset

Target reset is a task management function that causes a target to perform the actions described below and to create unit attention conditions for all logged-in initiators. All targets shall support target reset.

To reset a target, the initiator shall construct a management ORB in system memory for the target reset function. The initiator shall set the appropriate values in the  $rq\_fmt$  and  $login\_ID$  fields of the ORB, as described in 5.1.3.5. The function field shall be set to TARGET RESET.

The initiator shall signal the target reset ORB to the management agent.

Upon receipt of a target reset request, the target shall perform the following actions:

- a) The target shall halt the operation of all fetch agents for all logical units by making transitions to the DEAD state;
- b) The target shall not issue data transfer requests for any task in any task set;

- c) The target shall create a unit attention condition for all logged-in initiators other than the initiator, identified by *login ID*, that signaled the target reset request; and
- d) When all of the above events have completed, the target shall store completion status for the target reset request in the status buffer provided. The completion status shall indicate REQUEST COMPLETE.

The initiator shall not reuse the system memory occupied by any of the affected ORB's, data buffers or page tables of the tasks until completion status is returned for the target reset request.

### 10.5 Task management event matrix

Common events that affect the state of target fetch agents and their associated task set(s) are summarized below. Refer to the governing clauses in sections 8 and 9 as well as this section for detailed information.

| Event                                        | AGENT_STATE.st | Task set(s)                                                    |
|----------------------------------------------|----------------|----------------------------------------------------------------|
| Power reset                                  | RESET          | Clear all task sets                                            |
| Command reset (write to RESET_START)         | RESET          | Clear all task sets                                            |
| Bus reset (immediate)                        | RESET          | Clear all task sets                                            |
| Bus reset (after reconnect_hold + 1 seconds) | _              | Logout any initiator that has failed to successfully reconnect |
| Login                                        | _              | _                                                              |
| Reconnect                                    | _              | _                                                              |
| Logout                                       | RESET          | Abort initiator's task set                                     |
| Fetch agent reset (write to AGENT_RESET)     | RESET          | Abort initiator's task set                                     |
| Faulted command<br>(CHECK CONDITION)         | DEAD           | Abort faulted initiator's task set                             |
| ABORT TASK                                   | _              | _                                                              |
| ABORT TASK SET                               | DEAD           | Abort initiator's task set                                     |
| LOGICAL UNIT RESET                           | DEAD           | Abort all the logical unit's task sets                         |
| TARGET RESET                                 | DEAD           | Clear all task sets                                            |

When an event affects more than one task set, all of the associated fetch agents transition to the state indicated by the table. With respect to events supported by the target's management agent, *e.g.*, logout, there is an assumption of successful completion. In the case of a function rejected response or other indication of failure, the preceding table does not apply.

Immediately upon detection of a bus reset, all command block fetch agents transition to the reset state and their associated task sets are cleared without the return of completion status.

For reconnect\_hold + 1 seconds subsequent to a bus reset, targets save state information for initiators that were logged-in at the time of the bus reset. The timer commences when the target observes the first subaction gap subsequent to a bus reset; if a bus reset occurs before the timer expires, the timer is reset. If an initiator successfully completes a reconnect request during this period, the actions described in 8.3 occur. The task set is empty and, once the fetch agent is initialized, the initiator may signal new ORB's to the target.

Once  $reconnect\_hold + 1$  seconds have elapsed after a bus reset, the target shall automatically perform a logout operation for all login ID's that have not been reconnected with their initiator. This returns all the affected fetch agents to the reset state.

# Annex A (normative)

# Minimum Serial Bus node capabilities

In addition to the minimum capabilities defined by IEEE Std 1394-1995, this annex specifies other capabilities that an initiator or a target shall support in order to implement SBP-2.

Once a node that implements one or more initiator(s) or target(s) completes its power reset initialization sequence, it shall acknowledge, and subsequently respond to, Serial Bus transaction request subactions within the time limits specified by IEEE Std 1394-1995 and draft standard P1394a. A Serial Bus reset shall not alter a node's responsiveness to request subactions.

# A.1 Initiator capabilities

With the exception of configuration ROM and control and status registers, an initiator shall be capable of responding to block read or write requests with a *data\_length* less than or equal to 32 bytes.

An initiator shall also be capable of responding to block read requests with a *data\_length* less than or equal to 4 \* *ORB\_size*, where *ORB\_size* is obtained from the Unit\_Characteristics entry in the target's configuration ROM.

For the largest value of *max\_payload* specified in any command block ORB signaled to the target, the initiator shall be capable of responding to block read and write requests with a *data\_length* less than or equal to 2 <sup>max\_payload+2</sup> bytes.

The initiator shall report the largest of these possible *data\_length* values by setting the value of the *max\_rec* field in the bus information block in its configuration ROM to a value equal to or greater than (log<sub>2</sub> *data\_length*) - 1.

#### A.2 Target capabilities

A target shall be capable of responding to block read or write requests with a *data\_length* equal to eight bytes if the *destination\_offset* specifies either the MANAGEMENT\_AGENT or the ORB\_POINTER register.

A target shall be capable of initiating write requests and shall report this by setting the *drq* bit in the Node\_Capabilities entry in configuration ROM to one. Consequently, the target shall implement the *dreq* bit in the STATE\_CLEAR and STATE\_SET registers. The value of STATE\_CLEAR.*dreq* shall be unaffected by a Serial Bus reset. The target may automatically set *dreq* to zero (request initiation enabled) upon a power reset or a command reset.

A target shall be capable of initiating block write requests with a *data\_length* of at least eight bytes and shall report this by setting the value of the *max\_rec* field in the bus information block in configuration ROM to a value of two.

While initializing after a power reset, a target shall respond to quadlet read requests addressed to FFFF F000 0400<sub>16</sub> with either a response data value of zero or acknowledge the request subaction with *ack\_tardy*, as specified by draft standard IEEE P1394a. This indicates that the remainder of configuration ROM, as well as other target CSR's, are not accessible.

# A.3 Target security

As mandated by draft standard P1394a, a target shall abide by the following restrictions:

- If a target's unique ID, EUI-64, is read from the configuration ROM bus information block by quadlet read requests, the value returned shall be the EUI-64 assigned by the manufacturer;
- The target shall not originate a request or response subaction with a source\_ID field that is not equal to either a) the most significant 16 bits of the target's NODE\_IDS register or b) the concatenation of 3FF<sub>16</sub> and the physical ID assigned to the target's PHY during the self-identify process; and
- The target shall not receive a request or response subaction that specifies destination\_ID unless that field is equal to either a) the concatenation of the most significant 10 bits of the target's NODE\_IDS register and either the physical ID assigned to the target's PHY during the self-identify process or 3F<sub>16</sub>, or b) the concatenation of 3FF<sub>16</sub> and either the physical ID assigned to the target's PHY during the self-identify process or 3F<sub>16</sub>.

# Annex B (normative)

# SCSI command and status encapsulation

SBP-2 defines a protocol that permits initiator(s) to control the operation of devices (disks, tapes, printers, etc.), but it does not specify the command sets used by the devices—only the mechanisms by which commands, data and status are transported. This annex specifies how SBP-2 may be used for devices that use the SCSI command set(s). This encompasses encapsulation of SCSI command descriptor blocks (CDB's), a standard format for SCSI status and sense data and the necessary configuration ROM entries.

# **B.1 SCSI command descriptor block**

SBP-2 provides for the transport of 6-, 10- and 12-byte SCSI CDB's within a command block ORB, as illustrated by Figure B-1. When 6- and 10-byte CDB's are encapsulated within an ORB, the least significant (unused) bytes of the ORB shall be zero.



Figure B-1 - SCSI command block ORB

Parts of the control byte (the last byte of a SCSI command descriptor block) are constrained to values illustrated by Figure B-2.

| most significant |          |          | le       | east significant |
|------------------|----------|----------|----------|------------------|
| vendor-dependent | reserved | naca (0) | flag (0) | link (0)         |

Figure B-2 - SCSI control byte

The naca, or normal ACA, bit shall be zero; SBP-2 supports SCSI-2 contingent allegiance.

The *flag* and *link* bits shall be zero; SBP-2 does not support linked commands.

#### B.2 SCSI status and sense data

Upon completion of a command, if the *notify* bit in the ORB is one or if there is exception status to report, the target shall signal the initiator by storing all or part of the status block shown by Figure B-3 at the *status\_FIFO* address provided by the initiator as part of the login request.



Figure B-3 – Status block format for SCSI sense data

When a command completes with GOOD status, only the first two quadlets of the status block shall be stored at the *status\_FIFO* address; the *len* field shall be one. Otherwise, both SCSI status and sense data shall be stored in a status block that conforms to the format illustrated above.

SBP-2 permits the return of a status block between two and eight quadlets in length. When a truncated status block is stored, the omitted quadlets shall be interpreted as if zero values were stored.

The src, resp, len, sbp\_status, ORB\_offset\_hi and ORB\_offset\_lo fields, as well as the dead bit (abbreviated as d in the figure above), are as previously described in 5.3.

The *sfmt* field shall specify the format of the status block and shall additionally indicate whether the error condition associated with *sense\_key* is current or deferred. The table below defines permissible values for *sfmt*.

| Value | Description                                                  |
|-------|--------------------------------------------------------------|
| 0     | Current error; status block format defined by this standard  |
| 1     | Deferred error; status block format defined by this standard |
| 2     | Reserved for future standardization                          |
| 3     | Status block format vendor-dependent                         |

The status field shall contain SCSI status information as defined by SAM-2, with the exceptions noted in the table below.

| Value                   | Description                         |
|-------------------------|-------------------------------------|
| 0                       | GOOD                                |
| 2                       | CHECK CONDITION                     |
| 4                       | CONDITION MET                       |
| 8                       | BUSY                                |
| 10 <sub>16</sub>        | Not supported by SBP-2              |
| <b>14</b> <sub>16</sub> | Not supported by SBP-2              |
| 18 <sub>16</sub>        | RESERVATION CONFLICT                |
| 22 <sub>16</sub>        | COMMAND TERMINATED                  |
| 28 <sub>16</sub>        | Not supported by SBP-2              |
| 30 <sub>16</sub>        | Not supported by SBP-2              |
| All other values        | Reserved for future standardization |

The *valid* bit (abbreviated as *v* in the figure above) shall specify the content of the *information* field. When the *valid* bit is zero, the contents of the information field are not specified. When the *sfmt* field has a value of zero or one and the *valid* bit is one, the contents of the information field shall be as defined by SPC-2 or the relevant command set standard.

The meanings of the *mark*, *eom* and *illegal\_length\_indicator* bits (abbreviated as *m*, *e* and *i*, respectively, in the figure above) are defined by SPC-2 or the relevant the command set standard. These bits correspond to the filemark, EOM and ILI bits defined by SPC-2 for sense data.

The sense\_key, sense\_code and sense\_qualifier fields shall contain command completion information defined by SPC-2 or the relevant the command set standard. These fields correspond to the sense key, additional sense code and additional sense code qualifier fields defined by SPC-2 for sense data.

The contents of the *information* field are unspecified if either the *valid* bit is zero or the *sfmt* field has a value of three. For *sfmt* values of one or two, the contents of the *information* field are device-type or command dependent and, if the *valid* bit is one, are defined within SPC-2 or the appropriate standard for the command. Characteristic uses of the *information* field are for:

- the unsigned logical block address associated with sense\_key and the command; or
- the least significant 32-bits of the unsigned logical block address associated with sense\_key and the command; or
- the residue of the requested data transfer length minus the actual data transfer length, in either bytes or blocks as determined by the command. Negative values are indicated in two's complement notation.

The contents of the *CDB*-dependent field are device-type or command dependent and are defined within SPC-2 or the appropriate standard for the command.

Nonzero values in the *fru* field may be used to identify a device-dependent, field replaceable mechanism or unit that has failed. A value of zero in this field shall indicate that no specific mechanism or unit has been identified to have failed or that the data is unavailable. When *fru* is nonzero, the format of the information is not specified by this standard.

When *sfmt* has a value of zero or one, the contents of the *sense\_key*-dependent field are defined by SPC-2 or the relevant the command set standard. In this case the most significant bit of the *sense\_key*-dependent field is the SKSV bit defined by SPC-2. When *sfmt* is equal to three, the contents of *sense\_key*-dependent are unspecified.

## **B.3 Configuration ROM**

SCSI targets shall implement configuration ROM in accordance with section 7 and this annex. At least one logical unit, logical unit zero, shall be implemented; additional logical units may be implemented. A logical unit is described by entries in a unit directory or by entries in a logical unit directory dependent upon the unit directory or by entries taken in combination from both places.

Mandatory and optional configuration ROM entries for SCSI targets, and the directories in which they may occur, are summarized by the table below.

| Entry                  | Unit directory                        | Logical unit directory  | Comments                    |
|------------------------|---------------------------------------|-------------------------|-----------------------------|
| Unit_Spec_ID           | Mandatory                             | _                       |                             |
| Unit_SW_Version        | Mandatory                             | _                       |                             |
| Command_Set_Spec_ID    | Mandatory (in                         | at least one directory) | See precedence rules below. |
| Command_Set            | Mandatory (in                         | at least one directory) | See precedence rules below. |
| Command_Set_Revision   | Optional Optional                     |                         | See precedence rules below. |
| Firmware_Revision      | Optional —                            |                         |                             |
| Management_Agent       | Mandatory —                           |                         |                             |
| Unit_Characteristics   | Mandatory —                           |                         |                             |
| Logical_Unit_Directory | Optional                              | _                       |                             |
| Logical_Unit_Number    | Mandatory (in at least one directory) |                         | See precedence rules below. |
| Unit_Unique_ID         | Optional                              | _                       |                             |

For the entries that may be present in either a unit directory or a logical unit directory, the entry in the logical unit directory takes precedence over that in the parent unit directory (if any). If there is no entry in the logical unit directory, the value is inherited from the corresponding entry in the parent unit directory.

The presence of one or more Logical\_Unit\_Number entries in a unit directory makes the Command Set Spec ID and Command Set entries mandatory in the unit directory.

Within a logical unit directory, at least one Logical\_Unit\_Number entry is required and the Command\_Set\_Spec\_ID and Command\_Set entries are both mandatory unless the corresponding entry is present in the parent unit directory.

#### B.3.1 Command Set Spec ID entry

The Command\_Set\_Spec\_ID entry is an immediate entry in either a unit or logical unit directory that specifies the organization responsible for the command set definition for the target. The format of this entry is specified by 7.4.3.

SCSI targets shall have a *command\_set\_spec\_ID* value of 00 609E<sub>16</sub>, which indicates that NCITS is responsible for the command set definition.

# **B.3.2 Command\_Set entry**

The Command\_Set entry is an immediate entry in either a unit or logical unit directory that, in combination with the *command\_set\_spec\_ID*, specifies the command set implemented by the target. The format of this entry is specified by 7.4.4.

SCSI targets shall have a *command\_set* value of 01 04D8<sub>16</sub>, which indicates that the target's command set is specified by SCSI Primary Commands 2 (SPC-2) and related command set standard(s)—as determined by the target's peripheral device type(s). In addition, this *command\_set* value specifies that the target conforms to all requirements of this annex.

# B.3.3 Logical\_Unit\_Number entry

The Logical\_Unit\_Number entry is an immediate entry in either a unit or logical unit directory that specifies the peripheral device type and logical unit number of a logical unit implemented by the SCSI target. The format of this entry is specified by 7.4.11.

The *device\_type* field indicates the peripheral device type implemented by the logical unit. This field shall contain a value specified by the table below.

| Value                | Peripheral device type                                                                                                                               |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 – 1E <sub>16</sub> | The value of <code>device_type</code> shall have the same meaning as the peripheral device type field returned in INQUIRY data as specified by SPC-2 |
| 1F <sub>16</sub>     | Unknown device type                                                                                                                                  |

# Annex C (normative)

## **Security extensions**

SBP-2 specifies an access protocol, in section 8, that by itself makes no provisions for security. This annex defines extensions to SBP-2 that may be implemented by targets to provide some measure of security. Targets that implement these security extensions shall conform to all provisions of this annex.

Conformance to this annex does not preclude additional, command set-dependent security facilities.

## C.1 Passwords

A target shall implement two passwords:

- The master password, which shall be unchangeable and equal to the target serial number. The target serial number should be in a humanly readable form affixed to the target. The master password shall not be readable *via* the target's Serial Bus interface except by a logged-in initiator; and
- The current password, which shall accommodate 28 bytes of password data and shall be alterable only by the set password function (see C.3).

All password values shall be unchanged by power reset, bus reset or command reset.

The value of the master password shall be obtainable by command set-dependent means.

A target may be manufactured with a current password of all zeros, with the expectation that the user assign a nonzero current password as part of target initialization. If a target is manufactured with a nonzero current password, the target shall be shipped with the current password in a humanly readable form.

# C.2 Login

The description of the login protocol below reproduces that specified by section 8 and adds validation of cumulative login attempts and the *password* field from the login request. The target shall implement an internal counter, *login\_attempts*, which shall be zeroed upon a power reset or upon a successful login or logout request. The target shall perform the following (in any order) to validate a login request:

- The target shall reject the login request if login\_attempts is equal to three;
- The target shall read the initiator's unique ID, EUI-64, from the bus information block by means of two quadlet read transactions. The source\_ID from the write transaction used to signal the login ORB to the target's MANAGEMENT\_AGENT register shall be used as the destination\_ID in the quadlet read transactions;
  - The target shall determine whether or not the initiator already owns a login by comparing the EUI-64 just obtained against the *login\_owner\_EUI\_64* for all *login\_descriptors*. If the initiator is currently logged-in to the same logical unit, the login request shall be rejected with an *sbp\_status* of access denied but *login\_attempts* shall not be incremented:
- The target shall validate the password provided by the login request. If password\_length is zero, the password is eight bytes of immediate data present in the password field. Otherwise password\_length specifies the size of the password addressed by password. If password\_length is greater than 28 the target shall increment login attempts and reject the login request with an

sbp\_status of access denied. When password\_length is valid, the password provided is extended to 28 bytes by the addition of least significant bytes of zeros; the result is compared with the target's passwords. If the password provided fails to match either the target's current or master password, the login\_attempts shall be incremented and the login request shall be rejected with an sbp\_status of access denied:

- If the exclusive bit is set in the login ORB, the target shall reject the login request (with an sbp\_status
  of access denied) if there are any active login\_descriptors for the logical unit but shall not increment
  login\_attempts;
- If an active login\_descriptor with the exclusive attribute exists for the lun specified in the login ORB, the target shall reject the login request (with an sbp\_status of access denied) but shall not increment login attempts; else
- The target shall determine if a free login\_descriptor is available and, if none are available, reject the login request with an sbp\_status of resources unavailable.

Once the above conditions have been met and a *login\_descriptor* allocated, the initiator's *source\_ID* is stored in *login\_owner\_ID*, the initiator's EUI-64 is stored in *login\_owner\_EUI\_64*, the *lun* and *status\_FIFO* fields from the login ORB are stored in the *login\_descriptor*, the *exclusive* variable in the *login\_descriptor* is set to the value of the *exclusive* bit from the login ORB and the address of the fetch agent is stored in the *login\_descriptor*. Lastly the target assigns a unique *login\_ID* to this login and stores it in the *login\_descriptor*.

If the target is able to satisfy the login request, it shall zero *login\_attempt*s and return a login response as specified in 5.1.3.1.

## C.3 Set password

In order to change a target's current password, an initiator may use a management ORB with the format shown below.



Figure C-1 - Set password ORB

The password and password\_length fields contain the new value for the current password. If password\_length is zero, the password field contains immediate data. When password\_length is nonzero, the password field shall conform to the format for address pointers specified by Figure 9 and shall contain the address of a buffer. The maximum value of password\_length shall be 28. The buffer shall be in the

same node as the initiator and shall be accessible to a Serial Bus block read request with a data transfer length less than or equal to password\_length.

The *notify* bit and the *rq\_fmt* and *function* fields are as previously defined for management ORB formats.

The login\_ID field shall contain a login ID value obtained as the result of a successful login.

The *status\_FIFO* field shall contain an address allocated for the return of status for the SET PASSWORD request, only. The contents of this field shall not update the status FIFO address established by the successful login that returned *login\_ID*.

If *login\_ID* specifies a valid current login for the initiator that signaled the SET PASSWORD request to the target's MANAGEMENT\_AGENT register, the target shall update the current password to the new value specified by the set password request. The target shall not return completion status for the request unless either the request is rejected or the new password has been successfully stored such that it will not be affected by any subsequent power reset, bus reset or command reset.

# Annex D (informative)

# Sample configuration ROM

Configuration ROM is located at a base address of FFFF F000 0400<sub>16</sub> within a node's initial memory space. The requirements for general format configuration ROM for targets are specified in section 7. This annex contains illustrations of typical configuration ROM for a simple targets.

# **D.1 Basic target**

Figure D-1 below shows the bus information block, root directory and unit directory for a basic SBP-2 target that implements a single logical unit.

| 4                | 11 <sub>16</sub>                              | ROM CRC (calculated)                     |
|------------------|-----------------------------------------------|------------------------------------------|
|                  | 3133 3934 <sub>16</sub> (                     | ASCII "1394")                            |
|                  | node ontions                                  | (00FF 2000 <sub>16</sub> )               |
|                  |                                               | (0011 200016)                            |
|                  | node_vendor_ID                                | chip_ID_hi                               |
|                  | chip_                                         | ID_lo                                    |
|                  | <u>, , , , , , , , , , , , , , , , , , , </u> | Root directory CRC (calculated)          |
| 03 <sub>16</sub> |                                               | Module_vendor_ID                         |
|                  |                                               |                                          |
| 81 <sub>16</sub> |                                               | Text leaf offset                         |
| 0C <sub>16</sub> | nod                                           | e_capabilities (00 83C0 <sub>16</sub> )  |
| D1 <sub>16</sub> | ı                                             | Unit directory offset (1)                |
|                  | <b>7</b>                                      | Unit directory CRC (calculated)          |
| 12 <sub>16</sub> | ur                                            | nit_spec_ID (00 609E <sub>16</sub> )     |
| 13 <sub>16</sub> | uni                                           | t_sw_version (01 0483 <sub>16</sub> )    |
| 38 <sub>16</sub> | C                                             | command_set_spec_ID                      |
| 39 <sub>16</sub> |                                               | command_set                              |
| 54 <sub>16</sub> |                                               | csr_offset (00 4000 <sub>16</sub> )      |
| 3A <sub>16</sub> | Unit                                          | characteristics (00 0A08 <sub>16</sub> ) |
| 14 <sub>16</sub> | D                                             | Pevice type and LUN (0)                  |

Figure D-1 – Basic configuration ROM

The ROM CRC in the first quadlet is calculated on the seventeen quadlets of ROM information that follow.

# **D.1.1 Root directory**

The *node\_options* field represents a collection of bits and fields specified in 7.3.2. The value shown, 00FF 2000<sub>16</sub>, represents basic characteristics of a device that is not isochronous capable. This value is composed of a *cyc\_clk\_acc* field with a value of FF<sub>16</sub> and a *max\_rec* value of two. The *max\_rec* field encodes a maximum payload of eight bytes in block write requests addressed to the target.

The Node\_Capabilities entry in the root directory, with a *key* field of 0C<sub>16</sub>, has a value where the *spt*, *64*, *fix*, *lst* and *drq* bits are all one. This is a minimum requirement for targets.

The Module\_Vendor\_ID entry in the root directory, with a *key* field of 03<sub>16</sub>, is immediately followed by a textual descriptor leaf entry, with a *key* field of 81<sub>16</sub>, whose *indirect\_offset* value points to a leaf that contains an ASCII string that identifies the vendor. Although this textual descriptor leaf is not shown, if it were placed immediately after the eighteen quadlets illustrated the value of *indirect\_offset* would be eleven. See D.2.2 for an example of a vendor identification text leaf.

The Unit\_Directory entry in the root directory, with a *key* field of D1<sub>16</sub>, has an *indirect\_offset* value of one that points to the unit directory.

## **D.1.2 Unit directory**

The Command\_Set\_Spec\_ID and Command\_Set entries, with a *key* field of 38<sub>16</sub> and 39<sub>16</sub>, respectively, are expected to define the command set used by the target.

The Management\_Agent entry in the unit directory, with a *key* field of  $54_{16}$ , has a *csr\_offset* value of  $00\ 4000_{16}$  that indicates that the management agent CSR has a base address of FFFF F001  $0000_{16}$  within the node's initial memory space.

The Unit\_Characteristics entry in the unit directory, with a *key* field of 3A<sub>16</sub>, has an immediate value of 00 0A08<sub>16</sub>. This indicates a target that is expected to complete task management requests (including login) within five seconds and fetches 32-byte ORB's.

The Logical\_Unit\_Number entry in the unit directory, with a *key* field of 14<sub>16</sub>, has an immediate value of zero that indicates a device that may reorder tasks without restriction and has a logical unit number of zero.

# D.2 SCSI command set target

The sample bus information block and root directory for basic targets are equally applicable to targets that use SCSI command set(s) and are not repeated below. Figure D-2 shows an example of a unit directory and textual descriptor leaves for a SCSI direct-access device.

|                  | 9 Unit directory CRC (calculated)             |  |  |
|------------------|-----------------------------------------------|--|--|
| 12 <sub>16</sub> | unit_spec_ID (00 609E <sub>16</sub> )         |  |  |
| 13 <sub>16</sub> | unit_sw_version (01 0483 <sub>16</sub> )      |  |  |
| 38 <sub>16</sub> | command_set_spec_ID (00 609E <sub>16</sub> )  |  |  |
| 39 <sub>16</sub> | command_set (01 04D8 <sub>16</sub> )          |  |  |
| 54 <sub>16</sub> | csr_offset (00 4000 <sub>16</sub> )           |  |  |
| 3A <sub>16</sub> | Unit characteristics (00 0A08 <sub>16</sub> ) |  |  |
| 14 <sub>16</sub> | Device type and LUN (0)                       |  |  |
| 17 <sub>16</sub> | model_ID                                      |  |  |
| 81 <sub>16</sub> | Text leaf offset (5)                          |  |  |
| ;                | 3 Text leaf CRC (calculated)                  |  |  |
| spec_type (0)    | specifier_ID (0)                              |  |  |
|                  | language_ID (0)                               |  |  |
|                  | 5431 3000 <sub>16</sub> (ASCII "T10")         |  |  |
|                  | 3 Text leaf CRC (calculated)                  |  |  |
| spec_type (0)    | specifier_ID (0)                              |  |  |
|                  | language_ID (0)                               |  |  |
|                  | 5151 5151 <sub>16</sub> (ASCII "QQQQ")        |  |  |

Figure D-2 – SCSI configuration ROM

# **D.2.1 Unit\_Directory**

The Command\_Set\_Spec\_ID and Command\_Set\_Version entries, with *key* fields of 38<sub>16</sub> and 39<sub>16</sub>, respectively, specify that the target uses one of the SCSI command sets.

The Management\_Agent entry in the unit directory, with a *key* field of  $54_{16}$ , has a *csr\_offset* value of  $00\,4000_{16}$  that indicates that the MANAGEMENT\_AGENT register has a base address of FFFF F001  $0000_{16}$  within the node's initial memory space.

The Unit\_Characteristics entry in the unit directory, with a *key* field of 3A<sub>16</sub>, has an immediate value of 00 0A08<sub>16</sub>. This indicates a target that is expected to complete task management requests (including login) within five seconds and fetches 32-byte ORB's.

The Logical\_Unit\_Number entry in the unit directory, with a *key* field of 14<sub>16</sub>, has an immediate value of zero; this indicates a direct-access device that may reorder tasks without restriction and whose logical unit number is zero.

The Model\_ID entry in the unit directory, with a *key* field of 17<sub>16</sub>, has an immediate value whose meaning is specified by the module vendor. Immediately following the Model\_ID entry is a textual descriptor leaf entry, with a *key* field of 81<sub>16</sub>, whose *indirect\_offset* value of 5 points to a leaf that contains the ASCII string "QQQQ".

## **D.2.2 Textual descriptor leaves**

Textual descriptor leaf entries, specified by ISO/IEC 13213:1994, permit text strings to be associated with the immediately preceding configuration ROM entry. In this example, two textual descriptor leaves are shown to illustrate a product made by the T10 company with a model identification of QQQQ.

The first textual descriptor leaf is associated with the Module\_Vendor\_ID entry in the root directory (not shown). The second leaf is associated with the Model\_ID entry in the unit directory. The text strings are analogous to the vendor and product identification fields reported in INQUIRY data.

Because textual descriptor leaves are useful to device discovery and management software (in order to display meaningful messages for a user), implementers are encouraged to include textual descriptor leaves for at least the two instances shown.

# Annex E (informative)

# **Serial Bus transaction error recovery**

Inherent in the nature of Serial Bus as a split-transaction bus are transaction errors that can leave the requester and responder with different or ambiguous information. One instance occurs when an acknowledge packet transmitted after receipt of a request or response packet is corrupted and not observed by the sender of the primary packet; the same ambiguity exists after a split-transaction time-out.

When an acknowledge packet is missed by the sender of the primary packet, the sender does not know which of the following applies:

- The primary packet was correctly received by the destination node (and resultant side-effects in that node may have occurred); or
- The primary packet had a CRC or other error, has not been correctly received by the destination node and no state changes have occurred.

When a split time-out occurs after a request subaction, the sender knows that the packet was correctly received by the destination node but does not know whether or not resultant side-effects have taken place.

NOTE – Draft standard IEEE P1394a contains important information about split time-out errors, the SPLIT\_TIMEOUT register and different error recovery procedures for the requester and responder.

If an acknowledge is missing after transmission of a response packet, IEEE Std 1394-1995 prohibits retransmission of the response packet. Even in the case of a missing acknowledgement following a request packet, it may not be advisable to retry (because of side effects associated with certain SBP-2 transactions).

A few of the more common error scenarios and the recommended error recover for each are described below.

## **E.1 MANAGEMENT AGENT write request**

When a management ORB is signaled to a target by means of an 8-byte block write to the target's MANAGEMENT\_AGENT register and no acknowledgement is received, the initiator does not know whether or not the ORB will be fetched by the target.

Error recovery is straightforward if the initiator waits a minimum of *mgt\_ORB\_timeout* for the return of a status block before any attempt is made to retry the management ORB. By waiting the specified time the initiator avoids the possibility of multiple status blocks for the same ORB address.

## **E.2 ORB POINTER write request**

A write to the ORB\_POINTER register is valid only when the target fetch agent is in the RESET or SUSPENDED state. A consequence of the write is that, if successful, the target fetch agent transitions to the ACTIVE state. If no acknowledgement is received by the initiator after a write to the ORB\_POINTER register, the initiator should not retry the write. The recommended method for error recovery is a write to the AGENT RESET register.

# E.3 Data buffer, ORB or page table read request

If the target transmits a block read request and receives no acknowledgement, the read request may be retried immediately but care should be taken to not reuse the same transaction label as the failed request. The target should wait a minimum of a SPLIT\_TIMEOUT period before the transaction label is reused in any subsequent request subaction.

## **E.4 Status FIFO write request**

When the target detects a missing acknowledgement after a write to an initiator's status FIFO, it should take no error recovery actions. Any target resources allocated to the ORB should be released by the target. The initiator is expected to discover the error by means of a higher-level mechanism, such as a command time-out and to initiate appropriate error recovery. The nature of the error recovery undertaken by the initiator likely depends whether or not the target processes ORB's and returns their status in order, but in any event is beyond the scope of this description.

# Annex F (informative)

#### **SCSI Architecture Model conformance**

This annex provides information useful to systems implementers: it relates the facilities provided by SBP-2 to the terminology used by the SCSI Architecture Model.

## F.1 Object definitions

The SCSI Architecture Model defines objects within the SCSI domain. The equivalency of SBP-2 objects is enumerated below in those cases where the correlation may not be clear and in those cases where SBP-2 restricts the scope of an object

**Initiator identifier:** The *login\_ID* returned by a target in response to a successful login is the initiator identifier for command block requests.

**Logical unit number:** SBP-2 restricts the scope of the logical unit number to 2<sup>16</sup>. The *lun* field in management ORB's is one doublet.

NOTE – Neither the *login\_ID* nor *lun* fields are present in SCSI command block ORB's, since the value of both is implicit in the CSR addresses of the target fetch agent to which the ORB's are signaled.

**Tag:** The Serial Bus address of an ORB is the tag by which the task is identified. This requires that initiator memory allocated to a request not be released or reused while the task is active within a task set. The scope of an SBP-2 tag is that of a Serial Bus address, 2<sup>64</sup>, and equal to the scope defined by SAM-2.

**Target identifier:** Targets are identified by means of a unit unique ID, or EUI-64, found in the target's configuration ROM. When a unit unique ID leaf is not present in configuration ROM, the value of the unit unique ID is construed to be equal to the node unique ID. The scope of a target identifier, 2<sup>64</sup>, is identical to the scope of a target identifier specified by SAM-2.

**Task set:** An SBP-2 task set consists of the linked list of command block ORB's that are managed by a single target fetch agent. There is no provision in SBP-2 for untagged tasks; an SBP-2 task set always consists of zero or more tagged tasks.

SBP-2 delimits the extent of a task set in a way that is compatible with SAM-2 but that differs from the definition given in SAM-2 of "...a group of tasks within a target..." (emphasis added). By way of contrast with SAM-2, an SBP-2 task enters the task set when it is linked into an active request list. The extent of an SBP-2 task set includes all the uncompleted ORB's linked into a request list in initiator memory, not solely the requests already fetched by the target.

Untagged task: SBP-2 does not define untagged tasks.

#### F.2 Status

SCSI status is reported in the status field, which is part of the status block defined in B.2.

#### F.3 Command delivery services

SAM-2 requires that four protocol services be defined to support the Execute Command remote procedure call. The SBP-2 facilities used to provide these services are described below.

#### F.3.1 Send SCSI Command

The formal arguments of the Send SCSI Command service are:

Task address, CDB, [Task Attribute], [Data-out buffer], [Command byte count], [Autosense request]

The task address argument is composed of the address of the ORB and the logical unit for which it is intended. The logical unit is implicit in the target fetch agent to which the ORB is signaled. The request is signaled to a target fetch agent by the methods specified by section 9.

The CDB argument is encapsulated within an ORB and fetched by the target from initiator memory.

The task attribute argument, either SIMPLE or ORDERED, is implicit in the target implementation. The Logical\_Unit\_Number entry in either a unit or logical unit directory indicates which task attribute is implemented. When the *ordered* bit in this entry is zero, the all tasks have an implicit attribute of SIMPLE. Otherwise, if *ordered* is set to one, the task attribute is ORDERED for all tasks.

The data-out buffer argument, if present, is specified by the *data\_descriptor* and *data\_size* fields in the ORB.

SBP-2 provides no means by which the command byte count argument may be communicated to the target. The target may determine the length of the command by an examination of the operation code in the CDB.

The SBP-2 status block provides for the return of autosense data; the initiator may be expected to reformat the information as SCSI sense data before it is presented to the application client.

#### F.3.2 SCSI Command Received

The formal arguments of the SCSI Command Received service are:

Task address, [Task Attribute], CDB, [Autosense request]

The task address argument is composed of the address of the ORB and the logical unit for which it is intended. The logical unit is implicit in the target fetch agent to which the ORB is signaled. A Serial Bus write indication for the AGENT\_RESET register signals the target fetch agent that there may be a new SCSI command. The details of this indication are specified in section 9.

The task attribute argument is implicit in the target implementation and may be determined by an examination of the *ordered* bit in the Logical\_Unit\_Number entry in configuration ROM.

The CDB argument is encapsulated within the ORB and fetched by the target from initiator memory.

The status\_FIFO address, provided by the initiator as part of the login procedure, is the address for the return of autosense data.

# F.3.3 Send Command Complete

The formal arguments of the Send Command Complete service are:

Task identifier, [Sense data], Status, Service response

The task identifier argument is derived from the address at which the status information is stored. The ORB specified the address for the status block, either implicitly by means of a fixed offset from the address of the ORB or explicitly by means of the *status\_FIFO* field. In either case, the initiator ensures that the address at which status is stored is sufficient to uniquely correlate the status with the task identifier.

SCSI sense data may be returned in the status block upon completion of a SCSI command.

The service response argument is encoded within the status block by *resp* and *sbp\_status* as summarized below.

| Service response                    | resp | sbp_status                       | Description                                                                               |
|-------------------------------------|------|----------------------------------|-------------------------------------------------------------------------------------------|
| Task complete                       | 0    | 0                                | The task has ended with a completion status indicated by status                           |
| Linked command complete             | _    | _                                | Not supported by SBP-2                                                                    |
| Linked command complete (with flag) | _    | _                                | Not supported by SBP-2                                                                    |
| Function complete                   | 0    | 0                                | Used by task management functions                                                         |
| Service delivery or target failure  | 1    | Various<br>(as defined by SBP-2) | The command has completed because of a Serial Bus service failure or a target malfunction |
| Function rejected                   | 0    | 9                                | Used by task management functions                                                         |

Table F-1 - SAM-2 Service responses

## F.3.4 Command Complete Received

The formal arguments of the Command Complete Received service are:

Task address, [Data-in buffer], [Sense data], Status, Service response

The task address argument is derived from the address to which the status information was stored. The ORB specified the address for the status block, either implicitly by means of a fixed offset from the address of the ORB or explicitly by means of the *status\_FIFO* field. In either case, the initiator ensures that the address at which status is stored is sufficient to uniquely correlate the status with the task identifier.

SCSI sense data may be returned in the status block upon completion of a SCSI command.

The service response argument is encoded within the status block by resp, as described by Table F-1.

#### F.4 Data transfer services

SAM-2 requires that four protocol services be defined to support data transfer necessary for the Execute Command remote procedure call. The SBP-2 facilities used to provide these services are described below.

#### F.4.1 Send Data-in

The formal arguments of the Send Data-in service are:

Task identifier,
Device server buffer,
Application client buffer offset,
Request byte count

The task identifier argument is the Serial Bus address of the ORB for the active task. It is expected that target implementations reference a copy of the ORB maintained in the device's local memory, although nothing precludes a fetch of the information from the initiator memory occupied by the ORB.

The device service buffer argument is vendor-dependent. The data available in the device server buffer is formed into Serial Bus write transactions as described below.

The application client buffer offset is a value maintained by the device server to correlate medium locations with locations in the application client buffer. The base of the application client buffer is specified by the *data\_descriptor* field supplied by the initiator.

The request byte count is determined by the device server.

The target uses one or more Serial Bus quadlet or block write requests to store the requested data into the application client buffer. For the sake of efficiency, it is expected that the target uses the largest block write requests permitted by the *max\_payload* field in the ORB and transmit these requests at the speed mandated by the *spd* field in the ORB.

## F.4.2 Data-in Delivered

The formal arguments of the Data-in Delivered service are:

Task identifier

Upon completion of each of the quadlet or block write requests initiated as a result of Send Data-in, the target receives Serial Bus write response confirmations. It is the target's responsibility to correlate the Serial Bus addresses (for which write responses are received) with the task identifier in order to provide the Data-in Delivered confirmation.

#### F.4.3 Receive Data-out

The formal arguments of the Receive Data-out service are:

Task identifier, Application client buffer offset, Request byte count, Device server buffer

The task identifier argument is the Serial Bus address of the ORB for the active task. It is expected that target implementations reference a copy of the ORB maintained in the device's local memory, although nothing precludes a fetch of the information from the initiator memory occupied by the ORB.

The application client buffer offset is a value maintained by the device server to correlate medium locations with locations in the application client buffer. The base of the application client buffer is specified by the *data\_descriptor* field supplied by the initiator.

The request byte count is determined by the device server.

The device service buffer argument is vendor-dependent. The data obtained from Serial Bus read response subactions is moved to the device server buffer as described below.

The target uses one or more Serial Bus quadlet or block read requests to fetch the requested data from the application client buffer. For the sake of efficiency, it is expected that the target use the largest block read requests permitted by the *max\_payload* field in the ORB and transmit these requests at the speed mandated by the *spd* field in the ORB.

#### F.4.4 Data-out Received

The formal arguments of the Data-out Received service are:

Task identifier

Upon completion of each of the quadlet or block read requests initiated as a result of Receive Data-out, the target receives Serial Bus read response confirmations and their accompanying data. It is the target's responsibility transfer the data to the device server buffer and to correlate the Serial Bus addresses (for which read response subactions are received) with the task identifier in order to provide the Data-out Received confirmation.

## F.5 Contingent allegiance

SBP-2 targets implement SCSI-2 contingent allegiance and do not support CDB's whose *naca* bit in the control byte is one. The contingent allegiance condition exists within a task set when a logical unit stores a status block for a command where *status* is set to CHECK CONDITION or COMMAND TERMINATED. Since SBP-2 targets implement autosense *via* the return of the status block, the contingent allegiance condition is automatically cleared.

At the time a contingent allegiance condition is created, the logical unit:

- a) immediately halts the operations of the fetch agent for the faulted initiator;
- b) aborts the task set in the same fashion as if an ABORT TASK SET task management function had been signaled to the target;
- c) clears the contingent allegiance condition.

Because the faulted initiator's fetch agent has been halted, it is necessary for the initiator to reset and reinitialize the fetch agent before any commands may be signaled to the target.

# F.6 Asynchronous event reporting

SBP-2 does not support asynchronous event reporting as defined by SAM-2.

# F.7 Autosense

SBP-2 supports autosense through the return of a status block to the address specified by the login parameter *status\_FIFO*. The status block is always stored in the event of an exception condition, *e.g.*, CHECK CONDITION.

#### F.8 Hard reset

A write to the RESET\_START register (see 6.1) or a task management function of TARGET RESET causes the target to execute a hard reset, as defined by SAM-2.

## F.9 Task set type

SBP-2 targets implement one task set per initiator per logical unit. For targets that implement the SCSI control mode page (page code  $A_{16}$ ), the task set type (TST) field is unchangeable and reports a value of one.

# F.10 Task management functions

SBP-2 targets implement the basic task management model, as specified by SAM-2. SBP-2 support for task management functions is described in the table below.

| Function           | Support       | Comments                                                                |
|--------------------|---------------|-------------------------------------------------------------------------|
| ABORT TASK         | Required      |                                                                         |
| ABORT TASK SET     | Required      | May also be performed directly through the AGENT_RESET register         |
| CLEAR ACA          | Not supported | SBP-2 supports only SCSI-2 contingent allegiance                        |
| CLEAR TASK SET     | Not supported | ABORT TASK SET is equivalent                                            |
| TARGET RESET       | Required      | May also be performed directly through the RESET_START register         |
| LOGICAL UNIT RESET | Optional      | Functions as TARGET RESET but scope is limited to a single logical unit |
| TERMINATE TASK     | Not supported |                                                                         |

SAM-2 additionally requires protocol services to support the task management functions, enumerated below. In all of the definitions for the task management function protocol services, the following apply:

- The object address is as specified by SAM-2 and modified by the SBP-2 object definitions;
- The function identifier is one of the task management functions both defined by SAM-2 and supported by SBP-2; and
- The service response is one of Function complete, Function rejected or Service delivery or target failure. These service responses are encoded by the *resp* and *sbp\_status* fields in the status block stored by the target upon completion of a request. See Table F-1 for the numeric values that encode the service responses.

# F.10.1 Send Task Management Request

The formal arguments of the Send Task Management Request service are:

Object address, Function identifier

Subsequent to the creation of a task management ORB in initiator memory, the initiator signals the request to the target management agent by the methods described in SBP-2.

## F.10.2 Task Management Request Received

The formal arguments of the Task Management Request Received service are:

Object identifier, Function identifier

When a Serial Bus write indication is received for the target's MANAGEMENT\_AGENT register, the target may fetch the request from initiator memory.

# F.10.3 Task Management Function Executed

The formal arguments of the Task Management Function Executed service are:

Object identifier, Service response

The target signals the completion of the task management function by storing an 8-byte status block at the address specified by *status FIFO* in the ORB.

## F.10.4 Received Function-Executed

The formal arguments of the Received Function-Executed service are:

Object address, Service response

When the initiator receives a Serial Bus write indication for data addressed to the *status\_FIFO* address, it may examine the status block to determine the service response from *resp*.