# **Eccelerators Library IP specification**



### **Table of Contents**

| 1. InterruptGeneratorIfc                                   |   |
|------------------------------------------------------------|---|
| 1.1. Interrupt Generator Interface (InterruptGeneratorIfc) | 1 |
| 1.1.1. Interrupt Generator Block (InterruptGeneratorBlk)   | 4 |



## **List of Figures**

| 1.1. Interrupt Generator details slice 0 | 1 |
|------------------------------------------|---|
| 1.2. Interrupt Generator details slice 1 | 2 |
| 1.3. Interrupt Generator details slice 2 | 3 |
| 1.4. Interrupt Generator details slice 3 | 3 |

### **List of Tables**

| 1.1. Blocks of Interrupt Generator Interface             | 3 |
|----------------------------------------------------------|---|
| 1.2. Resets of Interrupt Generator Interface             | 4 |
| 1.3. Registers or Delegates of Interrupt Generator Block | 4 |
| 1.4. Bits of Control Register                            |   |
| 1.5. Values of ChannelOperation3                         |   |
| 1.6. Resets of ChannelOperation3                         |   |
| 1.7. Values of ChannelOperation2                         |   |
| 1.8. Resets of ChannelOperation2                         |   |
| 1.9. Values of ChannelOperation1                         |   |
| 1.10. Resets of ChannelOperation1                        |   |
| 1.11. Values of ChannelOperation0                        |   |
| 1.12. Resets of ChannelOperation0                        |   |
| 1.13. Bits of Status Register                            |   |
| 1.14. Values of ChannelStatus3                           |   |
| 1.15. Values of ChannelStatus2                           | 5 |
| 1.13. Values of ChannelStatus1                           | 5 |
| 1.16. Values of ChannelStatus1                           | 5 |
| 1.17. Values of ChannelStatus0                           | 3 |
| 1.18. Bits of Charged Count Register                     | 0 |
| 1.19. Resets of Count                                    |   |
| 1.20. Bits of Charged Count Register                     |   |
| 1.21. Resets of Count                                    |   |
| 1.22. Bits of Charged Count Register                     |   |
| 1.23. Resets of Count                                    |   |
| 1.24. Bits of Charged Count Register                     |   |
| 1.25. Resets of Count                                    |   |
| 1.26. Bits of Actual Count Register                      |   |
| 1.27. Bits of Actual Count Register                      |   |
| 1.28. Bits of Actual Count Register                      |   |
| 1.29. Bits of Actual Count Register                      |   |
| 1.30. Bits of Failure Count Register                     |   |
| 1.31. Bits of Failure Count Register                     |   |
| 1.32. Bits of Failure Count Register                     |   |
| 1.33. Bits of Failure Count Register                     |   |
| 1.34. Bits of Interval Register                          |   |
| 1.35. Resets of Interval                                 | 8 |
| 1.36. Bits of Interval Register                          | 8 |
| 1.37. Resets of Interval                                 | 8 |
| 1.38. Bits of Interval Register                          | 8 |
| 1.39. Resets of Interval                                 |   |
| 1.40. Bits of Interval Register                          | 8 |
| 1.41. Resets of Interval                                 | 9 |
| 1.42. Bits of Reference Count Register                   |   |
| 1.43. Resets of Count                                    |   |
| 1.44. Bits of Reference Count Register                   |   |
| 1.45. Resets of Count                                    |   |
| 1.46. Bits of Reference Count Register                   |   |
| 1.47. Resets of Count                                    |   |
| 1.48. Bits of Reference Count Register                   |   |
| 1.49. Resets of Count                                    |   |
|                                                          |   |

# 1. InterruptGeneratorIfc

# 1.1. Interrupt Generator Interface (InterruptGeneratorIfc)

Interface containing a basic Interrupt Generator block as predictable source and execurion check for interrupt simulation.

Interrupt Generator details:

Figure 1.1. Interrupt Generator details slice 0





Figure 1.2. Interrupt Generator details slice  ${\bf 1}$ 





Figure 1.3. Interrupt Generator details slice  ${\bf 2}$ 



Figure 1.4. Interrupt Generator details slice 3



Table 1.1. Blocks of Interrupt Generator Interface

| Blocks of Interrupt Generator Interface |                       |                           |  |  |  |  |  |  |  |
|-----------------------------------------|-----------------------|---------------------------|--|--|--|--|--|--|--|
| Block Address                           | ID                    | Block Name                |  |  |  |  |  |  |  |
| 0x00                                    | InterruptGeneratorBlk | Interrupt Generator Block |  |  |  |  |  |  |  |



#### Table 1.2. Resets of Interrupt Generator Interface

| Resets of Registers of | esets of Registers of Interrupt Generator Interface |  |  |  |  |  |  |  |
|------------------------|-----------------------------------------------------|--|--|--|--|--|--|--|
| ID                     | Reset Name                                          |  |  |  |  |  |  |  |

### 1.1.1. Interrupt Generator Block (InterruptGeneratorBlk)

This block defines a basic Interrupt Generator block as predictable source and execution check for interrupt simulation. It provides 4 channels to generate 4 interrupt sources.

#### Constraints:

- 1. Generate interrupts at a configurable rate for level triggered interrupt destinations.
- 2. Check if interrupts are executed in time.
- 3. Provide a failure output.

Table 1.3. Registers or Delegates of Interrupt Generator Block

| and to regard of Designe of American Doca |                                                     |                           |  |  |  |  |  |  |  |  |
|-------------------------------------------|-----------------------------------------------------|---------------------------|--|--|--|--|--|--|--|--|
| Registers or Delega                       | Registers or Delegates of Interrupt Generator Block |                           |  |  |  |  |  |  |  |  |
| 0x00                                      |                                                     | Interrupt Generator Block |  |  |  |  |  |  |  |  |
|                                           |                                                     |                           |  |  |  |  |  |  |  |  |
| 0x57                                      |                                                     |                           |  |  |  |  |  |  |  |  |
| Address                                   | ID                                                  | Name                      |  |  |  |  |  |  |  |  |
| 0x00                                      | ControlReg                                          | Control Register          |  |  |  |  |  |  |  |  |
| 0x04                                      | StatusReg                                           | Status Register           |  |  |  |  |  |  |  |  |
| 0x08                                      | ChargedCountReg0                                    | Charged Count Register    |  |  |  |  |  |  |  |  |
| 0x0c                                      | ChargedCountReg1                                    | Charged Count Register    |  |  |  |  |  |  |  |  |
| 0x10                                      | ChargedCountReg2                                    | Charged Count Register    |  |  |  |  |  |  |  |  |
| 0x14                                      | ChargedCountReg3                                    | Charged Count Register    |  |  |  |  |  |  |  |  |
| 0x18                                      | ActualCountReg0                                     | Actual Count Register     |  |  |  |  |  |  |  |  |
| 0x1c                                      | ActualCountReg1                                     | Actual Count Register     |  |  |  |  |  |  |  |  |
| 0x20                                      | ActualCountReg2                                     | Actual Count Register     |  |  |  |  |  |  |  |  |
| 0x24                                      | ActualCountReg3                                     | Actual Count Register     |  |  |  |  |  |  |  |  |
| 0x28                                      | FailureCountReg0                                    | Failure Count Register    |  |  |  |  |  |  |  |  |
| 0x2c                                      | FailureCountReg1                                    | Failure Count Register    |  |  |  |  |  |  |  |  |
| 0x30                                      | FailureCountReg2                                    | Failure Count Register    |  |  |  |  |  |  |  |  |
| 0x34                                      | FailureCountReg3                                    | Failure Count Register    |  |  |  |  |  |  |  |  |
| 0x38                                      | IntervalReg0                                        | Interval Register         |  |  |  |  |  |  |  |  |
| 0x3c                                      | IntervalReg1                                        | Interval Register         |  |  |  |  |  |  |  |  |
| 0x40                                      | IntervalReg2                                        | Interval Register         |  |  |  |  |  |  |  |  |
| 0x44                                      | IntervalReg3                                        | Interval Register         |  |  |  |  |  |  |  |  |
| 0x48                                      | ReferenceCoun-<br>tReg0                             | Reference Count Register  |  |  |  |  |  |  |  |  |
| 0x4c                                      | ReferenceCoun-<br>tReg1                             | Reference Count Register  |  |  |  |  |  |  |  |  |
| 0x50                                      | ReferenceCoun-<br>tReg2                             | Reference Count Register  |  |  |  |  |  |  |  |  |
| 0x54                                      | ReferenceCoun-<br>tReg3                             | Reference Count Register  |  |  |  |  |  |  |  |  |
|                                           |                                                     | ·                         |  |  |  |  |  |  |  |  |

### 1.1.1.1. Control Register (ControlReg)

#### Table 1.4. Bits of Control Register

| Bits o              | Bits of Control Register |                  |                               |  |  |  |  |  |  |
|---------------------|--------------------------|------------------|-------------------------------|--|--|--|--|--|--|
| 0x00 <u>Control</u> |                          |                  | Control Register (ControlReg) |  |  |  |  |  |  |
| Bits                | ID                       | Type Description |                               |  |  |  |  |  |  |



#### InterruptGeneratorIfc

| 03 | ChannelOperation3 | RW | Table 1.5. Values of  | Table 1.5. Values of ChannelOperation3 |                            |                            |                        |  |  |  |
|----|-------------------|----|-----------------------|----------------------------------------|----------------------------|----------------------------|------------------------|--|--|--|
|    |                   |    | Value                 | ID                                     | Type                       | Descrip                    | ption                  |  |  |  |
|    |                   |    | 0×0                   | Disabled                               | R                          | An Inte                    | errupt is not pending. |  |  |  |
|    |                   |    | 0x1                   | Enabled                                | R                          | An Inte                    | errupt is pending.     |  |  |  |
|    |                   |    | Table 1.6. Resets of  | ChannelOpe                             | ration3                    |                            |                        |  |  |  |
|    |                   |    | 0x0                   | BusReset                               |                            | RW                         | Default Bus Reset      |  |  |  |
| 02 | ChannelOperation2 | RW | Table 1.7. Values of  | ChannelOpe                             | eration2                   |                            |                        |  |  |  |
|    |                   |    | Value                 | ID                                     | Type                       | Descrip                    | ption                  |  |  |  |
|    |                   |    | 0x0                   | Disabled                               | R                          | An Inte                    | errupt is not pending. |  |  |  |
|    |                   |    | 0x1                   | Enabled                                | R                          | An Inte                    | errupt is pending.     |  |  |  |
|    |                   |    | Table 1.8. Resets of  | ChannelOpe                             | peration2                  |                            |                        |  |  |  |
|    |                   |    | 0x0                   | BusReset                               |                            | RW                         | Default Bus Reset      |  |  |  |
| 01 | ChannelOperation1 | RW | Table 1.9. Values of  | ChannelOperation1                      |                            |                            |                        |  |  |  |
|    |                   |    | Value                 | ID                                     | Туре                       | Descrip                    | ption                  |  |  |  |
|    |                   |    | 0x0                   | Disabled                               | R                          | An Inte                    | errupt is not pending. |  |  |  |
|    |                   |    | 0x1                   | Enabled                                | R                          | R An Interrupt is pending. |                        |  |  |  |
|    |                   |    | Table 1.10. Resets of | ChannelOp                              | unelOperation1             |                            |                        |  |  |  |
|    |                   |    | 0x0                   | BusReset                               |                            | RW                         | Default Bus Reset      |  |  |  |
| 00 | ChannelOperation0 | RW | Table 1.11. Values of | f ChannelOp                            | eration0                   |                            |                        |  |  |  |
|    |                   |    | Value                 | ID                                     | Type                       | Descrip                    | ption                  |  |  |  |
|    |                   |    | 0x0                   | Disabled                               | R                          | An Inte                    | errupt is not pending. |  |  |  |
|    |                   |    | 0x1                   | Enabled                                | R An Interrupt is pending. |                            | errupt is pending.     |  |  |  |
|    |                   |    | Table 1.12. Resets of | ChannelOp                              | nannelOperation0           |                            |                        |  |  |  |
|    |                   |    | 0x0                   | BusReset                               |                            | RW                         | Default Bus Reset      |  |  |  |

### 1.1.1.2. Status Register (StatusReg)

#### Table 1.13. Bits of Status Register

| 1 abie | able 1.13. Bits of Status Register |      |                    |                                      |                     |                                                        |  |  |  |  |  |  |
|--------|------------------------------------|------|--------------------|--------------------------------------|---------------------|--------------------------------------------------------|--|--|--|--|--|--|
| Bits o | its of Status Register             |      |                    |                                      |                     |                                                        |  |  |  |  |  |  |
| 0x04   |                                    |      |                    |                                      |                     |                                                        |  |  |  |  |  |  |
| Bits   | ID                                 | Type | Description        | cription                             |                     |                                                        |  |  |  |  |  |  |
| 07     | ChannelStatus3                     | R    | Table 1.14. Values | ble 1.14. Values of ChannelStatus3   |                     |                                                        |  |  |  |  |  |  |
|        |                                    |      | Value              | ID                                   | Туре                | Description                                            |  |  |  |  |  |  |
| 06     |                                    |      | 0ь00               | Idle                                 | R                   | An Interrupt is pending.                               |  |  |  |  |  |  |
|        |                                    |      | 0b01               | Operating                            | R                   | An Interrupt is not pending.                           |  |  |  |  |  |  |
|        |                                    |      | 0b1*               | Ended                                | R                   | An Interrupt is not pending.                           |  |  |  |  |  |  |
|        |                                    |      |                    |                                      |                     |                                                        |  |  |  |  |  |  |
| 05     | ChannelStatus2                     | R    | Table 1.15. Values | of ChannelSta                        | atus2               |                                                        |  |  |  |  |  |  |
|        |                                    |      | Value              | ID                                   | Type                | Description                                            |  |  |  |  |  |  |
| 04     |                                    |      | 0600               | Idle                                 | R                   | An Interrupt is pending.                               |  |  |  |  |  |  |
|        |                                    |      | 0b01               | Operating                            | R                   | An Interrupt is not pending.                           |  |  |  |  |  |  |
|        |                                    |      | 0b1*               | Ended                                | R                   | An Interrupt is not pending.                           |  |  |  |  |  |  |
| 03     | ChannelStatus1                     | R    | Table 1.16. Values | Table 1.16. Values of ChannelStatus1 |                     |                                                        |  |  |  |  |  |  |
|        |                                    |      | Value              | ID                                   | ID Type Description |                                                        |  |  |  |  |  |  |
| 02     |                                    |      | 0ь00               | Idle                                 | R                   | An Interrupt is pending.                               |  |  |  |  |  |  |
|        |                                    |      | 0b01               | Operating                            | R                   | An Interrupt is not pending.                           |  |  |  |  |  |  |
|        |                                    |      | 0b1*               | Ended                                | R                   | An Interrupt is not pending.                           |  |  |  |  |  |  |
| 01     | ChannelStatus0                     | R    | Table 1.17. Values | of ChannelSt:                        | atus0               |                                                        |  |  |  |  |  |  |
|        | Chameistatuso                      |      | Value              |                                      |                     |                                                        |  |  |  |  |  |  |
|        |                                    |      | 0b00               | Idle                                 | R                   | An Interrupt is pending.                               |  |  |  |  |  |  |
| 00     |                                    |      | 0b00               | 1                                    | R                   | An Interrupt is pending.  An Interrupt is not pending. |  |  |  |  |  |  |
|        |                                    |      |                    | Operating                            | _                   |                                                        |  |  |  |  |  |  |
|        |                                    |      | 0b1*               | Ended                                | R                   | An Interrupt is not pending.                           |  |  |  |  |  |  |
|        |                                    |      | 1                  |                                      |                     |                                                        |  |  |  |  |  |  |



### 1.1.1.3. Charged Count Register (ChargedCountReg0)

#### Table 1.18. Bits of Charged Count Register

| Bits o | bits of Charged Count Register |      |                       |                                                                     |  |  |  |  |  |  |  |
|--------|--------------------------------|------|-----------------------|---------------------------------------------------------------------|--|--|--|--|--|--|--|
| 0x08   |                                |      | Charged Count Regis   | ged Count Register (ChargedCountReg0)                               |  |  |  |  |  |  |  |
| Bits   | ID                             | Type | Description           |                                                                     |  |  |  |  |  |  |  |
| 31     | Count                          | RW   | Number of interrupts  | ber of interrupts to be generated and expected to be handled by SW. |  |  |  |  |  |  |  |
|        |                                |      | Table 1.19. Resets of | ble 1.19. Resets of Count                                           |  |  |  |  |  |  |  |
| 00     |                                |      | 0x0000.0000           | 00 BusReset RW Default Bus Reset                                    |  |  |  |  |  |  |  |

### 1.1.1.4. Charged Count Register (ChargedCountReg1)

#### Table 1.20. Bits of Charged Count Register

| Bits of | ts of Charged Count Register |      |                                           |                                                                     |  |  |  |  |  |  |
|---------|------------------------------|------|-------------------------------------------|---------------------------------------------------------------------|--|--|--|--|--|--|
| 0x0c    |                              |      | Charged Count Register (ChargedCountReg1) |                                                                     |  |  |  |  |  |  |
| Bits    | ID                           | Type | Description                               |                                                                     |  |  |  |  |  |  |
| 31      | Count                        | RW   | Number of interrupts                      | ber of interrupts to be generated and expected to be handled by SW. |  |  |  |  |  |  |
|         |                              |      | Table 1.21. Resets of                     | able 1.21. Resets of Count                                          |  |  |  |  |  |  |
| 00      |                              |      | 0x0000.0000                               | .0000 BusReset RW Default Bus Reset                                 |  |  |  |  |  |  |

### 1.1.1.5. Charged Count Register (ChargedCountReg2)

#### Table 1.22. Bits of Charged Count Register

| Bits of | its of Charged Count Register |      |                                           |                                                                     |  |  |  |  |  |  |  |
|---------|-------------------------------|------|-------------------------------------------|---------------------------------------------------------------------|--|--|--|--|--|--|--|
| 0x10    |                               |      | Charged Count Register (ChargedCountReg2) |                                                                     |  |  |  |  |  |  |  |
| Bits    | ID                            | Type | Description                               |                                                                     |  |  |  |  |  |  |  |
| 31      | Count                         | RW   | Number of interrupts                      | per of interrupts to be generated and expected to be handled by SW. |  |  |  |  |  |  |  |
|         |                               |      | Table 1.23. Resets of                     | ble 1.23. Resets of Count                                           |  |  |  |  |  |  |  |
| 00      |                               |      | 0x0000.0000                               | 000 BusReset RW Default Bus Reset                                   |  |  |  |  |  |  |  |

### 1.1.1.6. Charged Count Register (ChargedCountReg3)

#### Table 1.24. Bits of Charged Count Register

| Bits of | its of Charged Count Register                       |      |                             |                                                                        |  |  |  |  |  |
|---------|-----------------------------------------------------|------|-----------------------------|------------------------------------------------------------------------|--|--|--|--|--|
| 0x14    | 14 <u>Charged Count Register (ChargedCountReg3)</u> |      |                             |                                                                        |  |  |  |  |  |
| Bits    | ID                                                  | Type | Description                 | escription                                                             |  |  |  |  |  |
| 31      | Count                                               | RW   | Number of interrupts        | Number of interrupts to be generated and expected to be handled by SW. |  |  |  |  |  |
|         |                                                     |      | Table 1.25. Resets of Count |                                                                        |  |  |  |  |  |
| 00      |                                                     |      | 0x0000.0000                 | 1000.0000 BusReset RW Default Bus Reset                                |  |  |  |  |  |

### 1.1.1.7. Actual Count Register (ActualCountReg0)

#### Table 1.26. Bits of Actual Count Register

| Bits o | its of Actual Count Register |   |                                               |  |  |  |  |  |  |
|--------|------------------------------|---|-----------------------------------------------|--|--|--|--|--|--|
| 0x18   |                              |   | Actual Count Register (ActualCountReg0)       |  |  |  |  |  |  |
| Bits   | Bits ID Type Description     |   |                                               |  |  |  |  |  |  |
| 31     | Count                        | R | Actual count of interrupts already generated. |  |  |  |  |  |  |
|        |                              |   |                                               |  |  |  |  |  |  |
| 00     |                              |   |                                               |  |  |  |  |  |  |

### 1.1.1.8. Actual Count Register (ActualCountReg1)

#### Γable 1.27. Bits of Actual Count Register

Bits of Actual Count Register



| 0x1c |       |      | Actual Count Register (Actual CountReg1)      |  |  |  |  |  |
|------|-------|------|-----------------------------------------------|--|--|--|--|--|
| Bits | ID    | Type | sscription                                    |  |  |  |  |  |
| 31   | Count | R    | Actual count of interrupts already generated. |  |  |  |  |  |
|      |       |      |                                               |  |  |  |  |  |
| 00   |       |      |                                               |  |  |  |  |  |

### 1.1.1.9. Actual Count Register (ActualCountReg2)

#### Table 1.28. Bits of Actual Count Register

| Bits o | is of Actual Count Register |      |                                              |  |  |  |  |  |  |
|--------|-----------------------------|------|----------------------------------------------|--|--|--|--|--|--|
| 0x20   |                             |      | Actual Count Register (ActualCountReg2)      |  |  |  |  |  |  |
| Bits   | ID                          | Type | Description                                  |  |  |  |  |  |  |
| 31     | Count                       | R    | ctual count of interrupts already generated. |  |  |  |  |  |  |
|        |                             |      |                                              |  |  |  |  |  |  |
| 00     |                             |      |                                              |  |  |  |  |  |  |

### 1.1.1.10. Actual Count Register (ActualCountReg3)

#### Table 1.29. Bits of Actual Count Register

| Bits o | Sits of Actual Count Register |      |                                              |  |  |  |  |  |  |
|--------|-------------------------------|------|----------------------------------------------|--|--|--|--|--|--|
| 0x24   |                               |      | Actual Count Register (ActualCountReg3)      |  |  |  |  |  |  |
| Bits   | ID                            | Type | Description                                  |  |  |  |  |  |  |
| 31     | Count                         | R    | ctual count of interrupts already generated. |  |  |  |  |  |  |
|        |                               |      |                                              |  |  |  |  |  |  |
| 00     |                               |      |                                              |  |  |  |  |  |  |

### 1.1.1.11. Failure Count Register (FailureCountReg0)

#### Table 1.30. Bits of Failure Count Register

| Bits o | ts of Failure Count Register |      |                                           |  |  |  |  |  |  |  |
|--------|------------------------------|------|-------------------------------------------|--|--|--|--|--|--|--|
| 0x28   |                              |      | Failure Count Register (FailureCountReg0) |  |  |  |  |  |  |  |
| Bits   | ID                           | Type | Description                               |  |  |  |  |  |  |  |
| 31     | Count                        | R    | Failure count of missed interrupts.       |  |  |  |  |  |  |  |
|        |                              |      |                                           |  |  |  |  |  |  |  |
| 00     |                              |      |                                           |  |  |  |  |  |  |  |

### 1.1.1.12. Failure Count Register (FailureCountReg1)

#### Table 1.31. Bits of Failure Count Register

| Bits of                                        | its of Failure Count Register |      |                                  |  |  |  |  |  |  |
|------------------------------------------------|-------------------------------|------|----------------------------------|--|--|--|--|--|--|
| 0x2c Failure Count Register (FailureCountReg1) |                               |      |                                  |  |  |  |  |  |  |
| Bits                                           | ID                            | Type | Description                      |  |  |  |  |  |  |
| 31                                             | Count                         | R    | lure count of missed interrupts. |  |  |  |  |  |  |
|                                                |                               |      |                                  |  |  |  |  |  |  |
| 00                                             |                               |      |                                  |  |  |  |  |  |  |

### 1.1.1.13. Failure Count Register (FailureCountReg2)

#### Table 1.32. Bits of Failure Count Register

| Bits of                                        | ts of Failure Count Register |      |                                           |  |  |  |  |  |
|------------------------------------------------|------------------------------|------|-------------------------------------------|--|--|--|--|--|
| 0x30 Failure Count Register (FailureCountReg2) |                              |      | Failure Count Register (FailureCountReg2) |  |  |  |  |  |
| Bits                                           | ID                           | Type | Description                               |  |  |  |  |  |
| 31                                             | Count                        | R    | Failure count of missed interrupts.       |  |  |  |  |  |



| 00 |  |  |
|----|--|--|

### 1.1.1.14. Failure Count Register (FailureCountReg3)

#### Table 1.33. Bits of Failure Count Register

| Bits o | ts of Failure Count Register |      |                                           |  |  |  |  |  |  |
|--------|------------------------------|------|-------------------------------------------|--|--|--|--|--|--|
| 0x34   | 0x34                         |      | Failure Count Register (FailureCountReg3) |  |  |  |  |  |  |
| Bits   | ID                           | Type | Description                               |  |  |  |  |  |  |
| 31     | Count                        | R    | Failure count of missed interrupts.       |  |  |  |  |  |  |
|        |                              |      |                                           |  |  |  |  |  |  |
| 00     |                              |      |                                           |  |  |  |  |  |  |

### 1.1.1.15. Interval Register (IntervalReg0)

#### Table 1.34. Bits of Interval Register

| Bits o | s of Interval Register              |      |                                |                                                  |  |  |  |  |
|--------|-------------------------------------|------|--------------------------------|--------------------------------------------------|--|--|--|--|
| 0x38   | 38 Interval Register (IntervalReg0) |      |                                |                                                  |  |  |  |  |
| Bits   | ID                                  | Type | Description                    | escription                                       |  |  |  |  |
| 31     | Interval                            | RW   | Interval of generated          | Interval of generated interrupt in nanaoseconds. |  |  |  |  |
|        |                                     |      | Table 1.35. Resets of Interval |                                                  |  |  |  |  |
| 00     |                                     |      | 0x0000.0000                    | x0000.0000 BusReset RW Default Bus Reset         |  |  |  |  |

### 1.1.1.16. Interval Register (IntervalReg1)

#### Table 1.36. Bits of Interval Register

| Bits o | ts of Interval Register                  |      |                                           |                                                 |  |  |  |  |
|--------|------------------------------------------|------|-------------------------------------------|-------------------------------------------------|--|--|--|--|
| 0x3c   | 0x3c Interval Register (Interval Regist) |      |                                           |                                                 |  |  |  |  |
| Bits   | ID                                       | Type | Description                               | escription                                      |  |  |  |  |
| 31     | Interval                                 | RW   | Interval of generated                     | nterval of generated interrupt in nanaoseconds. |  |  |  |  |
|        |                                          |      | Table 1.37. Resets of                     | Table 1.37. Resets of Interval                  |  |  |  |  |
| 00     |                                          |      | 0x0000.0000 BusReset RW Default Bus Reset |                                                 |  |  |  |  |

### 1.1.1.17. Interval Register (IntervalReg2)

#### Table 1.38. Bits of Interval Register

| Bits o                                 | Bits of Interval Register |      |                                                  |            |    |                   |  |  |  |
|----------------------------------------|---------------------------|------|--------------------------------------------------|------------|----|-------------------|--|--|--|
| 0x40 Interval Register (Interval Reg2) |                           |      |                                                  |            |    |                   |  |  |  |
| Bits                                   | ID                        | Type | Description                                      | escription |    |                   |  |  |  |
| 31                                     | Interval                  | RW   | Interval of generated interrupt in nanaoseconds. |            |    |                   |  |  |  |
|                                        |                           |      | Table 1.39. Resets of Interval                   |            |    |                   |  |  |  |
| 00                                     |                           |      | 0x0000.0000                                      | BusReset   | RW | Default Bus Reset |  |  |  |

### 1.1.1.18. Interval Register (IntervalReg3)

#### Table 1.40. Bits of Interval Register

| Bits o | Bits of Interval Register |      |                                                 |  |  |  |  |  |  |
|--------|---------------------------|------|-------------------------------------------------|--|--|--|--|--|--|
| 0x44   |                           |      | Interval Register (IntervalReg3)                |  |  |  |  |  |  |
| Bits   | ID                        | Type | Description                                     |  |  |  |  |  |  |
| 31     | Interval                  | RW   | nterval of generated interrupt in nanaoseconds. |  |  |  |  |  |  |
|        |                           |      |                                                 |  |  |  |  |  |  |
| 00     |                           |      |                                                 |  |  |  |  |  |  |



|  | Table 1.41. Resets of Interval |          |    |                   |  |
|--|--------------------------------|----------|----|-------------------|--|
|  | 0x0000.0000                    | BusReset | RW | Default Bus Reset |  |

### 1.1.1.19. Reference Count Register (ReferenceCountReg0)

#### Table 1.42. Bits of Reference Count Register

| Bits o | Bits of Reference Count Register                   |      |                             |                                                                     |    |                   |  |  |  |
|--------|----------------------------------------------------|------|-----------------------------|---------------------------------------------------------------------|----|-------------------|--|--|--|
| 0x48   | 0x48 Reference Count Register (ReferenceCountReg0) |      |                             |                                                                     |    |                   |  |  |  |
| Bits   | ID                                                 | Type | Description                 | cription                                                            |    |                   |  |  |  |
| 31     | Count                                              | RW   | Reference count writt       | teference count written by SW to acknowledge a processed interrupt. |    |                   |  |  |  |
|        |                                                    |      | Table 1.43. Resets of Count |                                                                     |    |                   |  |  |  |
| 00     |                                                    |      | 0x0000.0000                 | BusReset                                                            | RW | Default Bus Reset |  |  |  |

### 1.1.1.20. Reference Count Register (ReferenceCountReg1)

#### Table 1.44. Bits of Reference Count Register

| Bits of                                             | Bits of Reference Count Register |      |                       |                                                                     |    |                   |  |  |  |
|-----------------------------------------------------|----------------------------------|------|-----------------------|---------------------------------------------------------------------|----|-------------------|--|--|--|
| 0x4c Reference Count Register (ReferenceCountReg I) |                                  |      |                       |                                                                     |    |                   |  |  |  |
| Bits                                                | ID                               | Type | Description           | scription                                                           |    |                   |  |  |  |
| 31                                                  | Count                            | RW   | Reference count writt | Reference count written by SW to acknowledge a processed interrupt. |    |                   |  |  |  |
|                                                     |                                  |      | Table 1.45. Resets of | Table 1.45. Resets of Count                                         |    |                   |  |  |  |
| 00                                                  |                                  |      | 0x0000.0000           | BusReset                                                            | RW | Default Bus Reset |  |  |  |

### 1.1.1.21. Reference Count Register (ReferenceCountReg2)

#### Γable 1.46. Bits of Reference Count Register

| Bits of Reference Count Register |                                                    |      |                       |                                                                    |    |                   |  |  |  |
|----------------------------------|----------------------------------------------------|------|-----------------------|--------------------------------------------------------------------|----|-------------------|--|--|--|
| 0x50                             | 2x50 Reference Count Register (ReferenceCountReg2) |      |                       |                                                                    |    |                   |  |  |  |
| Bits                             | ID                                                 | Type | Description           | cription                                                           |    |                   |  |  |  |
| 31                               | Count                                              | RW   | Reference count writt | eference count written by SW to acknowledge a processed interrupt. |    |                   |  |  |  |
|                                  |                                                    |      | Table 1.47. Resets of | able 1.47. Resets of Count                                         |    |                   |  |  |  |
| 00                               |                                                    |      | 0x0000.0000           | BusReset                                                           | RW | Default Bus Reset |  |  |  |

### 1.1.1.22. Reference Count Register (ReferenceCountReg3)

#### Table 1.48. Bits of Reference Count Register

| Bits o                                             | Bits of Reference Count Register |      |                             |                                                                     |    |                   |  |  |  |
|----------------------------------------------------|----------------------------------|------|-----------------------------|---------------------------------------------------------------------|----|-------------------|--|--|--|
| 0x54 Reference Count Register (ReferenceCountReg3) |                                  |      |                             |                                                                     |    |                   |  |  |  |
| Bits                                               | ID                               | Туре | Description                 | escription                                                          |    |                   |  |  |  |
| 31                                                 | Count                            | RW   | Reference count writt       | Reference count written by SW to acknowledge a processed interrupt. |    |                   |  |  |  |
|                                                    |                                  |      | Table 1.49. Resets of Count |                                                                     |    |                   |  |  |  |
| 00                                                 |                                  |      | 0x0000.0000                 | BusReset                                                            | RW | Default Bus Reset |  |  |  |