

# DUAL PROSLIC® WITH DC-DC CONTROLLER

#### **Features**

- Performs all BORSCHT functions
- Ideal for short- or long-loop applications ■
- Internal balanced or unbalanced ringing ■
- Low power consumption
- Software-programmable parameters:
  - Ringing frequency, amplitude, cadence, and waveshape
  - Two-wire ac impedance
  - Transhybrid balance
  - DC current loop feed (10-45 mA)
  - Loop closure and ring trip thresholds
  - · Ground key detect threshold
- Integrated dc-dc controller
- Wideband CODEC (Si3227)

- Low-power sleep mode
- On-hook transmission
- Loop or ground start operation
- Smooth polarity reversal
- DTMF generator/decoder
- A-Law/µ-Law companding, linear PCM
- PCM and SPI bus digital interfaces with programmable interrupts
- GCI/IOM-2 mode support
- 3.3 V operation
- GR-909 loop diagnostics
- Audio diagnostics with loopback
- Pb-free/RoHS-compliant packaging

# **Applications**

- Customer Premises Equipment (CPE) Private Branch Exchange (PBX)
- Optical Network Terminals (ONT)
- Cable EMTAs, ATAs, VoIP Gateways

### **Description**

The Dual ProSLIC® is a family of low-voltage CMOS devices that integrate both SLIC and CODEC functionality into a single IC. In combination with a linefeed IC (LFIC), they provide a complete two-channel analog telephone interface in accordance with all relevant LSSGR, ITU, and ETSI specifications. The Dual ProSLIC devices (Si3226/7) operate from a single 3.3 V supply and interface to standard PCM/SPI or GCI bus digital interfaces. The LFICs (Si3208/9) perform all high-voltage functions and operate from a 3.3 V supply as well as high-voltage battery supplies. The Si3208 is rated for -110 V, and the Si3209 is rated for -135 V. The Dual ProSLIC devices are available in a 64-pin thin quad flat package (TQFP), and the LFICs are available in a 40-pin, quad flat no-lead package (QFN).

#### **Functional Block Diagram**





Patents pending

Preliminary Rev. 0.33 6/07

Copyright © 2007 by Silicon Laboratories

Si3226/7 Si3208/9



# TABLE OF CONTENTS

| <u>Section</u>                                  | <u>Page</u> |
|-------------------------------------------------|-------------|
| 1. Electrical Specifications                    | 4           |
| 2. Typical Application Circuits                 |             |
| 3. Bill of Materials                            |             |
| 4. Functional Description                       |             |
| 4.1. DC Feed Characteristics                    |             |
| 4.2. Linefeed Operating States                  |             |
| 4.3. Line Voltage and Current Monitoring        |             |
| 4.4. Power Monitoring and Power Fault Detection |             |
| 4.5. Thermal Overload Shutdown                  |             |
| 4.6. Power Dissipation Considerations           | 26          |
| 4.7. Loop Closure Detection                     | 26          |
| 4.8. Ground Key Detection                       |             |
| 4.9. Ringing Generation                         | 27          |
| 4.10. Polarity Reversal                         | 27          |
| 4.11. Two-Wire Impedance Synthesis              | 27          |
| 4.12. Transhybrid Balance Filter                | 27          |
| 4.13. Tone Generators                           | 27          |
| 4.14. DTMF Detection                            |             |
| 4.15. DC-DC Controller                          |             |
| 4.16. Wideband Audio                            |             |
| 4.17. SPI Control Interface                     |             |
| 4.18. PCM Interface and Companding              |             |
| 4.19. General Circuit Interface                 |             |
| 4.20. Metallic Loop Testing                     |             |
| 5. Pin Descriptions: Si3226/7                   |             |
| 6. Pin Descriptions: Si3208/9                   |             |
| 7. Ordering Guide                               |             |
| 8. Package Outline: 64-Pin TQFP                 |             |
| 9. Package Outline: 40-Pin QFN                  |             |
| Document Change List                            |             |
| Contact Information                             | 38          |



# 1. Electrical Specifications

Table 1. Absolute Maximum Ratings and Thermal Information<sup>1</sup>

| Parameter                                            | Symbol                               | Test Condition         | Value        | Unit |
|------------------------------------------------------|--------------------------------------|------------------------|--------------|------|
| Operating Temperature Range                          | T <sub>A</sub>                       |                        | -40 to 85    | °C   |
| Storage Temperature Range                            | T <sub>STG</sub>                     |                        | -55 to 150   | °C   |
| Thermal Resistance, Typical <sup>2</sup><br>TQFP-64  | $\theta_{JA}$                        |                        | 25           | °C/W |
| Continuous Power Dissipation <sup>3</sup><br>TQFP-64 | P <sub>D</sub>                       | T <sub>A</sub> = 85 °C | 1.6          | W    |
| Thermal Resistance, Typical <sup>2</sup><br>QFN-40   | $\theta_{JA}$                        |                        | 32           | °C/W |
| Continuous Power Dissipation <sup>4</sup><br>QFN-40  | P <sub>D</sub>                       | T <sub>A</sub> = 85 °C | 1.7          | W    |
|                                                      | Si322                                | 26/7                   | 1            | "    |
| Supply Voltage                                       | $V_{\rm DD1} - V_{\rm DD4}$          |                        | -0.5 to 4.0  | V    |
| Digital Input Voltage                                | V <sub>IND</sub>                     |                        | -0.3 to 3.6  | V    |
|                                                      | Si32                                 | 08                     |              | •    |
| Supply Voltage                                       | V <sub>DD</sub>                      |                        | -0.5 to 4.0  | V    |
| Battery Supply Voltage <sup>5</sup>                  | V <sub>BAT</sub>                     | Continuous             | +0.4 to -110 | V    |
| Battery Supply Voltage                               |                                      | Pulse < 10 μs          | +0.4 to -118 | V    |
| TIP, RING Current                                    | I <sub>TIP</sub> , I <sub>RING</sub> |                        | ±100         | mA   |
|                                                      | Si32                                 | 09                     |              | 1    |
| Supply Voltage                                       | $V_{DD}$                             |                        | -0.5 to 4.0  | V    |
| High Battery Supply Voltage <sup>5</sup>             | V                                    | Continuous             | +0.4 to -135 | V    |
| Inigii ballery Supply voltage                        | V <sub>BAT</sub>                     | Pulse < 10 µs          | +0.4 to -143 | V    |
| TIP, RING Current                                    | I <sub>TIP</sub> , I <sub>RING</sub> |                        | ±100         | mA   |
| Notes:                                               | •                                    |                        | •            | 1    |

- **1.** Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet.
- 2. The thermal resistance of an exposed pad package is assured when the recommended printed circuit board layout guidelines are followed correctly. The specified performance requires that the exposed pad be soldered to an exposed copper surface of at least equal size and that multiple vias are added to enable heat transfer between the top-side copper surface and a large internal/bottom copper plane.
- 3. Operation of the Si3226 or Si3227 above 125 °C junction temperature may degrade device reliability.
- **4.** Si3208 and Si3209 are equipped with on-chip thermal limiting circuitry that shuts down the circuit when the junction temperature exceeds the thermal shutdown threshold. The thermal shutdown threshold should normally be set to 145 °C; when in the ringing state the thermal shutdown may be set to 200 °C. For optimal reliability long term operation of the Si3208/Si3209 above 150 °C junction temperature should be avoided.
- 5. The dv/dt of the voltage applied to the VBAT pins must be limited to 10 V/µs.



**Table 2. Recommended Operating Conditions** 

| Parameter                     | Symbol                             | Test<br>Condition | Min* | Тур | Max* | Unit |
|-------------------------------|------------------------------------|-------------------|------|-----|------|------|
| Ambient Temperature           | T <sub>A</sub>                     | F-grade           | 0    | 25  | 70   | °C   |
| Ambient Temperature           | T <sub>A</sub>                     | G-grade           | -40  | 25  | 85   | °C   |
| Supply Voltage, Si3226/7      | V <sub>DD1</sub> –V <sub>DD4</sub> |                   | 3.13 | 3.3 | 3.47 | V    |
| Supply Voltage, Si3208/Si3209 | V <sub>DD</sub>                    |                   | 3.13 | 3.3 | 3.47 | V    |
| Battery Voltage, Si3208       | V <sub>BAT</sub>                   |                   | -9   | _   | -110 | V    |
| Battery Voltage, Si3209       | V <sub>BAT</sub>                   |                   | -9   | _   | -135 | V    |

\*Note: All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions.

Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise stated.

# Table 3. 3.3 V Power Supply Characteristics<sup>1</sup>

 $(V_{DD} = 3.3 \text{ V}, T_A = 0 \text{ to } 70 \text{ °C for F-Grade}, -40 \text{ to } 85 \text{ °C for G-Grade})$ 

| Parameter               | Symbol            | Test Condition                                                        | Min | Тур                     | Max | Unit |
|-------------------------|-------------------|-----------------------------------------------------------------------|-----|-------------------------|-----|------|
| High Impedance,         | I <sub>DD</sub>   | V <sub>T</sub> a <u>nd V</u> <sub>R</sub> = Hi-Z                      | _   | 2.4                     | _   | mA   |
| Reset                   | I <sub>VBAT</sub> | RST = 0                                                               | _   | 0                       | _   | mA   |
| High Impedance,         | I <sub>DD</sub>   | V <sub>T</sub> and V <sub>R</sub> = Hi-Z                              | _   | 9.7                     | _   | mA   |
| Open Current            | I <sub>VBAT</sub> |                                                                       | _   | 0.6                     | _   | mA   |
| Forward/Reverse Sleep,  | I <sub>DD</sub>   | V <sub>TR</sub> = -48 V                                               | _   | 15                      | _   | mA   |
| On-hook Current         | I <sub>VBAT</sub> |                                                                       | _   | 1.2                     | _   | mA   |
| Forward/Reverse Active, | I <sub>DD</sub>   | V <sub>TR</sub> = -48 V                                               | _   | 24                      | _   | mA   |
| On-hook Current         | I <sub>VBAT</sub> |                                                                       | _   | 1.2                     | _   | mA   |
| Forward/Reverse Active, | I <sub>DD</sub>   | I <sub>LOOP</sub> = 30 mA                                             | _   | 43                      | _   | mA   |
| Off-hook Current        | I <sub>VBAT</sub> | $R_{LOAD} = 50 \Omega$                                                | _   | 3.1 + I <sub>LOOP</sub> | _   | mA   |
| Forward/Reverse OHT,    | I <sub>DD</sub>   | V <sub>TR</sub> = -48 V                                               | _   | 43                      | _   | mA   |
| On-hook Current         | I <sub>VBAT</sub> |                                                                       | _   | 1.6                     | _   | mA   |
| Tip/Ring Open,          | I <sub>DD</sub>   | $V_T$ or $V_R = -48 \text{ V}$                                        | _   | 23                      | _   | mA   |
| On-hook Current         | I <sub>VBAT</sub> | $V_R$ or $V_T$ = Hi-Z                                                 | _   | 0.6                     | _   | mA   |
| Ringing Current         | I <sub>DD</sub>   | $V_{TR}$ = 55 $V_{RMS}$ + 0 $V_{DC}$                                  |     | 26                      | _   | mA   |
|                         | I <sub>VBAT</sub> | balanced, sinusoidal, f = 20 Hz<br>$R_{LOAD}$ = 5 REN = 1400 $\Omega$ | _   | 2.3 + I <sub>AVE</sub>  | _   | mA   |

- 1. All specifications are for a single channel of Si3226/7 using Si3208/9 linefeed IC and based on measurements with all channels in the same operating state.
- 2.  $I_{LOOP}$  is the dc current in the subscriber loop during the off-hook state.
- 3.  $I_{AVE}$  is the average of the full-wave rectified current in the subscriber loop during ringing ( $I_{AVE} = I_{PEAK} \times 2/\pi$ ).



#### **Table 4. AC Characteristics**

 $(V_{DD} = 3.13 \text{ to } 3.47 \text{ V}, T_A = 0 \text{ to } 70 ^{\circ}\text{C} \text{ for F-Grade}, -40 \text{ to } 85 ^{\circ}\text{C} \text{ for G-Grade})$ 

| Parameter                                    | Test Condition                               | Min       | Тур    | Max             | Unit     |  |  |  |  |  |
|----------------------------------------------|----------------------------------------------|-----------|--------|-----------------|----------|--|--|--|--|--|
| TX/RX Performance                            |                                              |           |        |                 |          |  |  |  |  |  |
| Overload Level                               |                                              | 2.5       | _      | _               | $V_{PK}$ |  |  |  |  |  |
| Overload Compression                         | 2-Wire – PCM                                 | Figure 6  | _      | _               |          |  |  |  |  |  |
| Single Frequency Distortion <sup>1</sup>     | 2-Wire – PCM or PCM – 2-Wire:                | _         | _      | -65             | dB       |  |  |  |  |  |
|                                              | 200 Hz to 3.4 kHz                            |           |        |                 |          |  |  |  |  |  |
|                                              | PCM – 2-Wire – PCM:                          | _         | _      | -65             | dB       |  |  |  |  |  |
|                                              | 200 Hz – 3.4 kHz,                            |           |        |                 |          |  |  |  |  |  |
|                                              | 16-bit Linear mode                           |           |        |                 |          |  |  |  |  |  |
| Signal-to-(Noise + Distortion)               | 200 Hz to 3.4 kHz                            | Figure 5  |        | _               |          |  |  |  |  |  |
| Ratio <sup>2</sup>                           | D/A or A/D 8-bit                             |           |        |                 |          |  |  |  |  |  |
|                                              | Active off-hook, and OHT, any Z <sub>T</sub> |           |        |                 |          |  |  |  |  |  |
| Audio Tone Generator Signal-to-              | 0 dBm0, Active off-hook, and                 | 46        | _      | _               | dB       |  |  |  |  |  |
| Distortion Ratio <sup>2</sup>                | OHT, any Z <sub>T</sub>                      |           |        |                 |          |  |  |  |  |  |
| Intermodulation Distortion                   |                                              | _         | _      | <del>-4</del> 1 | dB       |  |  |  |  |  |
| Gain Accuracy <sup>2</sup>                   | 2-Wire to PCM or PCM to 2-Wire               |           |        |                 |          |  |  |  |  |  |
|                                              | 1014 Hz, Any gain setting                    |           |        |                 |          |  |  |  |  |  |
|                                              | $V_{DD1} - V_{DD4} = 3.3 \text{ V} \pm 5\%$  | -0.2      | _      | 0.2             | dB       |  |  |  |  |  |
| Attenuation Distortion vs. Freq.             | 0 dBm 0                                      | See AN317 |        |                 |          |  |  |  |  |  |
| Group Delay vs. Frequency                    |                                              |           | 000711 | 1017            |          |  |  |  |  |  |
| Gain Tracking <sup>3</sup>                   | 1014 Hz sine wave,                           |           |        | _               | _        |  |  |  |  |  |
|                                              | reference level –10 dBm                      |           |        |                 |          |  |  |  |  |  |
|                                              | Signal level:                                |           |        |                 |          |  |  |  |  |  |
|                                              | 3 dB to -37 dB                               | _         | _      | 0.25            | dB       |  |  |  |  |  |
|                                              | −37 dB to −50 dB                             |           |        | 0.5             | dB       |  |  |  |  |  |
|                                              | -50 dB to -60 dB                             |           | _      | 1.0             | dB       |  |  |  |  |  |
| Round-Trip Group Delay                       | 1014 Hz, Within same time-slot               | _         | 450    | 500             | μs       |  |  |  |  |  |
| Crosstalk between channels                   | 0 dBm0,                                      |           |        |                 |          |  |  |  |  |  |
| TX or RX to TX                               | 300 Hz to 3.4 kHz                            |           | _      | <b>-</b> 75     | dB       |  |  |  |  |  |
| TX or RX to RX                               | 300 Hz to 3.4 kHz                            |           | _      | <b>–</b> 75     | dB       |  |  |  |  |  |
| 2-Wire Return Loss <sup>4</sup>              | 200 Hz to 3.4 kHz                            | 26        | 30     | _               | dB       |  |  |  |  |  |
| Transhybrid Balance <sup>4</sup>             | 300 Hz to 3.4 kHz                            | 26        | 30     | _               | dB       |  |  |  |  |  |
|                                              | Noise Performance                            |           |        |                 |          |  |  |  |  |  |
| Idle Channel Noise <sup>5</sup>              | C-Message weighted                           | _         | 8      | 12              | dBrnC    |  |  |  |  |  |
|                                              | Psophometric weighted                        | _         | -80    | -78             | dBmP     |  |  |  |  |  |
| PSRR from V <sub>DD1</sub> –V <sub>DD4</sub> | RX and TX, dc to 3.4 kHz                     | 40        | _      | _               | dB       |  |  |  |  |  |
| Notes:                                       | ·                                            | •         |        | •               |          |  |  |  |  |  |

- 1. The input signal level should be 0 dBm0 for frequencies greater than 100 Hz. For 100 Hz and below, the level should be –10 dBm0. The output signal magnitude at any other frequency is smaller than the maximum value specified.
- 2. Analog signal measured as  $V_{\mbox{\scriptsize TIP}} V_{\mbox{\scriptsize RING}}$  Assumes ideal line impedance matching.
- 3. The quantization errors inherent in the  $\mu$ /A-law companding process can generate slightly worse gain tracking performance in the signal range of 3 to –37 dB for signal frequencies that are integer divisors of the 8 kHz PCM sampling rate.
- **4.**  $V_{DD1} V_{DD4} = 3.3 \text{ V}$ ,  $V_{BAT} = -52 \text{ V}$ , no fuse resistors;  $R_L = 600 \Omega$ ,  $Z_S = 600 \Omega$  synthesized using RS register coefficients.
- 5. The level of any unwanted tones within the bandwidth of 0 to 4 kHz does not exceed –55 dBm.



### **Table 4. AC Characteristics (Continued)**

 $(V_{DD}$  = 3.13 to 3.47 V,  $T_A$  = 0 to 70 °C for F-Grade, –40 to 85 °C for G-Grade)

| Parameter                            | Test Condition                       | Min | Тур | Max | Unit |  |  |  |  |
|--------------------------------------|--------------------------------------|-----|-----|-----|------|--|--|--|--|
| Longitudinal Performance             |                                      |     |     |     |      |  |  |  |  |
| Longitudinal to Metallic/PCM         | 200 Hz to 1 kHz                      | 58  | 60  | _   | dB   |  |  |  |  |
| Balance (forward or reverse)         | 1 kHz to 3.4 kHz                     | 53  | 58  | _   | dB   |  |  |  |  |
| Metallic/PCM to Longitudinal Balance | 200 Hz to 3.4 kHz                    | 40  | _   | _   | dB   |  |  |  |  |
| Longitudinal Impedance               | 200 Hz to 3.4 kHz at TIP or RING     | _   | 50  | _   | Ω    |  |  |  |  |
| Longitudinal Current per Pin         | Active off-hook<br>200 Hz to 3.4 kHz | _   | _   | 30  | mA   |  |  |  |  |
| DC Current                           | Differential                         | _   | _   | 45  | mA   |  |  |  |  |
|                                      | Common Mode                          | _   | _   | 30  | mA   |  |  |  |  |
|                                      | Differential + Common Mode           | _   | _   | 45  | mA   |  |  |  |  |

- 1. The input signal level should be 0 dBm0 for frequencies greater than 100 Hz. For 100 Hz and below, the level should be -10 dBm0. The output signal magnitude at any other frequency is smaller than the maximum value specified.
- Analog signal measured as V<sub>TIP</sub> V<sub>RING</sub>. Assumes ideal line impedance matching.
   The quantization errors inherent in the μ/A-law companding process can generate slightly worse gain tracking performance in the signal range of 3 to -37 dB for signal frequencies that are integer divisors of the 8 kHz PCM sampling rate.
- 4.  $V_{DD1} V_{DD4} = 3.3$  V,  $V_{BAT} = -52$  V, no fuse resistors;  $R_L = 600$  Ω,  $Z_S = 600$  Ω synthesized using RS register
- 5. The level of any unwanted tones within the bandwidth of 0 to 4 kHz does not exceed -55 dBm.



**Table 5. Linefeed Characteristics** 

(V<sub>DD</sub> = 3.13 to 3.47 V,  $T_A$  = 0 to 70 °C for F-Grade, –40 to 85 °C for G-Grade)

| Parameter                                       | Symbol            | Test Condition                                                                                  | Min        | Тур         | Max      | Unit            |
|-------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------|------------|-------------|----------|-----------------|
| Maximum Loop Resistance                         | R <sub>LOOP</sub> | $R_{DC,MAX} = 430 \Omega$<br>$I_{LOOP} = 18 \text{ mA}, V_{BAT} = -52 \text{V}$                 | _          | _           | 2000     | Ω               |
| DC Loop Current Accuracy                        |                   | I <sub>LIM</sub> = 18 mA                                                                        | _          | _           | 10       | %               |
| DC Open Circuit Voltage<br>Accuracy             |                   | Active Mode; V <sub>OC</sub> = 48 V,<br>V <sub>TIP</sub> – V <sub>RING</sub>                    | _          | _           | 4        | V               |
| DC Differential Output<br>Resistance            | $R_{DO}$          | I <sub>LOOP</sub> < I <sub>LIM</sub>                                                            | 160        |             | 640      | Ω               |
| DC On-Hook Voltage<br>Accuracy—Ground Start     | V <sub>OHTO</sub> | I <sub>RING</sub> <i<sub>LIM; V<sub>RING</sub> wrt ground,<br/>V<sub>RING</sub> = –51 V</i<sub> | _          | _           | 4        | V               |
| DC Output<br>Resistance—Ground Start            | R <sub>ROTO</sub> | I <sub>RING</sub> <i<sub>LIM; RING to ground</i<sub>                                            | 160        |             | 640      | Ω               |
| DC Output Resistance—<br>Ground Start           | R <sub>TOTO</sub> | TIP to ground                                                                                   | 400        | _           | _        | kΩ              |
| Loop Closure Detect<br>Threshold Accuracy       |                   | I <sub>THR</sub> = 13 mA                                                                        | _          |             | 10       | %               |
| Ground Key Detect<br>Threshold Accuracy         |                   | I <sub>THR</sub> = 13 mA                                                                        | _          | _           | 10       | %               |
| Ring Trip<br>Threshold Accuracy                 |                   | AC detection,<br>V <sub>RING</sub> = 70 Vpk, no offset,<br>I <sub>TH</sub> = 80mA               | _          | _           | 4        | mA              |
|                                                 |                   | DC detection,<br>20 V dc offset, I <sub>TH</sub> = 13 mA                                        | _          | _           | 1        | mA              |
|                                                 |                   | DC Detection,<br>48 V DC offset, $R_{loop}$ = 1500 $\Omega$                                     |            | _           | 3        | mA              |
| Ringing Amplitude                               | V <sub>RING</sub> | Open circuit, V <sub>BAT</sub> = -110 V                                                         | 108        | _           |          | V <sub>PK</sub> |
|                                                 |                   | 5 REN load, $R_{LOOP}$ = 0 $\Omega$ , $V_{BAT}$ = -110 V, $R_{DO}$ = 160 $\Omega$               | 99         | _           | _        | $V_{PK}$        |
|                                                 |                   | Open Circuit, V <sub>BAT</sub> = –135 V                                                         | 133        | _           | _        | $V_{PK}$        |
|                                                 |                   | 5 REN load, $R_{LOOP}$ = 0 $\Omega$ , $V_{BAT}$ = -130 V, $R_{DO}$ = 160 $\Omega$               | 121        | _           | _        | $V_{PK}$        |
| Sinusoidal Ringing Total<br>Harmonic Distortion | R <sub>THD</sub>  |                                                                                                 | _          | 2           | _        | %               |
| Ringing Frequency Accuracy                      |                   | f = 16 Hz to 100 Hz                                                                             | _          | _           | 1        | %               |
| Ringing Cadence Accuracy                        |                   | Accuracy of ON/OFF times                                                                        | _          | _           | 50       | ms              |
| Calibration Time                                |                   | ↑CAL to ↓CAL bit                                                                                | _          | _           | TBD      | ms              |
| Loop Voltage Sense<br>Accuracy                  |                   | Accuracy of boundaries for each output Code; V <sub>TIP</sub> – V <sub>RING</sub> = 48 V        | _          | 2           | 4        | %               |
| *Note: Ringing amplitude is set f               | or 93 V peak      | and measured at TIP-RING using no                                                               | series pro | tection res | istance. |                 |

# **Table 5. Linefeed Characteristics (Continued)**

 $(V_{DD} = 3.13 \text{ to } 3.47 \text{ V}, T_A = 0 \text{ to } 70 \,^{\circ}\text{C} \text{ for F-Grade}, -40 \text{ to } 85 \,^{\circ}\text{C} \text{ for G-Grade})$ 

| accuracy of boundaries for                     |                          |                              |    |                            |
|------------------------------------------------|--------------------------|------------------------------|----|----------------------------|
| each output code;<br>I <sub>LOOP</sub> = 18 mA | _                        | 7                            | 10 | %                          |
| ower Threshold = 300 mW                        | _                        |                              | 25 | %                          |
|                                                | JWEI THIESHOID - 300 HIV | - Swel Tilleshold – 300 lilw |    | Swell TilleShold = 500 miv |

\*Note: Ringing amplitude is set for 93 V peak and measured at TIP-RING using no series protection resistance.

#### **Table 6. Monitor ADC Characteristics**

(V<sub>DD</sub> = 3.13 to 3.47 V,  $T_A$  = 0 to 70 °C for F-Grade, –40 to 85 °C for G-Grade)

| Parameter                                    | Symbol | Test Condition | Min | Тур | Max | Unit |
|----------------------------------------------|--------|----------------|-----|-----|-----|------|
| Differential Nonlinearity (8-bit resolution) | DNLE   |                | _   | _   | 1   | LSB  |
| Integral Nonlinearity<br>(8-bit resolution)  | INLE   |                | _   | _   | 1   | LSB  |
| Gain Error                                   |        |                | _   |     | 5   | %    |

#### Table 7. Si3208/Si3209 Characteristics

( $V_{DD}$  = 3.13 to 3.47 V,  $V_{BAT}$  = -15 to -130 V,  $T_{A}$  = 0 to 70 °C for F-Grade, -40 to 85 °C for G-Grade)

| Parameter                                           | Symbol           | Test Condition                                                                                                                                     | Min | Тур | Max     | Unit |
|-----------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|------|
| TIP/RING Pull-down Transistor<br>Saturation Voltage | V <sub>CM</sub>  | $V_{RING} - V_{BAT}$ (Forward)<br>$V_{TIP} - V_{BAT}$ (Reverse)<br>$V_{AC} = 2.5 V_{PK}$<br>$I_{OUT} = 22 \text{ mA}$<br>$I_{OUT} = 60 \text{ mA}$ | _   | 3   | <br>3.5 | < <  |
| TIP/RING Pull-up Transistor<br>Saturation Voltage   | V <sub>OV</sub>  | GND – $V_{TIP}$ (Forward)<br>GND – $V_{RING}$ (Reverse)<br>$V_{AC}$ = 2.5 $V_{PK}$<br>$I_{OUT}$ = 22 mA<br>$I_{OUT}$ = 60 mA                       | _   | 3   | <br>3.5 | V    |
| OPEN State TIP/RING Leakage Current                 | I <sub>LKG</sub> | $R_L = 0\Omega$                                                                                                                                    | _   |     | 150     | μA   |

#### **Table 8. DC Characteristics**

 $(V_{DD} = 3.13 \text{ to } 3.47 \text{ V}, T_A = 0 \text{ to } 70 ^{\circ}\text{C} \text{ for F-Grade}, -40 \text{ to } 85 ^{\circ}\text{C} \text{ for G-Grade})$ 

| Parameter                          | Symbol           | Test Condition                                       | Min                   | Тур | Max                   | Unit |
|------------------------------------|------------------|------------------------------------------------------|-----------------------|-----|-----------------------|------|
| High Level Input Voltage           | V <sub>IH</sub>  |                                                      | 0.7 x V <sub>DD</sub> | _   | 5.25                  | V    |
| Low Level Input Voltage            | V <sub>IL</sub>  |                                                      | _                     | _   | 0.3 x V <sub>DD</sub> | V    |
| High Level Output<br>Voltage       | V <sub>OH</sub>  | I <sub>O</sub> = 4 mA                                | V <sub>DD</sub> – 0.6 | _   | _                     | V    |
| Low Level Output<br>Voltage        | V <sub>OL</sub>  | DTX, SDO, INT,<br>SDITHRU:<br>I <sub>O</sub> = -4 mA | _                     | _   | 0.4                   | V    |
|                                    |                  | GPIO1 a/b, GPIO2 a/b:<br>$I_O = -40 \text{ mA}$      | _                     | _   | 0.72                  |      |
| SDITHRU internal pullup resistance |                  |                                                      | 35                    | 50  | _                     | kΩ   |
| Relay Driver Source<br>Impedance   | R <sub>OUT</sub> | $V_{DD1} - V_{DD4} = 3.13 \text{ V}$ IO < 28 mA      | _                     | 63  | _                     | Ω    |
| Relay Driver Sink<br>Impedance     | R <sub>IN</sub>  | $V_{DD1} - V_{DD4} = 3.13 \text{ V}$ IO < 85 mA      | _                     | 11  | _                     | Ω    |
| Input Leakage Current              | լ                |                                                      | _                     | _   | 10                    | μΑ   |

# Table 9. Switching Characteristics—General Inputs<sup>1</sup>

 $(V_{DD} = 3.13 \text{ to } 5.25 \text{ V}, T_A = 0 \text{ to } 70 \text{ °C for F-Grade}, -40 \text{ to } 85 \text{ °C for G-Grade}, C_L = 20 \text{ pF})$ 

| Parameter                                            | Symbol          | Min     | Тур | Max | Unit |
|------------------------------------------------------|-----------------|---------|-----|-----|------|
| Rise Time, RESET                                     | t <sub>r</sub>  | _       | _   | 5   | ns   |
| RESET Pulse Width, GCI Mode <sup>2,3</sup>           | t <sub>rl</sub> | 33/PCLK | _   | _   | μs   |
| RESET Pulse Width, SPI Daisy Chain Mode <sup>3</sup> | t <sub>rl</sub> | 33/PCLK |     |     | μs   |

- 1. All timing (except Rise and Fall time) is referenced to the 50% level of the waveform. Input test levels are  $V_{IH} = V_{DD} - 0.4 \text{ V}, V_{IL} = 0.4 \text{ V}$ . Rise and Fall times are referenced to the 20% and 80% levels of the waveform. 2. The minimum RESET pulse width assumes the SDITHRU pin is tied to ground via a pulldown resistor no greater than
- 10 k $\Omega$  per device.
- 3. The minimum  $\overline{RESET}$  pulse width is 33/PCLK frequency (i.e. 33/8.192 MHz = 4  $\mu$ s).



Table 10. Switching Characteristics—SPI ( $V_{DDA}$  = 3.13 to 5.25 V,  $T_A$  = 0 to 70 °C for F-Grade, –40 to 85 °C for G-Grade,  $C_L$  = 20 pF)

| Parameter                                     | Symbol           | Test Conditions               | Min                               | Тур                      | Max       | Unit |
|-----------------------------------------------|------------------|-------------------------------|-----------------------------------|--------------------------|-----------|------|
| Cycle Time SCLK                               | t <sub>c</sub>   |                               | 62                                | _                        | _         | ns   |
| Rise Time, SCLK                               | t <sub>r</sub>   |                               | _                                 | _                        | 25        | ns   |
| Fall Time, SCLK                               | t <sub>f</sub>   |                               | _                                 | _                        | 25        | ns   |
| Delay Time, SCLK Fall to SDO Active           | t <sub>d1</sub>  |                               | _                                 | _                        | 20        | ns   |
| Delay Time, SCLK Fall to SDO<br>Transition    | t <sub>d2</sub>  |                               | _                                 | _                        | 20        | ns   |
| Delay Time, CS Rise to SDO Tri-state          | t <sub>d3</sub>  |                               | _                                 | _                        | 20        | ns   |
| Setup Time, CS to SCLK Fall                   | t <sub>su1</sub> |                               | 25                                | _                        | _         | ns   |
| Hold Time, CS to SCLK Rise                    | t <sub>h1</sub>  |                               | 20                                | _                        | _         | ns   |
| Setup Time, SDI to SCLK Rise                  | t <sub>su2</sub> |                               | 25                                | _                        | _         | ns   |
| Hold Time, SDI to SCLK Rise                   | t <sub>h2</sub>  |                               | 20                                | _                        | _         | ns   |
| Delay Time between Chip Selects               | t <sub>cs</sub>  |                               | 220                               | _                        | _         | ns   |
| SDI to SDITHRU Propagation Delay              | t <sub>d4</sub>  |                               | _                                 | 4                        | 10        | ns   |
| Note: All timing is referenced to the 50% lev | vel of the wa    | veform. Input test levels are | V <sub>IH</sub> = V <sub>DD</sub> | D –0.4 V, V <sub>I</sub> | L = 0.4 V |      |



Table 11. Switching Characteristics—PCM Highway Interface

 $(V_{DD} = 3.13 \text{ to } 5.25 \text{ V}, T_A = 0 \text{ to } 70 \,^{\circ}\text{C} \text{ for F-Grade}, -40 \text{ to } 85 \,^{\circ}\text{C} \text{ for G-Grade}, C_L = 20 \,\text{pF})$ 

| Parameter                                             | Symbol              | Test<br>Conditions | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup>      | Units      |
|-------------------------------------------------------|---------------------|--------------------|------------------|------------------|-----------------------|------------|
| PCLK Period                                           | t <sub>p</sub>      |                    | 122              | _                | 3906                  | ns         |
| Valid PCLK Inputs                                     |                     |                    | _                | 512              | _                     | kHz        |
|                                                       |                     |                    | —                | 768              |                       | kHz        |
|                                                       |                     |                    | _                | 1.024            | _                     | MHz        |
|                                                       |                     |                    |                  | 1.536<br>1.544   | _                     | MHz<br>MHz |
|                                                       |                     |                    |                  | 2.048            | _                     | MHz        |
|                                                       |                     |                    |                  | 4.096            |                       | MHz        |
|                                                       |                     |                    | _                | 8.192            | _                     | MHz        |
| FSYNC Period <sup>2</sup>                             | t <sub>fs</sub>     |                    |                  | 125              | _                     | μs         |
| PCLK Duty Cycle Tolerance                             | t <sub>dty</sub>    |                    | 40               | 50               | 60                    | %          |
| FSYNC Jitter Tolerance                                | t <sub>jitter</sub> |                    | _                | _                | ±120                  | ns         |
| Rise Time, PCLK                                       | t <sub>r</sub>      |                    | _                | _                | 25                    | ns         |
| Fall Time, PCLK                                       | t <sub>f</sub>      |                    | _                | _                | 25                    | ns         |
| Delay Time, PCLK Rise to DTX Active                   | t <sub>d1</sub>     |                    | _                | _                | 20                    | ns         |
| Delay Time, PCLK Rise to DTX Transition               | t <sub>d2</sub>     |                    | _                | _                | 20                    | ns         |
| Delay Time, PCLK Rise to DTX<br>Tristate <sup>3</sup> | t <sub>d3</sub>     |                    | _                | _                | 20                    | ns         |
| Setup Time, FSYNC to PCLK Fall                        | t <sub>su1</sub>    |                    | 25               | _                | _                     | ns         |
| Hold Time, FSYNC to PCLK Fall                         | t <sub>h1</sub>     |                    | 20               | _                | _                     | ns         |
| Setup Time, DRX to PCLK Fall                          | t <sub>su2</sub>    |                    | 25               | _                | _                     | ns         |
| Hold Time, DRX to PCLK Fall                           | t <sub>h2</sub>     |                    | 20               | _                | _                     | ns         |
| FSYNC Pulse Width                                     | t <sub>wfs</sub>    |                    | t <sub>p</sub>   | _                | 125 μs–t <sub>p</sub> |            |

- 1. All timing is referenced to the 50% level of the waveform. Input test levels are  $V_{IH} V_{I/O} 0.4 \text{ V}$ ,  $V_{IL} = 0.4 \text{ V}$ . 2. FSYNC source is assumed to be 8 kHz under all operating conditions.
- 3. Spec applies to PCLK fall to DTX tristate when that mode is selected.





Figure 2. PCM Highway Interface Timing Diagram

Table 12. Switching Characteristics—GCI Highway Serial Interface

 $(V_{DD} = 3.13 \text{ to } 5.25 \text{ V}, T_A = 0 \text{ to } 70 \,^{\circ}\text{C} \text{ for F-Grade}, -40 \text{ to } 85 \,^{\circ}\text{C} \text{ for G-Grade})$ 

| Parameter <sup>1</sup>                             | Symbol              | Test<br>Conditions | Min               | Тур | Max  | Units |
|----------------------------------------------------|---------------------|--------------------|-------------------|-----|------|-------|
| PCLK Period (2.048 MHz PCLK Mode)                  | t <sub>p</sub>      |                    | _                 | 488 | _    | ns    |
| PCLK Period (4.096 MHz PCLK Mode)                  | t <sub>p</sub>      |                    | _                 | 244 | _    | ns    |
| FSYNC Period <sup>2</sup>                          | t <sub>fs</sub>     |                    | _                 | 125 | _    | μs    |
| PCLK Duty Cycle Tolerance                          | t <sub>dty</sub>    |                    | 40                | 50  | 60   | %     |
| FSYNC Jitter Tolerance                             | t <sub>jitter</sub> |                    | _                 | _   | ±120 | ns    |
| Rise Time, PCLK                                    | t <sub>r</sub>      |                    | _                 | _   | 25   | ns    |
| Fall Time, PCLK                                    | t <sub>f</sub>      |                    | _                 | _   | 25   | ns    |
| Delay Time, PCLK Rise to DTX Active                | t <sub>d1</sub>     |                    | _                 | _   | 20   | ns    |
| Delay Time, PCLK Rise to DTX Transition            | t <sub>d2</sub>     |                    | _                 | _   | 20   | ns    |
| Delay Time, PCLK Rise to DTX Tristate <sup>3</sup> | t <sub>d3</sub>     |                    | _                 | _   | 20   | ns    |
| Setup Time, FSYNC Rise to PCLK Fall                | t <sub>su1</sub>    |                    | 25                | _   | _    | ns    |
| Hold Time, PCLK Fall to FSYNC Fall                 | t <sub>h1</sub>     |                    | 20                | _   | _    | ns    |
| Setup Time, DRX Transition to PCLK Fall            | t <sub>su2</sub>    |                    | 25                | _   | _    | ns    |
| Hold Time, PCLK Falling to DRX Transition          | t <sub>h2</sub>     |                    | 20                | _   | _    | ns    |
| FSYNC Pulse Width                                  | t <sub>wfs</sub>    |                    | t <sub>p</sub> /2 | _   | _    | ns    |

- 1. All timing is referenced to the 50% level of the waveform. Input test levels are  $V_{IH} = V_O 0.4 \text{ V}$  and  $V_{IL} = 0.4 \text{ V}$ . Rise and fall times are referenced to the 20% and 80% levels of the waveform.
- 2. FSYNC source is assumed to be 8 kHz under all operating conditions.
- 3. Specification applies to PCLK fall to DTX tristate when that mode is selected.





Figure 3. GCI Highway Interface Timing Diagram (2.048 MHz PCLK Mode)



Figure 4. GCI Highway Interface Timing Diagram (4.096 MHz PCLK Mode)





Figure 5. Transmit and Receive Path SNDR



Figure 6. Overload Compression Performance



# 2. Typical Application Circuits



Figure 7. Si3226/7 (2 Lines)





Figure 8. DC-DC Converter (A)



Figure 9. DC-DC Converter (B)





Figure 10. Linefeed (2 Lines)



3. Bill of Materials

Table 13. Bill of Materials for Si3226/7 (2 Lines)

| Quantity   | Reference                          | Value   | Rating        | Tolerance       | Dielectric | PCB Footprint | Manufacturer |
|------------|------------------------------------|---------|---------------|-----------------|------------|---------------|--------------|
| 2          | C1, C6                             | 10 µF   | 6.3 V         | #50%            | Y5V        | CC1210        | Venkel       |
| 2          | C100, C200                         | 0.1 µF  | 6.3 V         | ±10%            | X7R        | CC0603        | Venkel       |
| 4          | C2, C4, C5, C7                     | 0.1µF   | 6.3 V         | ±20%            | X7R        | CC0603        | Venkel       |
| _          | C3*                                | 10µF    | 6.3 V         | #50%            | Y5V        | CC1210        | Venkel       |
| ~          | 83                                 | 4.7 nF  | 6.3 V         | ±10%            | X7R        | CC0603        | Venkel       |
| ~          | *                                  | 10 µH   | 180 mA        | ±10%            |            | IND-NLC3225   | TDK          |
| _          | R2                                 | 49.9 kΩ | 1/16 W        | %9.0∓           |            | RC0603        | Venkel       |
| 4          | R13, R15, R16, R19                 | 10 kΩ   | 1/10 W        | %5∓             |            | RC0603        | Venkel       |
| _          | R17                                | 137 kΩ  | 1/16 W        | %1 <del>+</del> |            | RC0603        | Venkel       |
| 2          | R100, R200                         | 825 kΩ  | 1/10 W, 100 V | ±1%             |            | RC0805        | Venkel       |
| 4          | R106*, R107*, R206*, R207*         | 1.58 MΩ | 1/10 W, 100 V | %5∓             |            | RC0805        | Venkel       |
| _          | LO.                                | Si3226  |               |                 |            | TQFP64        | SiLabs       |
| *Note: Der | *Note: Denotes optional component. |         |               |                 |            |               |              |

Table 14. Bill of Materials for Linefeed and DC-DC Converters with  $|V_{OUT}|$  < 90 V (2 Lines)  $V_{IN}$  = +12 V nominal,  $|V_{OUT}|$  < 90 V

|            | -                                  |           |              |           |            |                |              |
|------------|------------------------------------|-----------|--------------|-----------|------------|----------------|--------------|
| Quantity   | Reference                          | Value     | Rating       | Tolerance | Dielectric | PCB Footprint  | Manufacturer |
| ~          | C120                               | 10 µF     | 25 V         | ±20%      | X7R        | CC1210         | Venkel       |
| _          | C220*                              | 10 µF     | 25 V         | ±20%      | X7R        | CC1210         | Venkel       |
| 2          | C121, C221                         | 0.1 µF    | 25 V         | ±10%      | X7R        | CC0603         | Venkel       |
| 2          | C126, C226                         | 0.1 µF    | 25 V         | ±20%      | X7R        | CC0603         | Venkel       |
| 2          | C124, C224                         | 0.1 µF    | 100 V        | ±20%      | X7R        | CC1210         | Venkel       |
| 2          | C125*, C225*                       | 0.1 µF    | 100 V        | ±20%      | X7R        | CC1210         | Venkel       |
| 2          | C122, C222                         | 0.22 µF   | 100 V        | ±20%      | X7R        | CC1812         | Venkel       |
| 2          | C123, C223                         | 3.3 µF    | 100 V        | ±20%      | Α          | C2.5X6.3MM-RAD | Panasonic    |
| 4          | C127, C128, C227, C228             | 470 pF    | 25 V         | ±10%      | X7R        | CC0402         | Venkel       |
| 2          | D122, D222                         | BAS21HT1  | 250 V,200 mA |           |            | SOD-323        | ON SEMI      |
| 2          | D121, D221                         | STPS2150A | 150 V, 2.0 A |           |            | DO-214AC       | STMicro      |
| 2          | L120, L220                         | 15 µH     |              |           |            | CDR74          | SUMIDA       |
| 2          | Q120, Q220                         | FQT7N10   | 100 V, 2 W   |           |            | SOT-223        | Fairchild    |
| 2          | Q121, Q221                         | MMDT3946  |              |           |            | SOT-363        | Diodes Inc.  |
| 2          | R121, R221                         | 0.1 Ω     | 1/4 W        | ±1%       |            | RC1210         | Venkel       |
| 2          | R122, R222                         | 15 Ω      | 1/4 W        | %5∓       |            | RC1206         | Venkel       |
| 2          | R123, R223                         | 220 വ     | 1/16 W       | %5∓       |            | RC0402         | Venkel       |
| 2          | R124, R224                         | 1 kΩ      | 1/16 W       | %5∓       |            | RC0402         | Venkel       |
| 2          | R125, R225                         | 150 kΩ    | 1/16 W       | %5∓       |            | RC0402         | Venkel       |
| 2          | R126, R226                         | 100 kΩ    | 1/16 W       | %5∓       |            | RC0402         | Venkel       |
| 2          | R127, R227                         | 2Ω        | 1/8 W        | %5∓       |            | RC0402         | Venkel       |
| 1          | C107                               | 0.1 µF    | 25 V         | ±10%      | X7R        | CC0603         | Venkel       |
| *Note: Der | *Note: Denotes optional component. |           |              |           |            |                |              |



Table 14. Bill of Materials for Linefeed and DC-DC Converters with  $|V_{OUT}| < 90~V$  (2 Lines) (Continued)

 $V_{IN} = +12 \text{ V nominal, } |Vout| < 90 \text{ V}$ 

| Quantity | Reference              | Value               | Rating        | Tolerance | Dielectric | PCB Footprint | Manufacturer         |
|----------|------------------------|---------------------|---------------|-----------|------------|---------------|----------------------|
| 4        | C101, C102, C201, C202 | 10 nF               | 100 V         | ±10%      | X7R        | CC0805        | Venkel               |
| 4        | C103, C104, C203, C204 | 10 nF               | 100 V         | ±10%      | X7R        | CC0805        | Venkel               |
| 2        | C105, C205             | 0.1 µF              | 100 V         | ±20%      | X7R        | CC1210        | Venkel               |
| 4        | R101, R102, R201, R202 | 681 kΩ              | 1/10 W, 150 V | ±1%       |            | RC0805        | Venkel               |
| 4        | R103, R104, R203, R204 | 301 kΩ              | 1/16 W, 75 V  | ±1%       |            | RC0603        | Venkel               |
| 2        | R105, R205             | 590 kΩ              | 1/10 W, 150 V | ±1%       |            | RC0805        | Venkel               |
| <b>←</b> | U100                   | Si3208 or<br>Si3209 |               |           |            | QFN-40        | Silicon Laboratories |
|          |                        |                     |               |           |            |               |                      |

\*Note: Denotes optional component.

Table 15. Bill of Materials for Linefeed and DC-DC Converters with  $|V_{OUT}|$  < 135 V (2 Lines)

 $V_{IN}$  = +12 V nominal, |Vout| < 135 V

| Quantity   | Reference                          | Value     | Rating       | Tolerance | Dielectric | PCB Footprint  | Manufacturer |
|------------|------------------------------------|-----------|--------------|-----------|------------|----------------|--------------|
| ~          | C120                               | 10 µF     | 25 V         | ±20%      | X7R        | CC1210         | Venkel       |
| -          | C220*                              | 10 µF     | 25 V         | ±20%      | X7R        | CC1210         | Venkel       |
| 7          | C121,C221                          | 0.1 µF    | 25 V         | ±10%      | X7R        | CC0603         | Venkel       |
| 2          | C126,C226                          | 0.1 µF    | 25 V         | ±20%      | X7R        | CC0603         | Venkel       |
| 2          | C124,C224                          | 0.1 µF    | 200 V        | ±20%      | X7R        | CC1210         | Venkel       |
| 2          | C125*,C225*                        | 0.1 µF    | 200 V        | ±20%      | X7R        | CC1210         | Venkel       |
| 2          | C122,C222                          | 0.22 µF   | 200 V        | ±20%      | X7R        | CC1812         | Venkel       |
| 2          | C123,C223                          | 3.3 µF    | 160 V        | ±20%      | Α          | C2.5X6.3MM-RAD | Panasonic    |
| 4          | C127, C128, C227, C228             | 470 pF    | 25 V         | ±10%      | X7R        | CC0402         | Venkel       |
| 2          | D122, D222                         | BAS21HT1  | 250 V,200 mA |           |            | SOD-323        | ON SEMI      |
| 2          | D121, D221                         | STPS2150A | 150 V, 2.0 A |           |            | DO-214AC       | STMicro      |
| 7          | L120, L220                         | 15 µH     |              |           |            | CDRH125        | SUMIDA       |
| 2          | Q120, Q220                         | FQD7N20L  | 200 V, 2.5 W |           |            | D-PAK          | Fairchild    |
| 7          | Q121, Q221                         | MMDT3946  |              |           |            | SOT-363        | Diodes Inc.  |
| 7          | R121, R221                         | 0.1Ω      | 1/4 W        | ±1%       |            | RC1210         | Venkel       |
| 7          | R122, R222                         | 15Ω       | 1/4 W        | %5∓       |            | RC1206         | Venkel       |
| 2          | R123, R223                         | 220 Ω     | 1/16 W       | %5∓       |            | RC0402         | Venkel       |
| 2          | R124, R224                         | 1 kΩ      | 1/16 W       | %5∓       |            | RC0402         | Venkel       |
| 7          | R125, R225                         | 150 kΩ    | 1/16 W       | %5∓       |            | RC0402         | Venkel       |
| 2          | R126, R226                         | 100 kΩ    | 1/16 W       | %5∓       |            | RC0402         | Venkel       |
| 7          | R127, R227                         | 2Ω        | 1/8 W        | %5∓       |            | RC0402         | Venkel       |
| 1          | C107                               | 0.1 µF    | 25 V         | ±10%      | X7R        | CC0603         | Venkel       |
| *Note: Der | *Note: Denotes optional component. |           |              |           |            |                |              |



Table 15. Bill of Materials for Linefeed and DC-DC Converters with  $|V_{OUT}| < 135~V$  (2 Lines) (Continued)

 $V_{IN}$  = +12 V nominal, |Vout| < 135 V

| Quantity   | Reference                          | Value  | Rating        | Tolerance | Dielectric | PCB Footprint | Manufacturer         |
|------------|------------------------------------|--------|---------------|-----------|------------|---------------|----------------------|
| 4          | C101, C102, C201, C202             | 10 nF  | 200 V         | ±10%      | X7R        | CC0805        | Venkel               |
| 4          | C103, C104, C203, C204             | 10 nF  | 100 V         | ±10%      | X7R        | CC0805        | Venkel               |
| 2          | C105, C205                         | 0.1 µF | 200 V         | ±20%      | X7R        | CC1210        | Venkel               |
| 4          | R101, R102, R201, R202             | 681 kΩ | 1/10 W, 150 V | ±1%       |            | RC0805        | Venkel               |
| 4          | R103, R104, R203, R204             | 301 kΩ | 1/16 W, 75 V  | ±1%       |            | RC0603        | Venkel               |
| 2          | R105, R205                         | 590 KΩ | 1/10 W, 150 V | ±1%       |            | RC0805        | Venkel               |
| _          | U100                               | Si3209 |               |           |            | QFN-40        | Silicon Laboratories |
| *Note: Der | *Note: Denotes optional component. |        |               |           |            |               |                      |

# 4. Functional Description

The Dual ProSLIC<sup>®</sup> chipset includes the Si3226/7 low-voltage IC and the Si3208/9 high-voltage linefeed IC. The Dual ProSLIC provides all SLIC, codec, DTMF detection, and signal generation functions needed for two complete analog telephone interfaces. The Dual ProSLIC performs all battery, over-voltage, ringing, supervision, codec, hybrid, and test (BORSCHT) functions; it also supports extensive metallic loop testing capabilities.

The Si3226 provides a standard voice-band (200 Hz–3.4 kHz) audio codec. The Si3227 provides an audio CODEC with both wideband (50 Hz–7 kHz) and standard voice-band (200 Hz–3.4 kHz) modes. The wideband mode provides an expanded audio band with a 16 kHz sample rate for enhanced audio quality while the standard voice-band mode provides standard telephony audio compatibility. The Si3226/7 provides two independent, programmable, dc-dc converter controllers, each of which reacts to line conditions to provide the optimal battery voltage required for each line-state.

The linefeed chips (Si3208/9) provide programmable on-hook voltage, programmable off-hook loop current, reverse battery operation, loop or ground start operation, and on-hook transmission. Loop current and voltage are continuously monitored using an A/D converter in the Si3226/7. The Si3208 supports battery voltages up to 110 V, sufficient for most ringing signals. The Si3209 supports battery voltages up to 130 V for higher-voltage ringing applications.

The Dual ProSLIC supports balanced 5 REN ringing with or without a programmable dc offset. The available offset, frequency, waveshape, and cadence options are designed to ring the widest variety of terminal devices and to reduce external controller requirements.

A complete audio transmit and receive path is integrated, including ac impedance and hybrid gain. These features are software-programmable, allowing a single hardware design to meet global requirements. Digital voice data transfer occurs over a standard PCM bus. Control data is transferred using a standard SPI.

The Si3226/7 is available in a 64-pin TQFP; the Si3208 is available in a 32-pin QFN, and the Si3209 is available in a 40-pin QFN or a 48-pin eTQFP.

#### 4.1. DC Feed Characteristics

Dual ProSLIC internal linefeed circuitry provides completely programmable dc feed characteristics. Linefeed characteristics for each channel are independently configurable.

When in the active state, each ProSLIC channel operates in one of three dc linefeed operating regions: a constant-voltage region, a constant-current region, or a resistive region, as shown in Figure 11. The constant-voltage region has a low resistance, typically 160  $\Omega$ . The constant-current region approximates infinite resistance.



Figure 11. Dual ProSLIC DC Feed Characteristics

### 4.2. Linefeed Operating States

The linefeed interface includes eight different registerprogrammable operating states as listed in Table 16. The Open state is the default condition in the absence of any preloaded register settings. The device may also automatically enter the open state in the event of a linefeed fault condition.

### 4.3. Line Voltage and Current Monitoring

The Dual ProSLIC continuously monitors the TIP, RING, and battery voltages and currents via an on-chip ADC and stores the resulting values in individual register addresses. Additionally, the loop voltage ( $V_{\text{TIP}}$ – $V_{\text{RING}}$ ), loop current, and longitudinal current values are calculated based on the TIP and RING measurements and are stored in unique register locations for further processing. The ADC updates all registers at a rate of 2 kHz or greater.

# 4.4. Power Monitoring and Power Fault Detection

The Dual ProSLIC's line monitoring functions are used to continuously protect the linefeed IC (LFIC) against excessive power conditions. The LFIC contains an onchip, analog sensing diode that provides real-time temperature data to the Si3226/7 and turns off the LFIC when a preset threshold is exceeded. The LFIC status is reflected in a Si3226/7 register bit.



# Si3226/7 Si3208/9

If the Si3226/7 detects a fault condition or overpower condition on any channel, it automatically sets that channel to the open state and generates a "power alarm" interrupt. The interrupt can be masked, but the automatic transition to open cannot be masked. The various power alarms and linefeed faults supporting automatic intervention are described below.

- 1. LFIC total power exceeded.
- Power exceeded in one or more transistors of a LFIC internal transistor group (if capable of measuring individual power consumption).
- Excessive foreign current or voltage on TIP and/or RING.
- LFIC thermal shutdown event; this event is automatically performed, and no intervention by the Si3226/7 is required.

#### 4.5. Thermal Overload Shutdown

If the LFIC die temperature exceeds the maximum junction temperature threshold, TJmax, of 145 °C or 200 °C or other programmed temperature threshold range, the LFIC has the ability to shut itself down to a low-power state without any assistance from the Si3226/7. The thermal shutdown circuit contains a sufficient amount of hysteresis and/or turn-on delay time so as to remain shut down during a power cross event, where 50 Hz or 60 Hz, 600 V, is connected to TIP and/or RING.

**Table 16. Linefeed Operating States** 

| Linefeed State                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Open                             | Output is high-impedance, and all line supervision functions are powered down. Audio is powered down. This is the default state after powerup or following a hardware reset. This state can also be used in the presence of line fault conditions and to generate open switch intervals (OSIs). This state is used in line diagnostics mode as a high-Z state during line-feed testing. A power fault condition may also force the device into the open state. |
| Forward Active<br>Reverse Active | Linefeed circuitry and audio are active. In Forward Active state, the TIP lead is more positive than the RING lead; in Reverse Active state, the RING lead is more positive than the TIP lead. Loop closure and ground key detect circuitry are active.                                                                                                                                                                                                        |
| Forward OHT<br>Reverse OHT       | Provides data transmission during an on-hook loop condition (e.g., transmitting caller ID data between ringing bursts). Linefeed circuitry and audio are active. In Forward OHT state, the TIP lead is more positive than the RING lead; in Reverse OHT state, the RING lead is more positive than the TIP lead.                                                                                                                                               |
| TIP Open                         | Provides an active linefeed on the RING lead and sets the TIP lead to high impedance (>400 k $\Omega$ ) for ground start operation in forward polarity. Loop closure and ground key detect circuitry are active.                                                                                                                                                                                                                                               |
| RING Open                        | Provides an active linefeed on the TIP lead and sets the RING lead to high impedance (>400 k $\Omega$ ) for ground start operation in reverse polarity. Loop closure and ground key detect circuitry are active.                                                                                                                                                                                                                                               |
| Ringing                          | Drives programmable ringing signal onto TIP and RING leads with or without dc offset.                                                                                                                                                                                                                                                                                                                                                                          |
| Line Diagnostics                 | The channel selected is put into diagnostic mode. In this mode, the selected channel has special diagnostic resources available.                                                                                                                                                                                                                                                                                                                               |

### 4.6. Power Dissipation Considerations

The Dual ProSLIC is designed to source loops up to 20 kft as well as short loop applications. The LFIC provides all battery sourcing functions and is, therefore, the determining factor regarding power dissipation in a specific application. The Dual ProSLIC provides an on-chip dc-dc controller that can dynamically reduce the battery supply to ideally match the required line feed voltage.

### 4.7. Loop Closure Detection

The Dual ProSLIC provides a completely programmable loop closure detection mechanism. The loop closure detection scheme provides two unique thresholds to allow hysteresis, and also includes a programmable debounce filter to eliminate false detection. A loop closure detect status bit provides continuous status, and a maskable interrupt bit is also provided.



## 4.8. Ground Key Detection

The Dual ProSLIC provides a ground key detect mechanism using a programmable architecture similar to the loop closure scheme. The ground key detect scheme provides two unique thresholds to allow hysteresis and also includes a programmable debounce filter to eliminate false detection. A ground key detect status bit provides continuous status, and a maskable interrupt bit is also provided.

# 4.9. Ringing Generation

The Dual ProSLIC provides the ability to generate a programmable sinusoidal or trapezoidal ringing waveform, with or without dc offset. The ringing frequency, wave shape, cadence, and offset are all register-programmable. Using a balanced ringing scheme, the ringing signal is applied to both the TIP and RING leads using dual ringing waveforms that are 180° out of phase with each other. The resulting ringing signal seen across TIP-RING is twice the amplitude of the ringing waveform on either the TIP or RING lead, which allows the ringing circuitry to be forced to withstand only half the total ringing amplitude seen across TIP-RING.

# 4.10. Polarity Reversal

The Dual ProSLIC supports polarity reversal for message waiting and various other signaling modes. The ramp rate can be programmed for a smooth or abrupt transition to accommodate different application requirements.

# 4.11. Two-Wire Impedance Synthesis

The ac two-wire impedance synthesis is generated onchip using a DSP-based scheme to optimally match the output impedance of the Dual ProSLIC to the impedance of the subscriber loop and minimize the receive path signal reflected back onto the transmit path. Most real or complex two-wire impedances can be generated by using the coefficient generator software to simulate the desired line conditions and generate the required register coefficients.

#### 4.12. Transhybrid Balance Filter

The trans-hybrid balance function is implemented onchip using a DSP-based scheme to effectively cancel the reflected receive path signal from the transmit path. The coefficient generator software is used to optimize the filter coefficients.

#### 4.13. Tone Generators

The Dual ProSLIC includes two digital tone generators that allow a wide variety of single- or dual-tone frequency and amplitude combinations. Each tone generator has its own set of registers that hold the desired frequency, amplitude, and cadence to allow generation of DTMF and call progress tones for different requirements. The tones can be directed to either receive or transmit paths.

#### 4.14. DTMF Detection

In DTMF, two tones generate a DTMF digit. One tone is chosen from the four possible row tones, and one tone is chosen from the four possible column tones. The sum of these tones constitutes one of 16 possible DTMF digits. The Dual ProSLIC performs DTMF detection using an algorithm to compute the DFT for each of the eight DTMF frequencies and their second harmonics. At the end of the DFT computation, the squared magnitudes of the DFT results for the 8 DTMF fundamental tones are computed. The row and column results are sorted to determine the strongest tones, and checks are made to determine if the strongest row and column tones constitute a DTMF digit.

#### 4.15. DC-DC Controller

The controller converts a single positive dc input voltage into an independent negative battery voltage for each channel. The controller operates a dc-dc converter circuit that converts a single positive dc input voltage into an independent negative battery voltage for each channel. In addition to eliminating external high-voltage power supplies, the dc-dc controller allows the Dual ProSLIC to dynamically control the battery voltage to the minimum required for any given operating state according to the programmed linefeed parameters.

#### 4.16. Wideband Audio

The Si3226 supports a narrowband (200 Hz–3.4 kHz) audio codec. The Si3227 supports a software-selectable wideband (50 Hz–7 kHz) and narrowband (200 Hz–3.4 kHz) audio codec. The Si3227 wideband mode provides an expanded audio band at a 16-bit, 16 kHz sample rate for enhanced audio quality while maintaining standard telephony audio compatibility. Wideband audio samples are transmitted and received on the PCM interface using two consecutive 8 kHz frames.



#### 4.17. SPI Control Interface

The controller interface to the Dual ProSLIC is a 4-wire interface modeled after microcontroller and serial peripheral devices. The interface consists of a clock (SCLK), chip select (CS), serial data input (SDI), and serial data output (SDO). In addition, the Dual ProSLIC devices feature a serial data through output (SDITHRU) to support operation of up to eight devices (up to 16 channels) using a single chip select line. The device operates with both 8-bit and 16-bit SPI controllers.

### 4.18. PCM Interface and Companding

The Dual ProSLIC contains a flexible, programmable interface for the transmission and reception of digital PCM samples. PCM data transfer is controlled by the PCM clock (PCLK) and frame sync (FSYNC) inputs as well as the PCM Mode Select, PCM Transmit Start, and PCM Receive Start settings.

The interface can be configured to support from four to 128 8-bit time slots in each 125 µs frame, corresponding to a PCM clock (PCLK) frequency range of 256 kHz to 8.192 MHz. 1.544 MHz is also supported.

The Dual ProSLIC supports both  $\mu$ -255 Law ( $\mu$ -Law) and A-law companding formats in addition to 16-bit linear data mode with no companding.

#### 4.19. General Circuit Interface

The Dual ProSLIC supports an alternative communication interface to the SPI and PCM control and data interface. The General Circuit Interface (GCI) is used for transmission and reception of both control and data information onto a GCI bus. The PCM and GCI interfaces are both 4-wire interfaces and share the same pins. In GCI mode, the four-wire SPI control interface is used as hard-wired channel selector pins. The selection between PCM and GCI modes is performed when coming out of reset using the SDITHRU pin.

### 4.20. Metallic Loop Testing

The Dual ProSLIC includes the ability to detect multiple fault conditions within the line card as well as on the T/R pair.

- Hazardous Potential Test—This test checks for ac voltage >50 V<sub>rms</sub> or dc voltage >135 V on T-G or R-G. If a hazardous voltage is encountered, test access MUST release within two seconds of the time when it was initiated using a preset threshold.
- 2. Foreign ElectroMotive Force Test—Checks T-G or R-G for ac voltage >10 V<sub>rms</sub>, dc voltage >6 V. Uses same threshold as for hazardous voltage test.
- 3. Resistive Faults Test—Checks for dc resistance from T-R, T-G or R-G. Any measurement <150 k $\Omega$  is considered a resistive fault.
- 4. Receiver-Off-Hook Test—Distinguishes between a T-R resistive fault and an off-hook condition.
- 5. Ringers Test—Checks for the presence of REN across T-R. Result are >0.175REN and <5REN for a valid load.
- 6. AC Line Impedance (line length)—T-R, T-G, and R-G. Generate a tone at several specific frequencies (audio band) and measure the reflected signal amplitude (complex spectrum) that comes back (with transhybrid balance filter disabled). The reflected signal is then used to calculate the line impedance based on certain assumptions of wire gauge, etc.
- 7. Line Capacitance—T-R, T-G, R-G. Generate a linear ramp function with polarity reversal, and measure the time constant.
- Ringer Capacitance—This test uses the same procedure as the ringer test above but also measures the V/I phase relationship of the received signal (dc path) and then subtracts the delay to calculate the ringer capacitance.
- 9. Ringing Voltage Verification—Uses current voltage sensing capability.
- 10.Test-In Diagnostics—The Dual ProSLIC can switch in a preset load impedance to test the SLIC/codec functionality using a known set of conditions.



# 5. Pin Descriptions: Si3226/7

Table 17. Si3226/7 Pin Descriptions

| Pin<br>Number | Symbol                      | I/O | Description                                                       |
|---------------|-----------------------------|-----|-------------------------------------------------------------------|
| 1             | SRINGDCa                    | I   | RING DC Sense Input.                                              |
| 2             | SRINGACa                    | I   | RING AC Sense Input.                                              |
| 3             | STIPACa                     | I   | TIP AC Sense Input.                                               |
| 4             | STIPDCa                     | I   | TIP DC Sense Input.                                               |
| 5             | CAPPa                       | I/O | Metallic Loop Filter Capacitor-Positive Terminal.                 |
| 6             | CAPMa                       | I/O | Metallic Loop Filter Capacitor-Negative Terminal.                 |
| 7             | SVBATa                      | I   | Battery Sensing Input.                                            |
| 8             | SVDC                        | I   | DC-DC Input Power Rail Sensor.                                    |
| 9             | GPIO3a / PWROa              | I/O | General Purpose I/O / Power Offloading Output.                    |
| 10            | GPIO2a / SRINGCa /<br>TRD2a | I/O | General Purpose I/O / TIP Course Sense Input / Test Relay Driver. |
| 11            | GPIO1a / STIPCa / TRD1a     | I/O | General Purpose I/O / TIP Course Sense Input / Test Relay Driver. |
| 12            | CS                          | I   | Chip Select Input.                                                |
| 13            | FSYNC                       | I   | Frame Sync Clock Input.                                           |
| 14            | SDI                         | I   | Serial Port Data Input.                                           |
| 15            | HVCLKa                      | 0   | Line-Driver IC Clock Output.                                      |
| 16            | SCLK                        | I   | Serial Port Bit Clock Input.                                      |
| 17            | HVDATA                      | 0   | Line-Driver IC Data Output                                        |
| 18            | SDITHRU                     | 0   | Serial Data Daisy Chain Output.                                   |
| 19            | SDO                         | 0   | Serial Port Data Output.                                          |
| 20            | DCFFa                       | I/O | DC-DC BJT Drive Monitor.                                          |
| 21            | SDCHa                       | I   | DC-DC Current Monitor Input-High Terminal.                        |
| 22            | SDCLa                       | I   | DC-DC Current Monitor Input-Low Terminal.                         |
| 23            | DCDRVa                      | I/O | DC-DC Drive Output.                                               |
| 24            | VDDC                        | PWR | DC-DC Switch Driver Power Supply.                                 |
| 25            | DCDRVb                      | 0   | DC-DC Drive Output.                                               |
| 26            | SDCLb                       | I   | DC-DC Current Monitor Input-Low Terminal.                         |
| 27            | SDCHb                       | I   | DC-DC Current Monitor Input-High Terminal.                        |
| 28            | DCFFb                       | I/O | DC-DC BJT Drive Monitor.                                          |
| 29            | GNDD                        | GND | Digital Ground.                                                   |
| 30            | VDDD                        | PWR | Digital Supply Voltage.                                           |
| 31            | PCLK                        | I   | PCM Bus Clock Input.                                              |
| 32            | HVCLKb                      | 0   | Line-Driver IC Clock Output.                                      |



Table 17. Si3226/7 Pin Descriptions (Continued)

| Pin<br>Number | Symbol                      | I/O | Description                                                       |
|---------------|-----------------------------|-----|-------------------------------------------------------------------|
| 33            | DTXEN                       | 0   | Transmit PCM Enable Output.                                       |
| 34            | DTX                         | 0   | Transmit PCM Data Output.                                         |
| 35            | DRX                         | I   | Receive PCM Data Input.                                           |
| 36            | ĪNT                         | 0   | Interrupt Output.                                                 |
| 37            | RST                         | I   | Reset Input.                                                      |
| 38            | VDDREG                      | I/O | Regulated Core Power Supply.                                      |
| 39            | GPIO1b / STIPCb / TRD1b     | I/O | General Purpose I/O / TIP Course Sense Input / Test Relay Driver. |
| 40            | GPIO2b / SRINGCb /<br>TRD2b | I/O | General Purpose I/O / TIP Course Sense Input / Test Relay Driver. |
| 41            | GPIO3b / PWROb              | I/O | General Purpose I/O / Power Offloading Output.                    |
| 42            | SVBATb                      | I   | Battery Sensing Input.                                            |
| 43            | CAPMb                       | I/O | Differential Loop Filter Capacitor-Negative Term.                 |
| 44            | CAPPb                       | I/O | Differential Loop Filter Capacitor-Positive Term.                 |
| 45            | STIPDCb                     | I   | TIP DC Sense Input.                                               |
| 46            | STIPACb                     | I   | TIP AC Sense Input.                                               |
| 47            | SRINGACb                    | I   | RING AC Sense Input.                                              |
| 48            | SRINGDCb                    | I   | RING DC Sense Input.                                              |
| 49            | DRINGb                      | 0   | RING Pull-Down Current Driver Output.                             |
| 50            | URINGb                      | 0   | RING Pull-Up Current Driver Output.                               |
| 51            | DTIPb                       | 0   | TIP Pull-Down Current Driver Output.                              |
| 52            | UTIPb                       | 0   | TIP Pull-Up Current Driver Output.                                |
| 53            | IBIASb                      | 0   | Line Driver IC Bias Current Output.                               |
| 54            | CAPLB                       | 0   | Longitudinal Balance Calibration Capacitor.                       |
| 55            | IREF                        | I   | Current Reference Input.                                          |
| 56            | QGND                        | I   | Quiet Ground Reference Input.                                     |
| 57            | GNDA                        | GND | Analog Ground.                                                    |
| 58            | VDDA                        | PWR | Analog Supply Voltage.                                            |
| 59            | ISNS                        | I/O | Line Current Sense Input.                                         |
| 60            | IBIASa                      | 0   | Line Driver IC Bias Current Output.                               |
| 61            | UTIPa                       | 0   | TIP Pull-Up Current Driver Output.                                |
| 62            | DTIPa                       | 0   | TIP Pull-Down Current Driver Output.                              |
| 63            | URINGa                      | 0   | RING Pull-Up Current Driver Output.                               |
| 64            | DRINGa                      | 0   | RING Pull-Down Current Driver Output.                             |

# 6. Pin Descriptions: Si3208/9

Table 18. Si3208/9 Pin Descriptions

| 4 5 7 6 7 8 IRI 9 IRI 10 IT 11 IT 12 IB 13 I 14 IT 15 HV 16 HV  | IC<br>NC<br>ING_1 I |     | Internal connection; leave to float.           |
|-----------------------------------------------------------------|---------------------|-----|------------------------------------------------|
| 3 R 4 5 1 6 7 8 IRI 9 IRI 10 IT 11 IT 12 IB 13 I 14 15 HV 16 HV |                     |     |                                                |
| 4 5 7 6 7 8 IRI 9 IRI 10 IT 11 IT 12 IB 13 I 14 15 HV 16 HV     | ING_1 I             |     | No Connect.                                    |
| 5 7 6 7 8 IRI 9 IRI 10 IT 11 IT 12 IB 13 I 14 15 HV 16 HV       |                     | I/O | Ring Channel 1 Input/Output.                   |
| 6 7 8 IRI 9 IRI 10 IT 11 IT 12 IB 13 I 14 IT 15 HV 16 HV        | NC                  |     | No Connect.                                    |
| 7 8 IRI 9 IRI 10 IT 11 IT 12 IB 13 I 14 IS 15 HV 16 HV          | ΓΙΡ_1 I             | I/O | Tip Channel 1 Input/Output.                    |
| 8 IRI 9 IRI 10 IT 11 IT 12 IB 13 I 14 IS 15 HV 16 HV            | NC                  |     | No Connect.                                    |
| 9 IRI 10 IT 11 IT 12 IB 13 I 14 I 15 HV 16 HV                   | IC                  |     | Internal connection; leave to float.           |
| 10 IT 11 IT 12 IB 13 I 14 I 15 HV 16 HV                         | NGN_1               | I   | Negative Ring Current Control Channel 1 Input. |
| 11 IT 12 IB 13 I 14 I 15 HV 16 HV                               | NGP_1               | I   | Positive Ring Current Control Channel 1 Input. |
| 12 IB 13 I 14 I 15 HV 16 HV                                     | TPN_1               | I   | Negative Tip Current Control Channel 1 Input.  |
| 13 I<br>14 I<br>15 HV<br>16 HV                                  | TPP_1               | I   | Positive Tip Current Control Channel 1 Input.  |
| 14 HV 16 HV                                                     | BIAS_1              | I   | Current Bias Channel 1 Input.                  |
| 15 HV<br>16 HV                                                  | ISNS                | 0   | Current Sense Output.                          |
| 16 HV                                                           | VDD                 | I   | IC Supply Voltage Input.                       |
|                                                                 | /CLK_1              | I   | High-Voltage IC Clock Channel 1 Input.         |
| 17 HV                                                           | VDATA I             | I/O | High-Voltage IC Data Input/Output.             |
|                                                                 | CLK_2               | I   | High-Voltage IC Clock Channel 2 Input.         |
| 18 C                                                            | OGND                | I   | Digital Ground.                                |
| 19 IB                                                           | BIAS_2              | I   | Current Bias Channel 2 Input.                  |
| 20 IT                                                           | TPP_2               | I   | Positive Tip Current Control Channel 1 Input.  |
| 21 IT                                                           | TPN_2               | I   | Negative Tip Current Control Channel 2 Input.  |
| 22 IRI                                                          | NGP_2               | I   | Positive Ring Current Control Channel 2 Input. |
| 23 IRI                                                          | NGN_2               | I   | Negative Ring Current Control Channel 2 Input. |
| 24                                                              | IC                  |     | Internal connection; leave to float.           |
| 25                                                              | NC                  |     | No Connect.                                    |
| 26 7                                                            | ΓΙΡ_2 I             | I/O | Tip Channel 2 Input/Output.                    |
| 27                                                              | NC                  |     | No Connect.                                    |
| 28 R                                                            | ING_2 I             | I/O | Ring Channel 2 Input/Output.                   |
| 29                                                              | NC                  |     | No Connect.                                    |
| 30                                                              | IC                  |     | Internal connection; leave to float.           |
| 31                                                              | IC                  |     | Internal connection; leave to float.           |
| 32 VI                                                           | BAT_2               | I   | Operating Battery Voltage Channel 2 Input.     |
| 33                                                              | NC                  |     | No Connect.                                    |
| 34                                                              | IC                  |     |                                                |



# Table 18. Si3208/9 Pin Descriptions (Continued)

| QFN Pin# | Symbol | I/O | Description                                                                                                                                                                                                                                                                                                   |
|----------|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 35       | NC     |     | No Connect.                                                                                                                                                                                                                                                                                                   |
| 36       | AGND   | I   | Analog Ground.                                                                                                                                                                                                                                                                                                |
| 37       | IC     |     | Internal connection; leave to float.                                                                                                                                                                                                                                                                          |
| 38       | IC     |     | Internal connection; leave to float.                                                                                                                                                                                                                                                                          |
| 39       | VBAT_1 | I   | Operating Battery Voltage Channel 1 Input.                                                                                                                                                                                                                                                                    |
| 40       | IC     |     | Internal connection; leave to float.                                                                                                                                                                                                                                                                          |
| epad     |        |     | Exposed Die Attach Paddle. For adequate thermal management, the exposed die paddle should be soldered to a printed circuit board pad that is connected to an electrically-isolated low-impedance inner layer and/or backside thermal plane(s) using multiple thermal vias. Do not connect this pad to ground. |

# 7. Ordering Guide

| Device      | Description     | Wideband<br>Audio | Package | Temp Range   |
|-------------|-----------------|-------------------|---------|--------------|
| Si3226-X-FQ | Dual ProSLIC    | No                | TQFP-64 | 0 to 70 °C   |
| Si3226-X-GQ | Dual ProSLIC    | No                | TQFP-64 | –40 to 85 °C |
| Si3227-X-FQ | Dual ProSLIC    | Yes               | TQFP-64 | 0 to 70 °C   |
| Si3227-X-GQ | Dual ProSLIC    | Yes               | TQFP-64 | –40 to 85 °C |
| Si3208-X-FM | 110 V Dual LFIC | <del></del>       | QFN-40  | 0 to 70 °C   |
| Si3208-X-GM | 110 V Dual LFIC | _                 | QFN-40  | –40 to 85 °C |
| Si3209-X-FM | 135 V Dual LFIC | _                 | QFN-40  | 0 to 70 °C   |
| Si3209-X-GM | 135 V Dual LFIC | _                 | QFN-40  | –40 to 85 °C |

- 1. All devices are lead-free and RoHS compliant.
- **2.** "X" denotes product revision (A, B, C, etc.).
- 3. Add an R at the end of the device to denote tape and reel options.

# 8. Package Outline: 64-Pin TQFP

Figure 12 illustrates the package details for the Si3226/7. Table 19 lists the values for the dimensions shown in the illustration.



Figure 12. 64-Pin Thin Quad Flat Package (TQFP)



Table 19. 64-Pin TQFP Package Dimensions

| Dimension | Min        | Nom  | Max        |  |
|-----------|------------|------|------------|--|
| Α         | _          | _    | 1.20       |  |
| A1        | 0.05       | _    | 0.15       |  |
| A2        | 0.95       | 1.00 | 1.05       |  |
| b         | 0.17       | 0.22 | 0.27       |  |
| С         | 0.09       | _    | 0.20       |  |
| D         | 12.00 BSC. |      |            |  |
| D1        | 10.00 BSC. |      |            |  |
| е         | 0.50 BSC.  |      |            |  |
| E         | 12.00 BSC. |      |            |  |
| E1        | 10.00 BSC. |      |            |  |
| L         | 0.45       | 0.60 | 0.75       |  |
| aaa       | _          | _    | 0.20       |  |
| bbb       | _          | _    | 0.20       |  |
| ccc       | _          | _    | 0.08       |  |
| ddd       | _          | _    | 0.08       |  |
| Q         | 0°         | 3.5° | <b>7</b> ° |  |

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
- 3. This package outline conforms to JEDEC MS-026, variant ACD.
- **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for small body components.



# 9. Package Outline: 40-Pin QFN

Figure 13 illustrates the package details for the Si3208/9. Table 20 lists the values for the dimensions shown in the illustration.



Figure 13. 40-Pin QFN Package

Table 20. 40-Pin QFN Package Dimensions

| Dimension | Min       | Nom  | Max  |  |
|-----------|-----------|------|------|--|
| Α         | 0.80      | 0.90 | 1.00 |  |
| A1        | 0.00      | 0.02 | 0.05 |  |
| b         | 0.18      | 0.25 | 0.30 |  |
| D         | 6.00 BSC. |      |      |  |
| D2        | 4.10      | 4.30 | 4.40 |  |
| е         | 0.50 BSC. |      |      |  |
| E         | 6.00 BSC. |      |      |  |

| Dimension | Min  | Nom  | Max  |
|-----------|------|------|------|
| E2        | 4.10 | 4.30 | 4.40 |
| L         | 0.30 | 0.40 | 0.50 |
| L1        | 0.03 | 0.05 | 0.08 |
| aaa       | _    | _    | 0.10 |
| bbb       | _    | _    | 0.10 |
| CCC       |      | _    | 0.08 |
| ddd       | _    | _    | 0.10 |

- **1.** All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to JEDEC outline MO-220, variation VJJD-2.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for small body components.



# **DOCUMENT CHANGE LIST**

#### Revision 0.2 to Revision 0.32

- Added Si3208 and Si3209.
- Removed Si3203, Si3205, and Si3206.
- Added pin-outs and package drawings for Si3208 and Si3209.
- Updated pin-out for Si3226.
- Updated bill of materials.
- Updated "2. Typical Application Circuits" and added dc-dc converter schematics.
- Updated tables.

# Revision 0.32 to Revision 0.33

- Changed package type for Si3208.
- Deleted QFN-32 drawing.
- Updated dc-dc converter schematic.
- Updated bills of materials.
- Updated max V<sub>BAT</sub> values.
- Updated thermal shutdown thresholds.
- Updated Si3208/9 pin descriptions.



# Si3226/7 Si3208/9

# **CONTACT INFORMATION**

Silicon Laboratories Inc.

400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669

Toll Free: 1+(877) 444-3032 Email: ProSLICinfo@silabs.com Internet: www.silabs.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories, Silicon Labs, and ProSLIC are trademarks of Silicon Laboratories Inc.

Other products or brand names mentioned herein are trademarks or registered trademarks of their respective holders.

