

# Agenda

- Message passing and Cray MPICH in general
- Overlapping communication
- Environment variables for MPI
- Cray MPICH on Slingshot
- GPU Support in Cray MPICH
- Rank Reordering



# Basics about communication

#### The basics

With very few exceptions parallel applications will communicate data

This communication can be characterized by

- Latency
  - The time it takes for a message to get to a destination
  - Composed of constant hardware and software overheads
  - Dominates the performance of small messages
- Bandwidth
  - The maximum rate at which data can flow over the network.
  - Dominates the performance of larger messages
  - Bandwidth between nodes generally depends upon the number of possible paths between nodes on the network (topology)
  - Can usually be tuned with a large enough budget



#### How message size affects performance

- The decisions made by application developer can affect the overall performance of the application.
- The size of messages sent between processes affects how important latency and bandwidth costs become.
- When a message is small the network latency is dominant.
- Therefore it is advisable to try and bundle multiple small messages into fewer larger messages to reduce the number of latency penalties.
- This is true for all closely coupled communication over any protocols, eg MPI, SHMEM, UPC, TCP/IP



#### On- and off-node performance

- The rise of multi-core has led to fat nodes being common
  - 18 years ago we had one or two CPUs per node...
  - Now we routinely see 128 CPUs per node
- Codes usually have multiple MPI ranks per node
  - Many (even most) codes are flat MPI
    - -rather than hybrid with, for instance, OpenMP threads
  - Even hybrid codes usually have more than one rank per node
    - as threading does not usually scale well across NUMA regions (e.g. sockets)
- Latency and bandwidth are different for on- and off-node messages
  - messages between PEs on the same node (intra-node) will be faster
  - messages between PEs on different nodes (inter-node) will be slower
- We can optimise application performance by maximising communication between process on the same node/socket



# Cray MPICH point to point protocols and collective optimizations

#### Overlapping Communication with Computation

- The Holy Grail
- Do communication "in the background"
  - While each PE does (separate) computation
- The cost of communication is then almost nothing
  - Save the overhead of initiating transfers and synchronisation
- Relies on
  - Having enough (independent) computation to hide the comms time
  - Having the correct code structure to make this possible
  - Using non-blocking communication calls, e,g. via RDMA



#### Overlapping communication and computation with MPI

Rank A Rank B Compute Compute MPI\_IRecv MPI IRecv MPI\_ISend MPI\_ISend Compute Compute Data Transferred in Background MPI\_Waitall MPI\_Waitall Compute Compute

The MPI API provides many functions that allow point-to-point messages to be performed asynchronously.

Also collectives with MPI-3

Ideally applications would be able to overlap communication and computation, hiding all data transfer behind useful computation.

Unfortunately this is not always possible in the application and not always possible at the implementation level.

#### What prevents overlap

- Overlapping computation/comms not always possible
  - even if library has asynchronous API calls
  - and the application has enough computation to allow overlap
- Usual reason:
  - sending PE does not know where to put messages on the destination
    - -this is part of the MPI\_Recv, not MPI\_Send.
- The host CPU is often required
  - complex tasks performed on the CPU
    - -e.g. matching message tags with the sender and receiver
  - But messages can only "progress" when program is in MPI
    - -i.e. within MPI library function or subroutine
    - -even if this is just a call to MPI\_Probe



## MPI Messaging Protocols

- To understand when overlap is or isn't possible
  - need to understand how MPI actually sends messages
- Multiple different protocols
  - choice depends on message size
- 1. Eager messaging
  - Used for small messages
  - Uses buffers on sender and receiver side
  - Offers good potential for overlap
- 2. Rendezvous messaging
  - Used for large messages
  - Uses a synchronisation then data is often pulled by the receiver
  - Does not usually overlap (without progress engine)



#### EAGER buffering small messages



Smaller messages can avoid this problem using the eager protocol.

If the sender does not know where to put a message it can be buffered until the sender is ready to take it.

When MPI\_Recv is called the library fetches the message data from the remote buffer and into the appropriate location (or potentially local buffer)

Sender can proceed as soon as data has been copied to the buffer.

Sender will block if there are no free buffers

#### EAGER potentially allows overlapping



Data is pushed into an empty buffer(s) on the remote processor.

Data is copied from the buffer into the real receive destination when the MPI\_Wait or MPI\_Waitall is called.

Involves an extra memory copy, but much greater opportunity for overlap of computation and communication.

#### Making messages more eager

- One way to improve performance
  - send more messages on the eager protocol; potentially more overlap
- Do this by raising the value of the eager/Rendezvous threshold
  - set environment variable in jobscript
  - export FI\_CXI\_RDZV\_THRESHOLD=<value>
  - value is in bytes:
    - -default is 16364 bytes. (~16 kB)
  - Messages sized above this value will use Rendezvous
- When might this help
  - If MPI takes a significant time in the profile
  - If you have a lot of messages between 16kB and, say, 256 kB
    - CrayPAT MPI tracing can tell you this
- Also try to post MPI\_IRecv call before the MPI\_ISend call
  - can avoid unnecessary buffer copies



Rendezvous



#### The MPI progress engine

- Can progress communication in the background
- To enable on HPE Cray EX, export MPICH\_ASYNC\_PROGRESS=1

(note that you don't need to increase MPICH\_MAX\_THREAD\_SAFETY)

- Each MPI rank will have one extra thread (so OMP\_NUM\_THREADS+1 threads in total)
- Need somewhere for this thread to run
- Appropriate number of CPUs (or hyperthreads) need to be assigned using srun
  - If you are running without hyperthreads: srun --hint=nomultithread ...
    - the (second) hyperthreads are spare, and can be used for the progress engine threads
    - the exact flag combination for this is case-dependent
  - If you are running with hyperthreads: srun --hint=multithread ...
    - -assign an extra resource to each rank by increasing srun --cpus-per-task by 1
- Tip: use placement reporting test applications (e.g. acheck, xthi) to check this



#### Will the Progress Engine help?

- For codes that spend a lot of time on large-message transfers
  - and using non-blocking MPI calls
- Yes, it can help
  - 10% or more performance improvements seen with some apps.
- Why might it not help
  - (even if we have slow, large message transfers with non-blocking MPI)
  - MPICH\_ASYNC\_PROGRESS has performance implications
  - Leaving cores free means fewer processes per node
    - Less computational power per node
    - Reduced amount of intra-node MPI messages



#### MPI Collectives

- HPE Cray MPI offers software optimizations for various collectives:
  - MPI\_Allreduce, MPI\_Bcast, MPI\_Alltoall(v), MPI\_Allgather(v), MPI\_Barrier, MPI\_Gatherv, MPI\_Igatherv, and MPI\_Scatterv
- Non-blocking collectives for communication/computation overlap (async progress thread)
- Optimizations are be enabled by default
  - Library takes account of number of ranks in calling communicator and message sizes
  - Env. variables to tune performance are documented
  - eg MPICH\_ALLGATHER\_VSHORT\_MSG=128
  - When to try these: if you see sudden performance jumps with problem size
- For other collectives, Cray MPI will utilize implementations of collective operations inherited from ANL MPICH:
  - Default tuning configurations (from ANL MPICH) will be used for initial release versions
  - Customized tuning configurations to be evaluated in the future



#### Miscellaneous Useful Flags

- Performance enhancements
  - export MPICH\_COLL\_SYNC=1
    - Adds a barrier before collectives, try this if perftools makes your code run faster.
- Reporting
  - export MPICH CPUMASK DISPLAY=1
    - Shows the binding of each MPI rank by core and hostname
  - export MPICH\_ENV\_DISPLAY=1
    - Print the value of all MPI environment variables at runtime (STDERR)
  - export MPICH\_MPIIO\_STATS=[1,2]
    - Prints some MPI-IO stats useful for optimisation (STDERR) or outputs comprehensive data to filesystem
  - export MPICH\_MEMORY\_REPORT=[1,2,3]
  - export MPICH\_RANK\_REORDER\_DISPLAY=1
    - Prints the node that each rank is residing on, useful for checking MPICH\_RANK\_REORDER\_METHOD results.
  - export MPICH\_VERSION\_DISPLAY=1
    - Display library version and build information.
- For more information: man mpi



#### How Can I make MPI Faster?

- Runtime options
  - Try to maximise on-node transfers (rank reordering)
  - If you need to communicate a lot off node then under populating nodes may help
- Help the MPI library get better overlap
  - Try to call MPI often (MPI\_Test, MPI\_Wait, MPI\_Request\_get\_status will help progress)
  - MPI\_Testsome is better than MPI\_Testany
  - use non-blocking MPI calls
    - -MPI\_Isend, MPI\_Irecv, MPI\_Iallgather...
  - small messages use the EAGER protocol with good overlap potential
    - try to send more data using the small-message EAGER method
    - -consider raising the EAGER threshold
  - larger messages use the RENDEZVOUS protocol
    - post non-blocking receives as early as possible (with work between irecv and the sends)
    - -consider using the asynchronous progress thread



# Features of Cray MPICH and GPU support

#### HPE Cray MPI Software Architecture



## Multiple NIC Support (1)

- Each MPI rank is assigned to use a single NIC
  - Cray MPI does not support striping data across multiple NICs
- MPICH\_OFI\_NIC\_POLICY Selects the rank-to-NIC assignment policy used by Cray MPI
  - BLOCK (default)
    - Use a block distribution. Consecutive local ranks on a node are equally distributed among the available NICs on the node
  - NUMA
    - Local ranks are assigned to the NIC that is closest to the rank's numa node affinity.
  - ROUND-ROBIN
    - The first local rank on a node is assigned to NIC 0, the second rank is assigned NIC 1, etc.
  - GPU
    - Local ranks are assigned to the NIC closest to the GPU selected by user, if multiple NICs are assigned to a NUMA node then roundrobin
  - USER (custom assignment)
    - Use a custom NIC assignment as specified by MPICH\_OFI\_NIC\_MAPPING
- MPICH\_OFI\_NIC\_VERBOSE Displays pertinent information related to NIC selection
  - Set to 1 for concise information
  - Set to 2 for more verbose rank-to-NIC assignment information



## Multiple NIC Support (2)

- MPICH\_OFI\_NIC\_MAPPING:
  - Relevant if policy is set to USER
  - Each rank must have a NIC mapping
    - -Assign ranks 0, 16, 32, 48 to NIC 0, remaining ranks to NIC1
    - -MPICH\_OFI\_NIC\_MAPPING="0:0,16,32,48; 1:1-15,17-31,33-47,49-63"
- MPICH\_OFI\_NUM\_NICS:
  - Specifies number of NICs that can be used on each node
    - -Default: Use all available NICs
    - -To limit use of "n" NICs/node, MPICH\_OFI\_NUM\_NICS="n"
    - -To specify a specific set of NICS, MPICH\_OFI\_NUM\_NICS="2:0,3"
      - Assuming node has 4 NICs (0-3), this setting will use only 2 NICs, indexes 0 and 3



#### MPI Multi-NIC environment variables

| Environment Variable  | Default | Purpose                                                                                                                                                                                                                             |
|-----------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MPICH_OFI_NIC_VERBOSE | 0       | If set to 1, displays output during MPI_Init to identify what NICs are available to the job. NIC names, addresses, index values and numa affinity is displayed. Setting to 2 displays the specific NIC each rank has been assigned. |

```
PE 0: ====== Display NIC Addrs =======
PE 0: Hostname: nid000004
PE 0: MPICH OFI NIC POLICY: BLOCK
PF 0: Number of NICs: 2
      nic index 0: domain name=cxi0, numa domain=2, addr=0x0000e5ff
      nic_index 1: domain_name=cxi1, numa_domain=6, addr=0x000165ff
PF 0: Number of NUMA domains: 8
      numa_domain 0: cpu_list=[0-15,128-143]
      numa_domain 1: cpu_list=[16-31,144-159]
PE 0: numa_domain 2: cpu_list=[32-47,160-175]
      numa_domain 3: cpu_list=[48-63,176-191]
PE 0:
      numa_domain 4: cpu_list=[64-79,192-207]
PE 0: numa_domain 5: cpu_list=[80-95,208-223]
PE 0:
      numa_domain 6: cpu_list=[96-111,224-239]
      numa_domain 7: cpu_list=[112-127,240-255]
```

# HPE Cray EX Slingshot Performance (1 process to 1 process)





# GPU Support in HPE Cray MPI

#### LUMI-G GPU BLADE ARCHITECTURE (LUMI-G)



## GPU support in Cray MPICH

- Mi250X GPU offers a significant amount of high-performance memory (128GB)
  - Furthermore each GPU is "attached" to a corresponding NIC
- Applications can boost up their performance by deploying "GPU Aware" MPI communications
  - Applications that perform MPI operations with communication buffers that are on GPU-attached memory regions
  - In other words: use GPU pointers in the MPI calls
  - → Strongly suggested!
- Cray MPI offers "GPU Aware" MPI support with the following technologies:
  - GPU-NIC RDMA (for inter-node MPI transfers)
  - GPU Peer2Peer IPC (for intra-node MPI transfers)
- Available in PrgEnv-amd, PrgEnv-cray, and PrgEnv-gnu
- Set MPICH\_GPU\_SUPPORT\_ENABLED=1 to enable GPU support
  - It will crash/hang if the variable is not set (or set to 0) and the parallel application uses communication buffers that are on GPU-attached memory regions for MPI communications
- Check mpi man page, search for the environment variables with suffix MPICH\_GPU\_ for more info



# New MPI Environment Variables for GPU Support

| Environment Variable              | Default<br>Value | Purpose                                                                                                                                                                                                  |
|-----------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MPICH_GPU_SUPPORT_ENABLED         | 0                | Enables a parallel application to performs MPI operations with communication buffers that are on GPU-attached memory regions.                                                                            |
| MPICH_GPU_IPC_ENABLED             | 1*               | Enables GPU IPC support for intra-node GPU-GPU communication operations.                                                                                                                                 |
| MPICH_GPU_EAGER_REGISTER_HOST_MEM | 1*               | Registers the CPU-attached shared memory regions with the GPU runtime layers.                                                                                                                            |
| MPICH_GPU_IPC_THRESHOLD           | 8192             | Intra-node GPU-GPU transfers with payloads of size greater than or equal to this value will use the IPC capability. Transfers with smaller payloads will use CPU-attached shared memory regions.         |
| MPICH_GPU_NO_ASYNC_MEMCPY         | 1                | Enables optimization for intra-node MPI transfers involving CPU and GPU buffers. If set to 0, it reverts to using blocking memcpy operations for intra-node MPI transfers involving CPU and GPU buffers. |
| MPICH_GPU_COLL_STAGING_AREA_OPT   | 0                | Enables experimental optimization for collective operations (e.g. MPI_ALLreduce) involving GPU-GPU transfers with large payloads                                                                         |



#### Example: OSU benchmark

- Benchmark for several MPI operations, including GPU-aware operations
  - https://mvapich.cse.ohio-state.edu/benchmarks/
  - Enable rocm tests (--enable-rocm flag in configure)
- Example of the p2p/osu\_bw, 2 MPI tasks on 2 node each

```
./p2p osu bw H H
# OSU MPI Bandwidth Test v5.9
# Size
            Bandwidth (MB/s)
                         2.04
                         4.08
                         8.15
                        16.13
                        31.27
16
32
                        65.56
64
                       132.73
128
                       268.91
256
                       497.55
512
                       993.99
1024
                      1984.37
2048
                      3784.15
4096
                      7874.46
8192
                     12849.28
16384
                     17380.11
32768
                     17833.26
65536
                     20208.35
131072
                     21203.71
                     21694.38
262144
524288
                     21806.31
1048576
                     22058.25
2097152
                     22083.57
4194304
                     22153.19
```

```
./p2p osu bw D D
# OSU MPI-ROCM Bandwidth Test v5.9
# Send Buffer on DEVICE (D) and Receive Buffer on DEVICE (D)
# Size
            Bandwidth (MB/s)
                         2.07
                         4.16
                         8.32
                        16.57
16
                        32.59
32
                        68.18
64
                      136.40
128
                      271.23
256
                      501.66
512
                      999.26
1024
                     1893.28
2048
                      3753.52
4096
                     7929.02
8192
                    15869.25
16384
                     20331.70
32768
                    21164.55
65536
                    22623.41
                    23210.06
131072
262144
                    23577.66
524288
                    23794,47
1048576
                    23886.72
2097152
                    23932.34
4194304
                     23954.98
```

#### GPU-aware MPI summary

Steps for enabling GPU-aware MPI:

- Load the module craype-accel-amd-gfx90a
- Make sure you do the linking via the compiler wrappers (ftn, cc, CC)
  - If you don't do that you will get a runtime error message:
     MPIDI\_CRAY\_init: GPU\_SUPPORT\_ENABLED is requested, but GTL library is not linked
  - Can still force the linking of the GTL library without the compiler wrappers:
     \${PE\_MPICH\_GTL\_DIR\_amd\_gfx90a} \${PE\_MPICH\_GTL\_LIBS\_amd\_gfx90a}
  - Use the **1dd** command to check the linked libraries of you application executable
- Set the env variable MPICH\_GPU\_SUPPORT\_ENABLED=1

#### Tuning/Workarounds We Have Found Useful so far

- For codes with MPI\_Alltoallv:
  - For sparsely-populated data, try: export MPICH\_ALLTOALLV\_THROTTLE=<value>
     -<value> can (should) be larger than the number of MPI ranks
  - For densely-populated data, you may want to reduce below the default value of 8

# Rank Reordering in MPI

#### Rank Placement

- Rank placement can have a big effect on load balance
  - dictates to which core a given PE image (MPI rank) is mapped
  - at application launch
- There is a default "SMP-style" mapping pattern
- The ordering can be changed at runtime
  - using an env. var.
  - export MPICH\_RANK\_REORDER\_METHOD=<value>
- There are four values
  - 0: Round-robin placement
  - 1: SMP-style placement (default)
  - 2: Folded rank placement
  - 3: Custom ordering



#### Rank Placement

#### Start with a list of nodes to run on

- O: Round-robin placement
  - Sequential ranks are allocated one per node in sequence
  - Placement starts again on first node if we reach the last node
- 1: SMP-style placement (default)
  - Sequential ranks fill up each node in turn
  - Only then move on to the next node
- 2: Folded rank placement
  - Similar to round-robin placement
  - except each pass over node list is in the opposite direction
- 3: Custom ordering
  - The location of each rank in turn is specified in a list
- Examples of these are shown on the next slide
  - For a simplified example of four cores per node



#### 0: Round Robin Placement



#### 1: SMP Placement



#### 2: Folded Placement



#### 3: Custom Example



- MPICH RANK REORDER=3 enables this
- Ordering comes from file MPICH\_RANK\_ORDER
  - comma separated ordered list
     can optionally be condensed into hyphenated ranges
  - all ranks should be included in the list once and only once
- Nodes are filled up SMP-style
  - but not with sequential rank numbers
  - instead, take ranks sequentially from the MPICH\_RANK\_ORDER list

MPICH\_RANK\_ORDER: 0,1,4,5,2,3,6-9,12,13,10,11,14,15

#### Optimising 2D Boundary Swap with Custom Rank Reordering



• Each rank communicates with its N-S and E-W neighbours.



#### Default Rank Order: Suboptimal



Default SMP layout: Inter:Intra ratio = 40:42



#### Improved Customized Order Using Sub-cells



Customised ordering: Inter:Intra ratio = 22:60 (was 40:42) Even more effective with 3D and fatter nodes.



#### Rank Reordering (recap so far)

- Easy to experiment with
  - defaults at least should be tested with every application...
  - Perftools can help generate the reorder file
  - Perftools also provides a grid\_order utility to optimize nearest-neighbour communication for an MPI program operating on a distributed grid.
    - -generates a rank reordering file that embeds part of a cartesian grid (within a rank) which is the local part of a global grid.

#### Rank Reordering: other scenarios

- When might rank reordering be useful?
  - If point-to-point communication consumes a significant fraction of program time and a load imbalance detected
     e.g. for nearest-neighbour exchanges (see next slide)
  - Also shown to help for collectives (alltoall) on subcommunicators
  - Spread out I/O servers across nodes
  - If there is a good use case for exploiting hyperthreads / SMT threads



- CFD on domain
- We can map strips to nodes
- But where would we put I/O servers? Intersperse? On separate nodes?

# Information on Cray MPI

- man intro\_mpi
  - Includes documentation of environment variables for control and display
- Fabric info (libfabric and provider)
  - man fabric
  - man fi\_cxi

#### Recap

- Message passing and Cray MPICH in general
- Overlapping communication
- Environment variables for MPI
- Cray MPICH on Slingshot
- GPU Support in Cray MPICH
- Rank Reordering

