# Introduction to embedded programming on STM32

NVIC, GPIO, EXTI

# **Memory Map**

| Dovice 511M             | 0xFFFFFFF  |
|-------------------------|------------|
| Device, 511M            | 0xE0100000 |
| Privata parinh bua 1M   | 0xE00FFFFF |
| Private periph. bus, 1M | 0xE0000000 |
| External device, 1G     | 0×DFFFFFF  |
| External device, 19     | 0×A0000000 |
| External DAM 1C         | 0x9FFFFFF  |
| External RAM, 1G        | 0x60000000 |
| Porinharal 0.5G         | 0x5FFFFFFF |
| Peripheral, 0.5G        | 0x40000000 |
| SDAM 0.5C               | 0x3FFFFFF  |
| SRAM, 0.5G              | 0x20000000 |
| Codo 0.5G               | 0x1FFFFFFF |
| Code, 0.5G              | 0x00000000 |

| Reserved         | 0x1FFFFFF  |                         |            |
|------------------|------------|-------------------------|------------|
| Reserveu         | 0x1FFFFC00 |                         | 0xFFFFFFF  |
| Option bytes     | 0x1FFFFBFF | Device, 511M            | 0xE0100000 |
| Option bytes     | 0x1FFFF800 |                         | 0xE00FFFFF |
| System memory    | 0x1FFFF7FF | Private periph. bus, 1M |            |
| System memory    | 0x1FFFEC00 |                         | 0xE0000000 |
| Decembed         | 0x1FFFEBFF | External device, 1G     | 0xDFFFFFF  |
| Reserved         | 0x08010000 |                         | 0×A0000000 |
| D/O Data Continu | 0x0800FFFF | Futowed DAM 40          | 0x9FFFFFF  |
| R/O Data Section | variable   | External RAM, 1G        | 0x60000000 |
| Text section     | variable   |                         | 0x5FFFFFF  |
| Text Section     | variable   | Peripheral, 0.5G        | 0×40000000 |
| Interrupt vector | variable   |                         | 0x3FFFFFF  |
| table            | 0x08000004 | SRAM, 0.5G              | 0x20000000 |
| Stack initial    | 0x08000003 |                         |            |
| address          | 0x08000000 | Code, 0.5G              | 0x1FFFFFF  |
| Reserved         | 0x07FFFFFF |                         | 0x00000000 |
| (for mapping)    | 0x00000000 |                         |            |
| 11 37            | CACCOCCOC  |                         |            |

| 0xFFFFFFF  | Dovice 511M             |  |  |  |  |
|------------|-------------------------|--|--|--|--|
| 0xE0100000 | Device, 511M            |  |  |  |  |
| 0xE00FFFFF | Privata parinh bus 1M   |  |  |  |  |
| 0xE0000000 | Private periph. bus, 1M |  |  |  |  |
| 0xDFFFFFF  | External device, 1G     |  |  |  |  |
| 0xA0000000 |                         |  |  |  |  |
| 0x9FFFFFF  |                         |  |  |  |  |
| 0x60000000 | External RAM, 1G        |  |  |  |  |
| 0x5FFFFFFF | Peripheral, 0.5G        |  |  |  |  |
| 0x40000000 | Peripheral, 0.5G        |  |  |  |  |
| 0x3FFFFFF  | SDAM 0.5C               |  |  |  |  |
| 0x20000000 | SRAM, 0.5G              |  |  |  |  |
| 0x1FFFFFFF | Codo 0.5G               |  |  |  |  |
| 0x00000000 | Code, 0.5G              |  |  |  |  |

| Reserved         | 0x3FFFFFF  |
|------------------|------------|
| neseiveu         | 0x20002000 |
| Stack            | 0x20001FFF |
| Slack            | variable   |
|                  | variable   |
|                  | variable   |
| Шооп             | variable   |
| Неар             | variable   |
| Zero-initialized | variable   |
| data             | variable   |
| Initialized data | variable   |
| milianzed data   | 0x20000000 |

| 0xFFFFFFF  | Dovice 511M             |  |  |  |  |
|------------|-------------------------|--|--|--|--|
| 0xE0100000 | Device, 511M            |  |  |  |  |
| 0xE00FFFFF | Privata parinh bua 1M   |  |  |  |  |
| 0×E0000000 | Private periph. bus, 1M |  |  |  |  |
| 0xDFFFFFF  | External device, 1G     |  |  |  |  |
| 0×A0000000 | External device, 10     |  |  |  |  |
| 0x9FFFFFF  | External DAM 4C         |  |  |  |  |
| 0x60000000 | External RAM, 1G        |  |  |  |  |
| 0x5FFFFFF  | Peripheral, 0.5G        |  |  |  |  |
| 0x40000000 | Peripheral, 0.30        |  |  |  |  |
| 0x3FFFFFF  | SDAM 0.5C               |  |  |  |  |
| 0x20000000 | SRAM, 0.5G              |  |  |  |  |
| 0x1FFFFFFF | Codo 0.5G               |  |  |  |  |
| 0x00000000 | Code, 0.5G              |  |  |  |  |

| Dogonzod         | 0x5FFFFFF  |
|------------------|------------|
| Reserved         | 0x48001800 |
| AHB2 Bus         | 0x480017FF |
| (all GPIOs)      | 0x40024400 |
| AHB1 Bus         | 0x400243FF |
| (DMA, RCC etc)   | 0x40018000 |
| APB Bus          | 0x40017FFF |
| (USART, TIM etc) | 0x40000000 |

| 0xFFFFFFF  | Davigo F11M             |  |  |  |  |
|------------|-------------------------|--|--|--|--|
| 0xE0100000 | Device, 511M            |  |  |  |  |
| 0xE00FFFFF | Drivete perint bue 4M   |  |  |  |  |
| 0xE0000000 | Private periph. bus, 1M |  |  |  |  |
| 0xDFFFFFF  | External device, 1G     |  |  |  |  |
| 0×A0000000 |                         |  |  |  |  |
| 0x9FFFFFF  | External DAM 1C         |  |  |  |  |
| 0x60000000 | External RAM, 1G        |  |  |  |  |
| 0×5FFFFFF  | Peripheral, 0.5G        |  |  |  |  |
| 0×40000000 |                         |  |  |  |  |
| 0x3FFFFFFF | SDAM 0.5C               |  |  |  |  |
| 0x20000000 | SRAM, 0.5G              |  |  |  |  |
| 0x1FFFFFFF | Codo 0.5G               |  |  |  |  |
| 0x00000000 | Code, 0.5G              |  |  |  |  |

| Reserved             | 0xE00FFFFF |
|----------------------|------------|
|                      | 0xE000EF04 |
| Nested vectored      | 0xE000EF03 |
| interrupt controller | 0xE000EF00 |
| System control block | 0xE000ED3F |
| (SCB)                | 0xE000ED00 |
| Nested vectored      | 0xE000E4EF |
| interrupt controller | 0xE000E100 |
| System timer         | 0xE000E01F |
| (SysTick)            | 0xE000E010 |
| System control block | 0xE000E00F |
| (SCB)                | 0xE000E008 |
| Reserved             | 0xE000E007 |
|                      | 0xE0000000 |

#### Why would we need interrupts?



There are *two* main approaches:

- Polling pick up the phone every second to check if you are getting a call
- Interrupts work on whatever you need, pick up the phone once it rings

#### Interrupts concept



#### Time



#### **Time**



#### Nested interrupts. Preemption. Higher urgency



#### Nested interrupts. Lower urgency



#### Nested interrupts. Tail-chaining



#### Nested interrupts. Late-arriving



#### Interrupt. Vector table



# Command #1 Command #2 Interrupt #N Command #3 Command #403 Command #404 Command #405



- Determine the number of interrupt
- Take initial address of FLASH
- 3) Sum int number multiplied by 4 with 64 and initial address and use the resulted address to jump

#### Nested vectored interrupt controller (NVIC)

- void NVIC\_EnableIRQ(IRQn\_Type IRQn)
- void NVIC\_DisableIRQ(IRQn\_Type IRQn)
- void NVIC\_SetPriority(IRQn\_Type IRQn, uint32\_t priority)
- uint32\_t NVIC\_GetPriority(IRQn\_Type IRQn)

# Inputs-Outputs





# GPIO. Output configuration



- GPIOx\_MODER (Input, Output, Alternate function, Analog)
- GPIOx\_OTYPER (Push-Pull : 1 -> P-MOS, <u>Open-Drain : 1 -> Hi-Z</u>)

#### GPIO. Input configuration



- GPIOx\_PUPDR (none, pull-up, pull-down)
- GPIOx IDR

#### GPIO. Input configuration. Schmitt trigger



#### GPIO. Alternate function configuration



- GPIOx\_AFRL (0 7 pins)
- GPIOx\_AFRH (8 15 pins)

# GPIO. Analog configuration



#### GPIO. LL main subroutine. Part 1

- LL\_GPIO\_SetPinMode(GPIOx, LL\_GPIO\_PIN\_x, LL\_GPIO\_MODE\_x)
  - LL\_GPIO\_MODE\_INPUT
  - LL\_GPIO\_MODE\_OUTPUT
  - LL\_GPIO\_MODE\_ALTERNATE
  - LL\_GPIO\_MODE\_ANALOG
- LL\_GPIO\_SetPinOutputType(GPIOx, LL\_GPIO\_PIN\_x, LL\_GPIO\_OUTPUT\_x)
  - LL\_GPIO\_OUTPUT\_PUSHPULL
  - LL\_GPIO\_OUTPUT\_OPENDRAIN
- LL\_GPIO\_SetPinPull(GPIOx, LL\_GPIO\_PIN\_x, LL\_GPIO\_PULL\_x)
  - LL\_GPIO\_PULL\_NO
  - LL GPIO PULL UP
  - LL\_GPIO\_PULL\_DOWN
- LL\_GPIO\_SetAFPin\_0\_7(GPIOx, LL\_GPIO\_PIN\_x, LL\_GPIO\_AF\_x)
- LL\_GPIO\_SetAFPin\_8\_15(GPIOx, LL\_GPIO\_PIN\_x, LL\_GPIO\_AF\_x)

# GPIO. Alternate function configuration

| GPIO_AF_0 | EVENTOUT, SWDIO, SWCLK, MCO, CEC, CRS, IR, SPI1, SPI2, TIM1, TIM3, TIM14, TIM15, TIM16, TIM17, TSC, USART1, USART2, USART3, USART4, USART8, CAN |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO_AF_1 | TIM3, TIM15, USART{1-8}, IR, CEC, EVENTOUT, I2C1, I2C2, TSC, SPI1, SPI2                                                                         |
| GPIO_AF_2 | TIM2, TIM1, TIM16, TIM17, EVENTOUT, USART{5-8}                                                                                                  |
| GPIO_AF_3 | TSC, I2C1, TIM15, EVENTOUT                                                                                                                      |
| GPIO_AF_4 | TIM14, USART{3-5}, CRS, CAN, I2C1                                                                                                               |
| GPIO_AF_5 | TIM15, TIM16, TIM17, SPI2, I2C2, MCO, USART6                                                                                                    |
| GPIO_AF_6 | EVENTOUT                                                                                                                                        |
| GPIO_AF_7 | COMP1, COMP2                                                                                                                                    |

#### GPIO. LL main subroutine. Part 2

- LL\_GPIO\_ReadInputPort(GPIOx) -> IDR
- LL\_GPIO\_IsInputPinSet(GPIOx, LL\_GPIO\_PIN\_x)
- LL\_GPIO\_WriteOutputPort(GPIOx, PortValue) -> ODR
- LL\_GPIO\_ReadOutputPort(GPIOx)
- LL\_GPIO\_IsOutputPinSet(GPIOx, LL\_GPIO\_PIN\_x)
- LL\_GPIO\_SetOutputPin(GPIOx, LL\_GPIO\_PIN\_x) -> BSRR
- LL\_GPIO\_ResetOutputPin (GPIOx, LL\_GPIO\_PIN\_x) -> BRR
- LL\_GPIO\_TogglePin(GPIOx, LL\_GPIO\_PIN\_x) -> RMW(ODR)

Small coding practice!

#### EXTI. Extended interrupts and events controller

- Supports generation of up to 32 event/interrupt requests
- Independent mask on each event/interrupt line
- Independent trigger for external event/interrupt line
- Dedicated status bit for external interrupt line
- Emulation for all the external event requests

#### **EXTI.** Basic diagram



#### **EXTI. Block diagram**



#### **EXTI. Block diagram**



#### **EXTI. Main LL subroutines**

- LL\_EXTI\_EnableIT\_0\_31(LL\_EXTI\_LINE\_x)
- LL\_EXTI\_EnableEvent\_0\_31(LL\_EXTI\_LINE\_x)
- LL\_EXTI\_EnableRisingTrig\_0\_31(LL\_EXTI\_LINE\_x)
- LL\_EXTI\_EnableFallingTrig\_0\_31(LL\_EXTI\_LINE\_x)
- LL\_EXTI\_GenerateSWI\_0\_31(LL\_EXTI\_LINE\_x)
- LL\_EXTI\_ClearFlag\_0\_31(LL\_EXTI\_LINE\_x)
- <u>LL\_EXTI\_IsActiveFlag\_0\_31(LL\_EXTI\_LINE\_x)</u>

#### **EXTI handlers in STM32F051**

# System configuration controller (SYSCFG)

#### 9.1.2 SYSCFG external interrupt configuration register 1 (SYSCFG\_EXTICR1)

Address offset: 0x08 Reset value: 0x0000

| 31                    | 30   | 29   | 28   | 27   | 26   | 25     | 24   | 23   | 22   | 21     | 20   | 19   | 18   | 17   | 16   |
|-----------------------|------|------|------|------|------|--------|------|------|------|--------|------|------|------|------|------|
| Res.                  | Res. | Res. | Res. | Res. | Res. | Res.   | Res. | Res. | Res. | Res.   | Res. | Res. | Res. | Res. | Res. |
| 15                    | 14   | 13   | 12   | 11   | 10   | 9      | 8    | 7    | 6    | 5      | 4    | 3    | 2    | 1    | 0    |
| EXTI3[3:0] EXTI2[3:0] |      |      |      |      | EXTI | 1[3:0] |      |      | EXTI | 0[3:0] |      |      |      |      |      |
| rw                    | rw   | rw   | rw   | rw   | rw   | rw     | rw   | rw   | rw   | rw     | rw   | rw   | rw   | rw   | rw   |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 **EXTIx[3:0]**: EXTI x configuration bits (x = 0 to 3)

These bits are written by software to select the source input for the EXTIx external interrupt.

x000: PA[x] pin x001: PB[x] pin x010: PC[x] pin x011: PD[x] pin x100: PE[x] pin x101: PF[x] pin

other configurations: reserved

Small coding practice!