# STM32 course

WOW, DMA!

### Going back to ADC for a while

- Main features
- Set of registers
- Single, continuous and discontinuous modes
- ADC clock sources
- Sharp difference between sampling and converting
- Overrun
- Low power mode
- Temperature sensor

### **Outline**



#### **DMA.** Main features

- Up to 7 independently configurable channels
- Priorities between requests from the DMA channels are software programmable
- Independent source and destination transfer size (byte, halfword, word)
- Support for circular buffer management
- 3 event flags (DMA Half Transfer, DMA Transfer complete and DMA Transfer Error)
- Memory-to-memory transfer
- Peripheral-to-memory and memory-to-peripheral, and peripheral-to-peripheral transfers
- Access to Flash, SRAM, APB and AHB peripherals as source and destination
- Programmable number of data to be transferred: up to 65535

### **DMA.** Diagram



#### **DMA** transactions



DMA\_CPARx, DMA\_CMARx and DMA\_CNDTRx

#### **Arbiter**

- The arbiter manages the channel requests based on their priority and launches the peripheral/memory access sequences
- Software: each channel priority can be configured in the DMA\_CCRx register.
   There are four levels:
  - Very high priority
  - High priority
  - Medium priority
  - Low priority
- Hardware: if 2 requests have the same software priority level, the channel with the lowest number will get priority versus the channel with the highest number.

### DMA. Channel configuration procedure

- Set the peripheral register address in the DMA\_CPARx register
- Set the memory address in the DMA\_CMARx register
- Configure the total number of data to be transferred in the DMA\_CNDTRx register
- Configure the channel priority using the PL[1:0] bits in the DMA\_CCRx register
- Configure data transfer direction, circular mode, peripheral & memory incremented mode, peripheral & memory data size, and interrupt after half and/or full transfer in the DMA\_CCRx register
- Activate the channel by setting the ENABLE bit in the DMA\_CCRx register

```
1. RCC->AHBENR |= RCC_AHBENR_DMA1EN;
    ADC1->CFGR1 |= ADC_CFGR1_DMAEN;
    DMA1_Channel1->CPAR = (uint32_t) (&(ADC1->DR));
    DMA1_Channel1->CMAR = (uint32_t)(ADC_array);
    DMA1_Channel1->CNDTR = 3;
   /* MINC - Memory increment mode; MSIZE_0 - 8-bits memory;
 7.
       PSIZE_0 - 8-bits peripheral; TEIE - Transfer error interrupt;
       TCIE - Transfer complete interrupt */
 8.
    DMA1_Channel1->CCR |= DMA_CCR_MINC | DMA_CCR_MSIZE_0 |
10.
                          DMA_CCR_PSIZE_0 | DMA_CCR_TEIE |
11.
                          DMA_CCR_TCIE ;
    DMA1 Channel1->CCR |= DMA CCR EN;
   NVIC_EnableIRQ(DMA1_Channel1_IRQn);
13.
14. NVIC_SetPriority(DMA1_Channel1_IRQn, 0);
```

#### **DMA.** Reminder of sizes

- When the DMA initiates an AHB byte or halfword write operation, the data are duplicated on the unused lanes of the HWDATA[31:0] bus
- To write the halfword "0xABCD", the DMA sets the HWDATA bus to "0xABCDABCD" with HSIZE = HalfWord
- To write the byte "0xAB", the DMA sets the HWDATA bus to "0xABABABAB"
   with HSIZE = Byte
- An AHB byte write operation of the data "0xB0" to 0x0 (or to 0x1, 0x2 or 0x3)
   will be converted to an APB word write operation of the data "0xB0B0B0B0" to 0x0
- An AHB halfword write operation of the data "0xB1B0" to 0x0 (or to 0x2) will be converted to an APB word write operation of the data "0xB1B0B1B0" to 0x0

## **DMA.** Error management

- Error can be generated by reading from or writing to a reserved address space
- Only it happens, the faulty channel is automatically disabled through a hardware clear of its EN bit in the corresponding Channel configuration register (DMA\_CCRx)
- The channel transfer error interrupt flag (TEIF) in the DMA\_IFR register is set and an interrupt is generated if the transfer error interrupt enable bit (TEIE) in the DMA\_CCRx register is set

# **DMA.** Interrupts

| Interrupt event   | Event flag | Enable control bit |
|-------------------|------------|--------------------|
| Half-transfer     | HTIF       | HTIE               |
| Transfer complete | TCIF       | TCIE               |
| Transfer error    | TEIF       | TEIE               |

#### DMA. Be aware of limitations

The hardware requests from the peripherals (TIMx, ADC, DAC, SPI, I2C, and USARTx) are simply logically ORed before entering the DMA. This means that on one channel, only one request must be enabled at a time.

| Peripherals | Channel 1                                           | Channel 2                                           | Channel 3                                           | Channel 4                                           | Channel 5                                        |
|-------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|--------------------------------------------------|
| ADC         | ADC <sup>(1)</sup>                                  | ADC <sup>(2)</sup>                                  | -                                                   |                                                     | -                                                |
| SPI         | -                                                   | SPI1_RX                                             | SPI1_TX                                             | SPI2_RX                                             | SPI2_TX                                          |
| USART       | -                                                   | USART1_TX <sup>(1)</sup>                            | USART1_RX <sup>(1)</sup>                            | USART1_TX <sup>(2)</sup><br>USART2_TX               | USART1_RX <sup>(2)</sup><br>USART2_RX            |
| I2C         | -                                                   | I2C1_TX                                             | I2C1_RX                                             | I2C2_TX                                             | I2C2_RX                                          |
| TIM1        | -                                                   | TIM1_CH1                                            | TIM1_CH2                                            | TIM1_CH4<br>TIM1_TRIG<br>TIM1_COM                   | TIM1_CH3<br>TIM1_UP                              |
| TIM2        | TIM2_CH3                                            | TIM2_UP                                             | TIM2_CH2                                            | TIM2_CH4                                            | TIM2_CH1                                         |
| ТІМЗ        | Ψ.                                                  | ТІМ3_СН3                                            | TIM3_CH4<br>TIM3_UP                                 | TIM3_CH1<br>TIM3_TRIG                               | -                                                |
| TIM6 / DAC  | -                                                   | -                                                   | TIM6_UP<br>DAC_Channel1                             | -                                                   | -                                                |
| TIM15       | -                                                   | -                                                   | -                                                   | -                                                   | TIM15_CH1<br>TIM15_UP<br>TIM15_TRIG<br>TIM15_COM |
| TIM16       | -                                                   | -                                                   | TIM16_CH1 <sup>(1)</sup><br>TIM16_UP <sup>(1)</sup> | TIM16_CH1 <sup>(2)</sup><br>TIM16_UP <sup>(2)</sup> | -                                                |
| TIM17       | TIM17_CH1 <sup>(1)</sup><br>TIM17_UP <sup>(1)</sup> | TIM17_CH1 <sup>(2)</sup><br>TIM17_UP <sup>(2)</sup> | -                                                   | -                                                   | -                                                |

### **DMA.** Registers

Prepare for switching to the reference manual

#### **ADC** with **DMA**

Switch to example!