Name \_ Answers

## CE-1921-11 - Dr. Durant - Quiz 7 Spring 2017, Week 7

- 1. (3 points) Describe the hardware size tradeoff of a multi-cycle processor compared with a single-cycle processor. (Which is smaller? At what cost does the compactness come?)
- 2. (2 points) Why does a multi-cycle processor need both an instruction register and a data register?
- 3. (2 points) Review the book's state diagram (on back). Explain why ALUSrcA is 1 for both S0 and S1.
- 4. (3 points) For the multi-cycle processor designed with the given state diagram, neglecting the speedup of conditional instructions, calculate the average CPI for a program that consists of 80% data processing instructions, 10% load instructions, 5% store instructions, and 5% branch instructions. Show your work.

- 2) Memory is re-used. Med to answe read values remain available later in instruction
- (3) ALU SrcA = 1 midicales PC. Calculate PC+4 9(PC+4)+4==PC+8 in these states.
- 4) Type Share CPI WeightdCPI

  DP 80% 4 3.2

  LDR 10% 5 .5

  STR 5% 4 .24

  B 5% 3 .15

## CE-1921-21 - Dr. Durant - Quiz 7 Spring 2017, Week 7

- 1. (3 points) Describe the hardware size tradeoff of a multi-cycle processor compared with a single-cycle processor. (Which is smaller? At what cost does the compactness come?)
- 2. (2 points) Give an example of a non-architectural register in the multi-cycle processor and explain why it is classified this way.
- 3. (2 points) Review the book's state diagram (on back). Explain why RegW is active for only S4 and S8.
- 4. (3 points) For the multi-cycle processor with the given state diagram, neglecting the speedup of conditional instructions, calculate the average CPI for a program that consists of 60% data processing instructions, 20% load instructions, 10% store instructions, and 10% branch instructions. Show your work.
- (i) MCP
   mall size larger
   ne me components separate ALC+ PC+4/8 cht.

  (memory, ALUs) Horvard arch.
   slow (generally faster
   coyolix design /control
- (2) The data register, which holds the CDR menory walne, is a mon-arch reg.

  Nor and rego. Lototo are not required by the archibeture,

but result from nucroverchitectural niplementation decisions.

(3) because data processing instructions 4LDR are the only instructions that write to a dolination reg. (This ignores TST 4 other S-type instructions, which have Right-O.)

(9) Typ Shak CPI Weghted CPI

DP 60% 4 2.4

LOR 20% 5 1

STR 10% 4 .4

B 10% 3 .3

100% 4 1



6. Figure 7.41: Complete multicycle control FSM