Name

## CE-1921 - Dr. Durant - Ouiz 10 Spring 2018, Week 10

A partially implemented 2-way cache is shown below. Note that the initial design, which you need to complete, only needs to indicate whether there was a hit and, if there was, output the correct 4-byte value starting from the given address. Assume addresses are word-aligned (multiples of 4). This initial design is severely limited in that it cannot (a) load missed values from main memory or (b) handle writes to memory. Note that the WIRE components provide the correct tag, set, and offset.



- For questions 1-3, show your work and give answers in the most appropriate units from kB, MB, GB.

  1. (2 points) What is the maximum memory size that this cache can access? 2<sup>16</sup> = 65,536 B = 64 kB
- (2 points) What is the block size of this cache? 25° (2 points) What is the total capacity of this cache?  $C = 6 locts \times 6 locts$ 2.
- (4 points) Complete the initial design described above. You may use any standard combinational 4. components including equality comparators, multiplexors, and AND gates.