# TDT4258 Energy Efficient Computer Design Assignment 2 Project Report

Edvard Kristoffer Karlsen edvardkk@stud.ntnu.no

#### Abstract

In this report we describe our solution to the second assignment of the TDT4258 course: designing and implementing an interactive program to generate audio output from the STK 1000 using the AP7000's Digital-to-analog. The program is implemented in C, and runs without support of an operating system. At the core of the system is a set of audio generation and processing modules which together allow multi-track playback using several polyphonic synthesizers. Our system includes an offline tool that can convert arbitrary MIDI files to a format suitable for playback on the board. In addition to an in-depth description and discussion of our solution, we report on the methodological approach we used to attack the assignment, describe our testing scheme, and reflect on our process solving the assignment.

# 1 Introduction

For the second assignment in TDT4258, we are to write a 'bare metal' C program to play different sound effects when different switches on the STK 1000 are pressed [2]. It is a requirement to use an interrupt handler to write sample data to the AP7000's DAC, and also to provide at least three different sound effects. The primary learning objectives of the assignment are to gain familiarity with C programming, to learn AVR32 Input/Output control from C, to learn how to use the AP7000 DAC for sound generation, and to learn interrupt handling in C for the AVR32 [2].

The assignment text does not give very specific requirements for the capabilities of the sound generation modules; the primary requirement is that the systems delivered must be able to generate sound effects in some way. While a basic monophonic square-wave synthesizer is an acceptable solution, most ambitious students put significant extra effort into implementing more sophisticated sound generation and processing systems. For instance, one impressive solution created this year supports playback of MOD-format files. For our system we aimed to implemented effective live synthesis of many tracks (each, possibly with many voices) in parallel. Our system supports polyphonic synthesis using square, triangle, and sawtooth waveforms, and includes a mixer component that can control several synthesizers at the same time.

The rest of the text is structured as follows: In Section 2 we present the approach we used to attack the assignment. Then, in Section 3 we discuss the design of the system in depth.<sup>1</sup> Further, in Section 4 we discuss how we tested the system, and report on test results. In Section 5 we evaluate the results of the assignment, and in Section 6 we conclude.

 $<sup>^1\</sup>mathrm{I}$  am aware that I have split the 'Description and Methodology' header into two, and used slightly different names for some sections. I assume this is OK.

# 2 Method

As for the first assignment of the course, we used an iterative approach when attacking this assignment's problems. Our work proceeded through the following steps:

- 1. Configuring a tool chain for effective cross-compilation of C programs for the AVR32.
- 2. Experimentation with a minimal C translation of the program from Assignment 1.
- 3. Development and testing of modules for controlling the STK 1000's LEDs and switches.
- 4. Experimentation with the AP7000 DAC, writing random data to the sound buffers.
- Development and initial testing of the synthesis sound system, and translation utilities for MIDI files, on our development machine.
- 6. Development and testing of a first version of the full system, on-board.
- 7. Development and initial testing of the music controller module.
- Development and integration testing of the final system version, incorporating the controller module for multi-track playback.

## 2.1 Implementation rules

An important aspect in effective and safe system development method, is to have a good set of guidelines for the coding process and rules for the design and style of the code written. Early in the development process, we selected and a relatively strict set of rules for C code. Our guidelines are given below, with rationales added where appropriate.

- 1. All code shall build without any compiler complaints or notices for the option string -pedantic -Wall -Wextra -Winline -Werror. (Of course, since we use -Werror, no translation unit with a warning-provoking construct could ever compile.)
- 2. Abstract data types are strongly preferred to 'open' structures. RATIONALE: Using ADTs, it is easier to ensure correct allocation and usage of complex data types. Also, internal implementation details can be hidden from client code.
- 3. Code is indented according to 'K&R style'. <sup>2</sup>
- 4. Recursion is forbidden. RATIONALE: While not strictly 'mandatory' in a secure system, forbidding (co-)recursion makes it much simpler to reason about memory usage in a memory-constrained or safety-critical system. In particular, using some viable formalism, stack overflows can be proven impossible.
- 5. Dynamic memory allocation is forbidden. RATIONALE: Forbidding dynamic memory allocation is also not 'mandatory' there are many places where a malloc call is a reasonable solution. However, in a memory-constrained or highly safely-critical system, disallowing dynamic memory allocation removes the possibility of many memory-related bugs, and allows one to prove stronger properties about the soundness of programs.
- 6. As far as overly possible, each logical module should be designed and implemented to facilitate testing in isolation.

<sup>&</sup>lt;sup>2</sup>With a minor exception for asterisk-placement in function headers...

- 7. All procedures are designed to fail fast and cleanly when clients do not respect their interface, their assumptions are not satisfied, or other exceptional circumstances occur.<sup>3</sup> However, a non-exceptional error, such as a ABDAC underrun, is an *expectable* error which does not necessarily indicate a logical error in the system. Such errors must be handled gracefully.<sup>4</sup>
- 8. All code should be as readable and clear and possible. Identifiers should be descriptive and correct, and code segments should not be overly complex (a maximum of three nested scopes is a good rule-of-thumb). We are not proponents of extensively commenting everything; if the code can communicate its intent by itself, it is virtually always the best option. For example, a comment over a complex conditional, can often be replaced by a sequence of well-named bool variables, or a call to a well-named bool-returning procedure, in the style advocated by, for example, Robert C. Martin [6]. Still, some code segments are necessarily complex and intricate (generic clock setup on the AP7000, for example), and such segments must always be appropriately commented.

# 3 System description

In this section we describe our system. We first give a high-level, black box description of the system, assuming the view of a user. Then, we discuss the system's hardware setup. Finally, we discuss each of the system's module in full depth.

### 3.1 User interface

The system is controlled using six out of the STK 1000's eight primary switches. Each of switches 4-7 controls one track. The mapping of switches to melodies is as follows:

- SW7 The beginning of Ramin Djawadi major theme from the Game of Thrones series.
- SW6 The beginning of Prelude 2 from Bach's Well-Tempered Clavier collection.
- SW5 A snippet from a 'dungeon' song from one of the Zelda games.
- ${\bf SW4}$  A short 'blipp' sound effect, constructed by speeding up and transposing the start of a classical piece.  $^5$

Pressing one of these four switches starts its corresponding synthesizer, and lights its corresponding LED. A playing track can be stopped by pressing its corresponding switch again. All four tracks can play at the same time.

Switches 1 and 2 are used to control aspects of playback. Pressing and holding switch 1 before pressing a track switch for a non-playing track, starts the corresponding synthesizer in looping mode. Looping tracks are indicated with blinking LEDs. The same gesture can be used with switch 2 to toggle the synthesis waveform of a track between the square, triangle, and sawtooth shapes. All synthesizers are initialised to use square waveforms.

LED 0 is lighted whenever the main module waits for permission to write data to the DAC. Generally, this diode being lit is a good thing, while a dark or almost dark LED 0 suggests underruns in the audio stream.

 $<sup>^3</sup>$ With exception we mean events that are neither on normal, nor 'expected' error-handling control flow paths.

<sup>&</sup>lt;sup>4</sup>Of course, if a constant ABDAC flow was a hard requirement, it would not be an 'acceptable' error condition. However, in our system, *some* audio dropout is not a severe problem.

<sup>&</sup>lt;sup>5</sup>Although the assignment text states that we should play sound effects, my impression is that most students program their boards to play *music* for the second assignment, since it in many ways poses a bigger challenge. However, I have added this 'effect' sound to show that the system handles small effect sounds perfectly well, and I hope that it is clear that configuring the system to play 'game sound effects' on all four tracks would be a trivial operation.



Figure 1: The system's hardware interface. No tracks are playing. LED 0 is brightly lit, indicating that the systems primarily spends time waiting for permission to write to the DAC.

# 3.2 Hardware setup

The STK 1000 was configured according to the instructions in the compendium [2, p. 50]. As we use both switches and LED diodes, we connected flat cables between the GPIO connectors and the switches' and LED's connector as for assignment one. Finally, we connected headphones to the STK 1000's 3.5 mm audio output, and a JTAG ICE unit to the board's JTAG connector to enable programming of the AP7000.

### 3.3 Modules

Our system consists of eight C modules (we do not count the utils module, which basically consists only of convenience macros). In this section we describe the interfaces and implementation details of each. The presentation is given in bottom-up fashion: We first discuss the low-level modules, before we tie the complete system together in the presentation of the main module.



Figure 2: System modules (each corresponding to a .c/.h pair). Edges indicate module dependencies. Filled grey rectangles indicate modules that depend on AVR32 libraries.

#### 3.3.1 LED module

The LED module is the simplest module in the system. It provides access to the STK 1000's eight primary LEDs through the following interface:

```
#define LEDS_CNT 8
#define LED_FROM_LEFT(i) (LEDS_CNT-1-(i))
#define LED_FROM_RIGHT(i) (i)

void leds_init();
void leds_light(uint32_t led);
void leds_light_all(void);
void leds_turn_off(uint32_t led);
void leds_turn_off_all(void);
void leds_lighted_if(uint32_t led, bool cond);
```

Client code is required to call leds\_init once and only once to initialise the module, before calling any other of the module's procedures. Further, client code is strongly encouraged to use the LED\_FROM\_LEFT and LED\_FROM\_RIGHT macros in all calls to the module, even though their current definitions are trivial.

**Internals** This module encapsulates control of the PIOC peripheral port, which is connected to the STK 1000's eight primary LEDs (cf. Section 3.2). The initialisation procedure sets the corresponding bits of all eight LEDs in PIOC's PIO enable and output enable registers, to enable LED control using the port's output data registers, SODR and CODR. For example, clearing of a LED is implemented as follows:

```
void leds_turn_off(uint32_t led)
{
    assert(__module_is_inited);
    ASSERT_VALID_LED(led);
    leds_pio->codr = 1U << led;
}</pre>
```

The other procedures in the module are essentially analogous, and we will therefore not discuss them in more depth.

#### 3.4 Switches module

The switches module provides an event-based facade to the STK 1000's eight primary switches. The public interface is as follows:

```
#define SWITCHES_CNT 8
#define SWITCH_FROM_LEFT(i) (1U << (SWITCHES_CNT-1-(i)))
#define SWITCH_FROM_RIGHT(i) (1U << (i))
#define SWITCH_IS_PRESSED(state, s) ((state) & (s))

typedef void (*switch_act_listener)(uint32_t);

void switches_init();
void switches_use_listener(switch_act_listener listener);</pre>
```

Client code is *required* to call switches\_init once and only once to initialise the module, before using other module functionality. Also, client code is strongly encouraged to use the SWITCH\_FROM\_LEFT and SWITCH\_FROM\_RIGHT macros in all operations involving switches.

After initialisation, client code may invoke the switches\_use\_listener procedure to set a callback procedure to be called every time a change in the switches' state occurs. At such a state change, the callback procedure is called with a single argument coding the current state. The client code can then use the SWITCH\_IS\_PRESSED to check whether or not a specific switch is active.

Internals This module encapsulates control of the PIOB peripheral port, which is connected to the STK 1000's eight primary switches (cf. Section 3.2). The module's initialisation procedure first registers an interrupt handler for PIOB at priority level 0, and then sets the switches' corresponding bits in PIOB's PIO enable (PER), pull up enable (PUER), and interrupt enable (IER) registers, to enable input reading and interrupt triggering.

The interrupt handler first runs a quick debouncing loop before it records the final switch state. Then, if a callback is registered, it is invoked with the switch state as the only argument.

**Design critique** In a larger system it would be natural to allow client code to register several switch state listeners, using a subscribe-notify pattern. For instance, the module could keep an array or a linked list of subscribers, and iterate through them at each interrupt. We originally tested such a solution, using the traditional linked list implementation from **queue.h**, but we reasoned that within the context of our limited problem, it would be cleaner to just go with the simpler solution of allowing only one listener.

#### 3.4.1 DAC module

The DAC module provides an interface to the STK 1000's internal Digital-Analog-Controller. It configures and controls a continuous audio output stream routed to the STK 1000's headphone output. The public interface of the module is as follows:

```
#define DAC_SAMPLE_RATE 46875
#define DAC_BUF_SIZE 2048

void dac_init(void);
bool dac_may_write(void);
void dac_write_buffer(const int16_t buf[static DAC_BUF_SIZE]);
```

Client code is required to call dac\_init once and only once to initialise the module, before using other module functionality. After initialisation, client code may use the dac\_may\_write procedure to check whether the DAC accepts data, and if so, the dac\_write\_buffer procedure to load data for the DAC. The latter procedure should be called with a pointer to an array holding exactly DAC\_BUF\_SIZE elements. Is is a fatal error to call dac\_write\_buffer if not the previous call to dac\_may\_write returned true. To avoid underruns in the audio stream, client code should eagerly poll dac\_may\_write, and write a new buffer as soon as permitted.

The DAC module operates at the quite exotic sample rate 46875 Hz, and thus input data should be coded at this rate to be rendered at correct pitch.

**Internals** While the DAC module's interface is relatively simple, its implementation is arguably the most complex of all the AVR-interfacing modules in the system. We will first discuss its initialisation, and then how it manages data buffers and write sample data to the AP7000 ABDAC.

Initialisation of the ABDAC consists of many steps [4, Chapter 26.5]. With our configuration, using the AP7000 on the STK 1000, we proceed as follows: First, we register an interrupt handler for the ABDAC interrupt line. It is imperative that this is done before interrupts are enabled for the converter. Second, because the ABDAC output lines are multiplexed with PIOB lines, we configure the PIO controller so as to let the ABDAC control these IO lines. This is done by writing PIOB's PDR and ASR registers (PIO Disable Register, and [Peripheral] A Select Register [4, Chapter 19.5.3]). Third, we configure a clock source for the ABDAC. The clock must run at 256 times the frequency of the intended sample rate [4, Chapter 26.5]. One suitable clock source is the AP7000 generic clock designated

for the ABDAC, namely generic clock #6, driven by one of the microprocessors oscillators or phase locked loops (PLLs).

Using clock division, many different target frequencies can be set. However, a simple and viable solution, is to just use one of the oscillator as it is, and compute the resulting effective sample rate. We use Oscillator 1, running at 12 MHz, yielding an effective sample rate of 12 MHz/256 = 46875 Hz. The generic clocks are controlled by the AP7000's power manager. Fourth, we enable the ABDAC by setting the 'enabled' bit of its control register, and set the 'tx\_ready' bit in its Interrupt Enable Register, to enable the DAC TX Ready (informally, 'ready for data') interrupt. The whole process is sufficiently complex to justify repeating it in C form.

```
/* First, register the ABDAC interrupt handler.
register_interrupt(dac_handle_interrupt,
                   AVR32_ABDAC_IRQ / 32,
                   AVR32_ABDAC_IRQ % 32, ABDAC_INT_PRIO);
/* Disable PIO driving PIOB outputs 20 and 21, and let instead
* Peripheral A -- that is, the ABDAC -- control these two pins.
volatile avr32_pio_t *dac_pio = &ABDAC_PIO;
dac_pio->PDR.p20 = 1; dac_pio->PDR.p21 = 1;
dac_pio->ASR.p20 = 1; dac_pio->ASR.p21 = 1;
/* Now, setup a clock source for the ABDAC.
volatile avr32_pm_t *pm = &AVR32_PM; // [Power manager.]
pm->GCCTRL[6].pllsel = 0;
                                     // Use oscillator...
                                               \dots number 1
pm->GCCTRL[6].oscsel = 1;
                                     //
pm->GCCTRL[6].diven = 0;
                                      // Disable clock division.
pm->GCCTRL[6].cen = 1;
                                     // Enable the clock.
/* Finally, enable the ABDAC, by setting the "en"-bit
* in its Control Register, and interrupts by setting the
 * "tx\_ready" bit in its Interrupt Enable Register.
 */
dac \rightarrow CR.en = 1;
dac->IER.tx_ready = 1;
```

After initialisation, the registered interrupt handler is periodically called to write samples to the ABDACs two channels. Our interrupt handler is minimal; its primary concern is shoveling data into the ABDAC registers, not, for example, generating sample data.<sup>6</sup>

The DAC module manages an internal double buffer whose data is consumed by the interrupt handler, and produced, with whatever means, by the module client. The code relevant for reading and writing of the buffers is given below.

```
static int16_t __buf_a[DAC_BUF_SIZE];
static int16_t __buf_b[DAC_BUF_SIZE];

static volatile int16_t *front = __buf_a;
static volatile int16_t front_pos = DAC_BUF_SIZE;
static volatile int16_t *back = __buf_b;
static volatile int16_t has_back = false;

void dac_write_buffer(const int16_t buf[static DAC_BUF_SIZE]) {
    /* ... */
    memcpy((void *) back, buf, DAC_BUF_SIZE * sizeof(int16_t));
    has_back = true; }
```

<sup>&</sup>lt;sup>6</sup>While it is perfectly possible to code a 'fat' interrupt routine, and, say, do waveform synthesis as part of handling an interrupt, this is generally not considered good practice [3, Section 5.2]. Interrupt handlers should in general do exactly what they are meant to do, and then quickly return control to the interrupted code.



Figure 3: State-based formulation of the ABDAC module's operation

```
static void dac_handle_interrupt(void) {
  int16_t v = front_pos!=DAC_BUF_SIZE ? front[front_pos++] : 0;
  /* writing... */

bool may_swap_buffers = front_pos==DAC_BUF_SIZE && has_back;
  if (may_swap_buffers) {
    volatile int16_t *t = front;
    front = back;
    back = t;
    front_pos = 0;
    has_back = false; }}
```

The volatile qualifier is excessively used with purpose to enforce sound ordering of memory-touching operations, and avoid race conditions. Consider the last two lines of dac\_write\_buffer. Without the volatile qualifier, GCC could in theory re-order the operations such that has\_back became true, before the memcpy call<sup>7</sup>. This could mean that, if the CPU jumped to the interrupt routine right after the has\_back write, may\_swap\_buffers could become true, even though there was no back buffer to swap in. However, with volatile, memory effects are guaranteed to be visible in the sequence given in the source code, ensuring proper synchronization.

The interrupt-driven DAC module is conveniently modeled as a state machine, as seen in Figure 3.

**Design critique** It would be possible to decouple the ABDAC initialisation and essential sample writing code, from the double buffering code, so that, different client interfaces and buffering techniques could be used, such as, for example, callback-based writing of samples. We can not, however, see that this would have been a useful generalisation for this minor project.

<sup>&</sup>lt;sup>7</sup>I'm not saying that this is at all likely, but I cannot see how it is definitely not possible.

### 3.4.2 Synthesizer module

The synthesizer module provides an interface for polyphonic synthesis using either square, triangle, or sawtooth waveforms. Its public interface reads as follows:

```
128
#define SYNTHESIZER_MAX_NOTE
#define SYNTHESIS_OBJECT_POOL_SIZE
#define MELODY_MAX_NUM_VOICES
#define MELODY_MAX_VOICE_LEN
                                    2048
#define MELODY_NOTE_SILENCE
                                    -1
struct melody {
    char name [24];
    uint8_t num_voices;
    uint32_t len;
    int32_t voices[MELODY_MAX_NUM_VOICES][MELODY_MAX_VOICE_LEN];
struct synthesis;
void synthesizer_init(uint32_t sample_rate);
struct synthesis *synthesis_construct(const struct melody *mel);
uint32_t synthesis_advance(struct synthesis *s,
                           uint32_t tot_to_write,
                           int16_t res[static tot_to_write]);
void synthesis_rewind(struct synthesis *s);
bool synthesis_is_at_end(const struct synthesis *s);
void synthesis_next_waveform(struct synthesis *s);
```

As is seen, the module provides two data structures: struct melody for representing melodies, and the abstract data type struct synthesis for orchestrating and running synthesis of a melody.

To represent a song with the melody structure client programmers should initialise voices such that each row holds a sequence of (time, note delta) pairs<sup>8</sup>, where the time values are a non-decreasing sequence of sample times, and each note delta gives a non-negative delta in semitones from the base frequency 110 Hz, or the special value MELODY\_NOTE\_SILENCE. Further, the len field should be set to (at least) the value of the latest time value in the voices array, to indicate the total length of the track in sample time. As is evident, client code must know the intended sample rate before setting up melody structures, to ensure in-pitch synthesis.

The synthesis structure represents synthesis of a melody. This ADT is coded as an object, using 'methods' having names prefixed with synthesis. The sole permitted way to obtain a structure is the synthesis\_construct. This procedure can be called no more than SYNTHESIS\_OBJECT\_POOL\_SIZE, after which a new call triggers a fatal error. There is no way to 'free' a synthesis structure in the current system.

Synthesis is advanced using the synthesis\_advance procedure, which increments<sup>9</sup> at most num\_to\_write bytes of a provided buffer, advances the internal state of the synthesis structure, and return the number of elements written. It is an error to call synthesis\_advance with a synthesis structure that is already at its end, and the synthesis objects do not, by themselves, provide an automatic means for looping tracks.

All synthesis structures are initialised to use square wave output, but by using the synthesis\_next\_waveform procedure one can loop through waveforms in the sequence: square  $\rightarrow$  triangle  $\rightarrow$  sawtooth.

<sup>&</sup>lt;sup>8</sup>As is seen, these should be adjacent in the arrays, the pairing is only 'conceptual'.

 $<sup>^{9}</sup>$ We increment the buffer elements, so that the buffer can be used with many synthesizers in parallel.

Before the synthesis procedures may be called, client code is *required* to call **synthesizer\_init** once and only once, with an appropriate sample rate as argument, to initialise the module.

Internals The private definition is the synthesis structure is as follows:

```
struct synthesis {
    enum synthesis_waveform waveform;
    const struct melody *mel;
    uint32_t pos;
    uint32_t phases[MELODY_MAX_NUM_VOICES];
};
```

The pos field holds a current melody position in sample time, and the phases array holds the current phase of each active waveform for the mel->num\_voices voices. This is essential to achieve good-quality output; synthesis must be able to proceed from the exact same points in the waveforms when synthesis\_advance is called repeatedly.

The implementation of synthesis\_advance is relatively straightforward, it loops through each melody voice and writes the voice's current note, if there is one, to the output buffer, using the private procedure write\_note to do the actual waveform synthesis. That being said, with low-level C coding, the devil lays in the details, and it took some time to get all gritty edge cases to work correctly. As stated, the actual waveform generation is done by the write\_note procedure. This procedure is straightforward, modulo some pointer arithmetic, and should not require in-depth discussion.

We did not make a formal model of the synthesis process, but have applied enough rigorous testing to be confident that it operates correctly <sup>10</sup>.

Design critique Although the synthesis module is quite general, and does its job well for our systems, there are several unsatisfying aspects of its design. First, a client using melody structures should not need concern herself about the output sample rate. The speed of a melody should rather be expressed using beats per minute, or a similar metric. The only reason we chose to use 'sample-time' in the melody structure was to simplify calculations in the synthesizer module. Second, the melody structure could easily be modified to allow an arbitrary number of arbitrary-length voices, for example by using a variable-size array at the end of the structure pointing to arrays expressing the voices. Third, per now, there are no means to control the relative volume of individual voices and notes; for our chip tunes, this is not really a problem, but for a real synthesizer allowing variations in volume is essential.

# 3.4.3 Music controller module

The music controller module (controller.c and .h) provides the controller abstract data type which enables running several synthesis objects at the same time, producing a mixed sound signal. In many ways, it is similar to a what is typically called a sequencer or a mixer. Its public interface is as follows:

 $<sup>^{10}</sup>$ Testing of the module is discussed in depth in Section 4.1.4.

Like the synthesis structure, a controller is an object with 'methods'. The sole permitted way to obtain a structure is the controller\_construct, and this procedure can be called no more than CONTROLLER\_OBJECT\_POOL\_SIZE, after which a new call triggers a fatal error. Also as for synthesis objects, there is no way to 'free' a structure.

After construction, tracks can be added to a controller, using the controller\_advance procedure. It is a fatal error to call this procedure more than CONTROLLER\_MAX\_NUM\_TRACKS per controller. Further, client code passing a synthesis pointer to this procedure, should not invoke the position-controlling procedures on the pointed-to synthesis object after the synth is registered with the controller<sup>11</sup>, but instead use the controller's interface to control playback of the track.

The names of the module's other procedures should clearly indicate their behavior, but it is worthwhile to specify the meaning of a few terms: An *active* track is one that is currently playing; a *looping* track is one that the controller automatically rewinds and restarts when it ends.

The controller\_advance procedure is analogous to the similarly-named procedure for synthesis structures, but the controller procedure will advance all registered, active tracks at the same time, and it will also (conditionally) loop tracks that reach their end position.

**Internals** There are few big surprises in the private implementation of the module, so we will not discuss it in depth. The definition of the controller ADT is as follows:

```
struct controller {
    uint32_t num_tracks;
    uint32_t active_tracks; // Bit mask.
    uint32_t looping_tracks; // Bit mask.
    struct synthesis *_tracks[CONTROLLER_MAX_NUM_TRACKS];
};
```

**Design critique** The coupling to the synthesizer module is unsatisfying. The module could (should!) be generalised so that it can control arbitrary sound generators, and not only synthesis objects. One could add a interface structure in the header file, holding function pointers to arbitrary synthesis procedures. With such a design, it would be easy to use a controller to orchestrate, for example, wave sample players.

<sup>&</sup>lt;sup>11</sup>However, changing waveforms is OK.

#### 3.4.4 Melodies module

The melodies module provides no computation functionality, but rather holds a database of prepared melody structures for playback. It provides one procedure:

```
|| const struct melody* melodies_get(const char *name)
```

Calling this procedure with the name of a melody not in the database, is a fatal error.

Internals The files melodies.c and melodies.h together comprise no more than a few tenths of source code lines. The melody data itself resides in the file melodies\_rendered.c which is automatically generated by the script /melodies/ render\_all.bash. This shell script repeatedly calls the Python script /melodies/render\_midi.py, which provides functionality to convert a MIDI file to our melody structure format, and optionally to split, cut, speed up or down, or transpose the note data. We use the excellent Python MIDI library<sup>12</sup> to do the initial parse of the MIDI data, before we (i) massage the data into the minimal number of voices possible to render it faithfully with our synthesizer module, (ii) cut silence at the beginning of the output data, (iii) cut from the end of the data if a maximum length is specified, and (iv) output a melody structure literal. The conversion scripts for the MIDI files used in our system are run automatically as part of the project build process.

#### 3.4.5 Main module

Having described all the submodules of our system, we will now tie everything together by discussing the system's main module. The main module orchestrates the initialisation of all modules, prepares for audio synthesis and playback, and runs the system main loop. The module manages three central data structures:

- 1. An array of four synthesis structures controlling synthesis of four different melodies (cf. Section 3.1).
- 2. A controller structure managing the four synthesizers.
- 3. A int16\_t array serving as the primary audio rendering buffer.

and the module's operation may be summarised as follows:

- First, we call into the interrupt libraries procedure set\_interrupts\_base to be able to register interrupts.
- Second, we initialise all sub-modules (switches, LEDs, DAC, and synthesizer) set\_interrupts\_base.
- Third, we setup the melody controller. This is a two-step process: First, we construct the controller object; second, we construct the four synthesizers, and register them with the controller.
- Fourth, we register the procedure update\_from\_switches with the switches module. This callback procedure will be describe in detail later.
- Fifth, we enable interrupts.
- Finally, we enter the main loop.

<sup>12</sup>https://github.com/vishnubob/python-midi

The update\_from\_switches callback interfaces with the controller and the synthesizers in two different ways: it starts and stops tracks, possibly with looping, if the looping switch is pressed (cf. Section 3.1), and it switches waveforms for tracks when the waveform change switch is pressed.

The main loop reads as follows with comments removed:

```
for (;;) {
    memset(render_buf, 0, sizeof render_buf);
    controller_advance(cont, DAC_BUF_SIZE, render_buf);
    update_track_leds();

    leds_light(DAC_WAIT_LED);
    while (!dac_may_write());
    leds_turn_off(DAC_WAIT_LED);

    dac_write_buffer(render_buf);
}
```

Importantly, the render buffer is zeroed at each run. Also, synthesis is always run before the DAC is queried. The update\_track\_leds is not discussed in detail.

The busy waiting for the DAC module is a bit discouraging. A more elegant solution would be to sleep on a condition waiting for the buffer to become ready. However, in this system, we spend so much time generating sample data, that we reason that the gains in energy efficiency achievable by sleeping are negligible.

A state-based representation of the main module's operation is illustrated by Figure 4.



Figure 4: State-based formulation of the main module's operation

# 4 Tests and results

We tested our system with a mixed approach, using both unit tests of individual modules and integration tests of the whole system. Also, some modules were conveniently tested on our full development system, before they were tested on the board. Much good advice for efficient unit testing were taken from the excellent book *Test Driven Development for Embedded C* (Grenning)<sup>13</sup>. Originally, we planned to use stricter formality to assess the correctness of our implementation. One interesting alternative is the Frama-C framework [7] which can be use to prove very strong correctness properties of C programs. Also, we looked into formal modelling systems, such as statecharts [5] and Petri nets [1]. However, we did not find time to go in full depth in this direction, and therefore only did 'traditional' unit testing, and used the informal state models seen earlier in the text.

We now describe our unit and integration tests, and finally present test results.

# 4.1 Unit testing

The unit tests are supported by a python script, src/test/test\_onboard.py, which compiles and programs test code for the board.

#### 4.1.1 DAC module

The DAC module is unit tested with the on-board test program (src/test/dac\_test.c), which writes random data to the buffer as follows:

```
/* ... */
for (;;) {
    while (!dac_may_write());
    for (int i = 0; i < DAC_BUF_SIZE; ++i) buf[i] = rand();
    dac_write_buffer(buf); }</pre>
```

This code conveniently exercises the core functionality of module, without complicating things with synthesis. (Although, it would be helpful to also test playback of, say, a simple note, to discern errors that would not be evident when using random output.)

#### 4.1.2 LED module

The LED module is unit tested with the on-board test program (src/test/led\_test.c), which runs a combination of calls to all the module's procedures, interleaved with short spinning sleeps, to show evidence that the module does (does not) operate correctly. The test operator should inspect the test program source code, to ensure that the various tests, such as

```
for (int i = 0; i < LEDS_CNT; ++i) {
    leds_light_all();
    leds_turn_off(LED_FROM_LEFT(i));
    tiny_spinlock_wait(); }</pre>
```

produce the correct effect on the board.

#### 4.1.3 Switch module

The switches module is unit tested with the on-board test program (src/test/switches\_test.c), which sets up a basic switch state listener showing the current state using the LEDs. Therefore, the LED module should definitely be tested before the switches module. The test listener is implemented as follows:

 $<sup>\</sup>overline{\phantom{a}}^{13}$ http://pragprog.com/book/jgade/test-driven-development-for-embedded-c

It is very hard to 'automate' switch presses (it would be possible, using external equipment connected to the GPIO, but that would without doubt involve *much* more complexity than what the switches module brings itself), so for this test we simply try various combinations of switch presses until we are reasonable convinced that the module functions correctly.

### 4.1.4 Synthesizer module

The synthesizer module can be conveniently unit tested on a development machine. We use explicit-width types extensively, and thus the module should in theory have the exact same semantics on, for instance, an x86 Linux box, as on the board. Testing on a development machine has enormous benefits: we may use much more memory to support the test, it is easy to output debug data, and we may use a wide range of supporting applications (such as *valgrind*).

The unit test is run with the script src/test/run\_synthesizer\_test.bash, which compiles the test program synthesizer\_test.c, runs it, and pipes the output to the ALSA command line sound player, as follows:

The test programs renders the specified melody in a loop, running 2000 iterations using randomly selected render buffer sizes. Also, each time the test melody finishes and is rewound, the next waveform is selected.

### 4.1.5 Unit testing of remaining modules

Due to its (relatively speaking) simplicity, and the lack of time, we did not unit test the controller module, although it would be favourable to add a small test suite. Also, due to lack of time, we have not written a test suite for the MIDI conversion utilities. Adding a small regression test suite should not require much work (one could simply use a shell script and diff).

### 4.2 Integration testing

We used the following test script for integration testing of the full system:

- 1. Ensure the system is in reset state (no tracks playing). Start a single track, without looping. Playing until completion. Test again with different tracks. Check that the system responds immediately, that playback is smooth, and that reporting is immediate and stable.
- 2. Ensure the system is in reset state (no tracks playing). Start a single track, with looping. Play for at least five loops, before stopping the track. Test again with different tracks. Same checks as above.
- 3. Ensure the system is in reset state (no tracks playing). Start several single tracks, *without* looping. Play until the last track complete. Repeat with different combinations of tracks. Checks as above.

- 4. Test the waveform change function, both by changing the waveform of a track before starting it, and by changing the waveform of a running track.
- 5. Same test as above, but also include looping. Run the system for a long time (at least several minutes).
- 6. Run a *monkey test*, repeatedly hammering blindly at the switches without. Press several switches at the same time, with quick repetitions, and without structure. Stop after each sequence of 'monkey presses' and assess that the system is in a sound state.

### 4.3 Test results

Rigorous per-module unit testing effectively discovers and isolates many types of bugs, and because of our reliance on this testing method, we did not see many 'strange' bugs as we moved into integration testing. However, when working through the integration test script, and exercising the system in other ways, one notices some interesting phenomena. In this section we record observations we have made when testing the completed system.

First, we have not seen evidence of any bugs. Synthesis works correctly; the melodies are rendered in correct tune and time. There are no hickups in the reporting system; the LEDs faithfully reflect the current playback state. Finally, the input system responds correctly and quickly, without weirdness.

Second, our system has a clear performance limit. If one runs many melodies at the same time, synthesis can not always keep up with the DAC, and underruns occur. The exact limit is a function of the number of active tracks/voices and the selected waveform. Using square waveforms, it is often possible to play all four tracks at the same time. However, because our implementations of triangle and sawtooth rendering require (relatively speaking) computationally demanding integer division, the performance limits are tighter when one of these waveforms are used for one or several tracks. It would be interesting to investigate a solution for gracefully degrading the synthesis effort as computation power grew scarcer. For instance, one could always drop the longest-sounding note, or the lowest-volume note, given that support for variable-volume notes was implemented.

# 5 Evaluation of assignment

Doing this project has been challenging and fun. As a programmer with no prior experience with programming of embedded systems, implementing a solution such as this means treading a very bumpy road, with many minor setbacks. For example, I quickly coded a first version of the synthesis module on my development machine, which did synthesis perfectly, but was far too CPU and memory-inefficient to spin on the STK 1000. (My first idea was to synthesise *complete* tracks up front – an approach that might be sensible for a standard box, but clearly is not suitable for an embedded system.)

In the end, I am quite pleased with the resulting system. It can do non-trivial playback of multiple tracks, and seems stable and robust. I am a bit annoyed that I did not have time to implement more sound generation modules; it would have been nice to have a wave sample player, and possibly a more sophisticated synthesizer, such as an additive or subtractive synthesizer with some interesting patches.

# 6 Conclusion

In this text we have presented and discussed our solution to the second assignment of the TDT4258 course. We have discussed the implementation details of our systems, focusing both on the hardware interfacing aspects involved in coding for the AVR32, and more high-level software components such as the synthesis module. Also, we have discussed how we assessed the quality of the system, through rigorous unit and integration testing. The final system performs satisfactory, although we have seen some evidence of DAC buffer underrun problems when many tracks are played in tandem. Doing the project has been a challenging and fun experience.

# References

- [1] Petri nets: Properties, analysis and applications. *Proceedings of the IEEE*, 77(4):541–580, April 1989.
- [2] Computer Architecture and Design Group. Lab assignments in TDT4258 energy efficient computer systems, 2013.
- [3] Atmel Corporation. AVR32101: Configuring the AVR32 interrupt controller (32010A-AVR-04/06). Technical report, Atmel Corporation, 2006.
- [4] Atmel Corporation. AT32AP7000, preliminary document (32003M-AVR32-09/09). Technical report, Atmel Corporation, 2009.
- [5] David Harel. Statecharts: A visual formalism for complex systems. Sci. Comput. Program., 8(3):231–274, June 1987.
- [6] Robert C. Martin. Clean Code: A Handbook of Agile Software Craftsmanship. Prentice Hall PTR, Upper Saddle River, NJ, USA, 1 edition, 2008.
- [7] Julien Signoles. Foncteurs impratifs et composs: la notion de projets dans Frama-C. In *JFLA* '09, pages 245–280, 2009.