

## Spectrum: Classifying, Replicating and Mitigating Spectre Attacks on a Speculating RISC-V Microarchitecture



Abraham Gonzalez, Ben Korpan, Ed Younis, Jerry Zhao

## Background

- Spectre and Meltdown
- Affect modern out-of-order processor designs
- Abuse speculation to retrieve secret data
- More attacks being discovered
- Berkeley Out-of-Order Machine (BOOM)
- Open source RV64G RISC-V core written in Chisel
- Good platform for microarchitecture research
- BOOM lacks exposure to Spectre style attacks
- Standard taxonomy has not been adopted

## Objectives

- Create taxonomy for researchers to understand attacks and defenses
- Replicate subset of attacks
  - Spectre Variants 1 and 2
- Create speculative buffer
  - Prevent misspeculated refills in L1 Data Cache (L1D\$)

## Taxonomy

- Taxonomy classifies both attacks and defenses on a single core
- Threat model only considers an attacker who can read speculative data from the cache
- Attacks are split into architecturally legal and illegal actions
  - Illegal actions raise a fault and are further split on the type
- Plenty of attacks raise a page fault but differ in permission bit abused, so there is a last split for this
- Defenses are organized on implementation location.
- Hardware is categorized into new or changed modules
- Firmware is separate because implementation cost is drastically less
- Software is split into OS and application due to the scope of the implementation



## Speculative Attack Replication

- Bounds Check Bypass and Branch Target Injection
  - Trained Branch Target Buffer and GShare Predictor
  - Small speculation window
    - No deep memory hierarchy resulted in fast load misses
    - Bypassed using multiple dependent long operations (fdiv's) to expand the attack window
  - Handmade *clflush* since RV64G does not have one

| Parameter                      | Value     |
|--------------------------------|-----------|
| Fetch Width                    | 2         |
| Decode Width                   | 2         |
| Issue Width                    | 4         |
| PRF Size                       | 100       |
| ROB Size                       | 100       |
| L1 Sets                        | 64        |
| L1 Ways                        | 8         |
| L1 Linesize                    | 64 bytes  |
| BTB Sets                       | 512       |
| BTB Banks                      | 2         |
| BTB Ways                       | 4         |
| GShare History Bits            | 23        |
| GShare Counter Table Entries   | 4096      |
| BOOM Parameters for Replicated | l Attacks |

| Parameter                                                                                                                                                                                                                                                                            | Value                                                                              |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|
| Cache Hit Threshold Amount of runs on same byte                                                                                                                                                                                                                                      | 50 cycles<br>10 rounds                                                             |  |  |
| Training rounds for BPU                                                                                                                                                                                                                                                              | 6 training rounds                                                                  |  |  |
| Cache flush hits on same set                                                                                                                                                                                                                                                         |                                                                                    |  |  |
| GShare Counter Table Entries                                                                                                                                                                                                                                                         | 4096                                                                               |  |  |
| Attack Run Parar                                                                                                                                                                                                                                                                     | neters                                                                             |  |  |
| <pre>want(B) = ?= 1.(B) want(a) = ?= 1.(a) want(b) = ?= 1.(b) want(y) = ?= 1.(y) want(B) = ?= 1.(B) want(o) = ?= 1.(o) want(o) = ?= 1.(o) want(m) = ?= 1.(m) want(e) = ?= 1.(e) want(r) = ?= 1.(r) want(T) = ?= 1.(T) want(e) = ?= 1.(e) want(s) = ?= 1.(s) want(t) = ?= 1.(s)</pre> | 2.(^B) 2.(^A) 2.() 2.() 2.() 2.(^H) 2.(4) 2.(&) 2.(^C) 2.(^C) 2.(^C) 2.(^C) 2.(^C) |  |  |

Output from Spectre V1

## SpecBuf: Speculative Buffer

- Extends existing mechanisms in BOOM's cache
  - BOOM uses the non-blocking RocketChip L1D\$
  - SpecBuf modifies Miss Status Holding Registers (MSHRs)
  - MSHRs handle misses in a non-blocking cache
- Protects cache state from speculation while preserving performance

# MSHR File Tags L1 DCache

### Modifications:

- Added a cache line buffer to each MSHR
- Buffered line not written to cache until corresponding instruction is speculatively safe
- Allow load forwarding from MSHR buffer to execution pipeline prior to cache refill



Results

- Attacks and SpecBuf tested on FireSim
- Benchmark tests for SpecBuf
- Stressed SpecBuf MSHR blocking and eviction limitations
- Able to run Dhrystone
- Unable to boot Linux No SPEC2017 and CoreMark results
- Preliminary 45nm synthesis in HAMMER
  - 2.5% increase in area
  - 0.36% decrease in clock frequency



| ttack                                        | Cycles for Secre          | t Byte 100 MHz     |            | 3.2 GHZ              |  |
|----------------------------------------------|---------------------------|--------------------|------------|----------------------|--|
| ounds Check Bypass<br>ranch Target Injection | 884485<br>876602          | 113 B/s<br>114 B/s |            | 3618 B/s<br>3650 B/s |  |
| S                                            | peed of Replicated        | Attacks            |            |                      |  |
| Benchmark                                    | Version of BOOM<br>Normal | SpecBuf            |            | % Diff.              |  |
| Non-spec. LD misses to same sets             | 540 cycles                | 640 cycles         |            | -19%                 |  |
| Non-spec. LD misses to diff. sets            | 264 cycles                | 297 cycles         |            | -11%                 |  |
| MSHR evicted spec.<br>LD miss                | 48 cycles                 | 67 cycles          |            | -40%                 |  |
| •                                            | 2176 Dhrystones/s         | 2216 Dh            | rystones/s | +2%                  |  |

### **Future Work**

- Replicated Attacks
  - Test on Linux
- Improve and test RSB attacks
- Run more evaluations
  - SPEC2017
  - CoreMark Pro
  - Memory Centric Workloads
- SpecBuf improvements
  - Security enhancements
  - Reduce physical impact
- BOOM improvements
- Branch Predictor bugfixes
- Multiported L1 cache
- L2 integration

## Conclusion

- Created taxonomy to more easily understand Spectre-style attacks
- Showed BOOM's vulnerability to Spectre-style attacks
  - Implemented Bounds Check Bypass and Branch Target Injection attacks
- Created initial implementation of SpecBuf
- Prevents cache side channel attacks
- Demonstrated BOOM's capability for doing HW security research using RISC-V
  - Less than 100 person-hours to implement and debug using Chisel

## Acknowledgments

Thanks to Chris Celio for his thoughts on hardware mitigations for Spectre and for building BOOM. Additionally, we would like to thank the ADEPT lab and FireSim/HAMMER teams for providing helpful resources.

