# **Homework 1**

Wadhwani Electronics Lab, IIT Bombay Thursday 4th August, 2021 [Download this handout as PDF]

## Instructions

- 1. Please complete the following assignment before your next lab turn
- 2. Use structural modelling for this assignment; means instantiate components and use port map to connect those components

# 4-bit Adder-Subtractor

#### (A) VHDL Description [5 Marks]

You have been given a full adder description as the reference design. Using this full adder and XOR gate (from Gates.vhdl) as a component, describe a

4-bit ripple carry adder-subtractor in VHDL.

4-bit ripple carry adder-subtractor has following ports

- Two 4-bit inputs : A (A<sub>3</sub> A<sub>2</sub> A<sub>1</sub> A<sub>0</sub>) , B (B<sub>3</sub> B<sub>2</sub> B<sub>1</sub> B<sub>0</sub>)
- One 1-bit input: M
- One 4-bit output : S (S<sub>3</sub> S<sub>2</sub> S<sub>1</sub> S<sub>0</sub>)
- One 1-bit output: Cout

## (i) NOTE

It is a simple binary adder-subtractor that can be implemented by cascading four full adders such that the the carry generated by the addition of lower significant bits forms the incoming carry for addition of the next significant bits.



(B) Explain briefly. How the functionality of the above circuit changes for different values of M ? [2 Marks]

### (C) Simulation [5 Marks]

Perform RTL and Gate level simulation of your dsign using the generic testbench to confirm the correctness of your description.

(i) NOTE

To do this, note that you need to use the given tracefile and modify the testbench given to you appropriately.