

# Verilog HDL QUICK REFERENCE CARD

#### Revision 2.1

Grouping Optional Repeated Alternative As is CAPS User Identifier bold

## MODULE

module MODID[({PORTID,})]; [input | output | inout [range] {PORTID,};] [{declaration}] [{parallel\_statement}] [specify block] endmodule range ::= [constexpr: constexpr]

#### 2. DECLARATIONS

parameter {PARID = constexpr,}; wire | wand | wor [range] {WIRID,}; req [range] {REGID [range],}; integer {INTID [range],}; time {TIMID [range],}; real {REALID,}; realtime {REALTIMID.}: event {EVTID,}; task TASKID: [{input | output | inout [range] {ARGID,};}] [{declaration}] begin [{sequential\_statement}] end endtask function [range] FCTID; {input [range] {ARGID,};} [{declaration}] [{sequential\_statement}] end endfunction

# © 1995-1998 Qualis Design Corporation

## 3. Parallel Statements

```
assign [(strength1, strength0)] WIRID = expr;
initial sequential_statement
always sequential statement
MODID [#({expr,})] INSTID
 ([{expr,} | {.PORTID(expr),}]);
GATEID [(strength1, strength0)] [#delay]
        [INSTID] ({expr,});
defparam {HIERID = constexpr,};
strength ::= supply | strong | pull | weak | highz
delay ::= number | PARID | ( expr [, expr [, expr]] )
```

#### 4. GATE PRIMITIVES

```
and (out, in<sub>1</sub>, ..., in<sub>N</sub>);
                                         nand (out, in_1, ..., in_N);
or (out, in<sub>1</sub>, ..., in<sub>N</sub>);
                                         nor (out, in<sub>1</sub>, ..., in<sub>N</sub>);
xor (out, in<sub>1</sub>, ..., in<sub>N</sub>);
                                    xnor (out, in<sub>1</sub>, ..., in<sub>N</sub>);
buf (out<sub>1</sub>, ..., out<sub>N</sub> in);
                                          not (out<sub>1</sub>, ..., out<sub>N</sub> in);
bufif0 (out, in, ctl);
                                          bufif1 (out, in, ctl);
                                         notif1 (out, in, ctl);
notif0 (out, in, ctl);
pullup (out);
                                          pulldown (out);
[r]pmos (out, in, ctl);
[r]nmos (out, in, ctl);
[r]cmos (out, in, nctl, pctl);
[r]tran (inout, inout);
[r]tranif1 (inout, inout, ctl);
[r]tranif0 (inout, inout, ctl):
```

#### 5. SEQUENTIAL STATEMENTS

```
begin[: BLKID
  [{declaration}]]
  [{sequential statement}]
if (expr) sequential_statement
[else sequential_statement]
case | casex | casez (expr)
  [default: sequential statement]
endcase
forever sequential statement
```

```
[{{expr,}: sequential_statement}]
repeat (expr) sequential_statement
while (expr) sequential_statement
for (Ivalue = expr; expr; Ivalue = expr)
  sequential_statement
#(number | (expr)) sequential statement
@ (event [{or event}]) sequential statement
lvalue [<]= [#(number | (expr))] expr;</pre>
lvalue [<]= [@ (event [{or event}])] expr;</pre>
```

```
reproduce and distribute strictly verbatim copies of this
                                                                              document in whole is hereby granted.
                                                                           See reverse side for additional information
© 1995-1998 Qualis Design Corporation
```

```
wait (expr) sequential_statement
    -> EVENTID:
    fork[: BLKID
      [{declaration}]]
      [{sequential statement}]
    ioin
    TASKID[({expr,})];
    disable BLKID | TASKID;
    assign Ivalue = expr;
    deassign Ivalue;
    Ivalue ::=
      ID[range] | ID[expr] | {{Ivalue,}}
    event ::= [posedge | negedge] expr
6. SPECIFY BLOCK
    specify_block ::= specify
                          {specify statement}
                       endspecify
  6.1. SPECIFY BLOCK STATEMENTS
    specparam {ID = constexpr,};
    (terminal => terminal) = path_delay;
    ((terminal,) *> (terminal,)) = path_delay;
    if (expr) (terminal [+|-]=> terminal) = path_delay;
    if (expr) (\{\text{terminal},\}\ [+|-]^* > \{\text{terminal},\}\} =
             path_delay;
    [if (expr)] ([posedge|negedge] terminal =>
              (terminal [+|-]: expr)) = path_delay;
    [if (expr)] ([posedge|negedge] terminal *>
               ({terminal,} [+|-]: expr)) = path_delay;
    $setup(tevent, tevent, expr [, ID]);
    $hold(tevent, tevent, expr [, ID]);
    $setuphold(tevent, tevent, expr, expr [, ID]);
    $period(tevent, expr [, ID]);
    $width(tevent, expr, constexpr [, ID]);
    $skew(tevent, tevent, expr [, ID]);
    $recovery(tevent, tevent, expr [, ID]);
```

tevent ::= [posedge | negedge] terminal

[&&& scalar\_expr]

terminal ::= ID[range] | ID[expr]

expr | (expr, expr [, expr [, expr, expr, expr]])

© 1995-1998 Qualis Design Corporation. Permission to

path delay ::=

#### 7. EXPRESSIONS

primary
unop primary
expr binop expr
expr ? expr : expr
primary ::=
 literal | Ivalue | FCTID({expr,}) | ( expr )

#### 7.1. UNARY OPERATORS

| +, -                          | Positive, Negative |
|-------------------------------|--------------------|
| !                             | Logical negation   |
| ~                             | Bitwise negation   |
| <b>&amp;</b> , ~ <b>&amp;</b> | Bitwise and, nand  |
| , ~                           | Bitwise or, nor    |
| ^, ~^, ^~                     | Bitwise xor, xnor  |

#### 7.2. BINARY OPERATORS

Increasing precedence:

| if/else                  |
|--------------------------|
| Logical or               |
| Logical and              |
| Bitwise or               |
| Bitwise xor, xnor        |
| Bitwise and              |
| Equality                 |
| Inequality               |
| Logical shift            |
| Addition, Subtraction    |
| Multiply, Divide, Modulo |
|                          |

#### 7.3. Sizes of Expressions

unsized constant

| sized con      | stant                                    | as specified            |
|----------------|------------------------------------------|-------------------------|
| i op j<br>op i | +,-,*,/,%,&, ,^,^~<br>+, -, ~            | max(L(i), L(j))<br>L(i) |
| i op j         | ===, !==, ==, !=<br>&&,   , >, >=, <, <= | 1                       |
| op i           | &, ~&,  , ~ , ^, ~^                      | 1                       |
| i op j         | >>, <<                                   | L(i)                    |
| i?j:k          |                                          | max(L(j), L(k))         |
| {i,,j}         |                                          | L(i) + + L(j)           |
| $\{i\{j,k\}\}$ |                                          | i * (L(j)++L(k))        |
| i = j          |                                          | L(i)                    |

32

#### 8. SYSTEM TASKS

\* indicates tasks not part of the IEEE standard but mentioned in the informative appendix.

# 8.1. INPUT

```
$readmemb("fname", ID [, startadd [, stopadd]]);
$readmemh("fname", ID [, startadd [, stopadd]]);
*$sreadmemb(ID, startadd, stopadd {, string});
*$sreadmemh(ID, startadd, stopadd {, string});
```

# **8.2. O**UTPUT

\$display[defbase]([fmtstr,] {expr,});
\$write[defbase] ([fmtstr,] {expr,});
\$strobe[defbase] ([fmtstr,] {expr,});
\$monitor[defbase] ([fmtstr,] {expr,});
\$fdisplay[defbase] (fileno, [fmtstr,] {expr,});
\$fwrite[defbase] (fileno, [fmtstr,] {expr,});
\$fstrobe(fileno, [fmtstr,] {expr,});
\$fmonitor(fileno, [fmtstr,] {expr,});
fileno = \$fopen("filename");
\$fclose(fileno);
defbase ::= h | b | o

# 8.3. TIME

\$time "now" as TIME \$stime "now" as INTEGER \$realtime "now" as REAL

**\$scale(**hierid) Scale "foreign" time value

\$printtimescale[(path)]

Display time unit & precision \$timeformat(unit#, prec#, "unit", minwidth)

Set time %t display format

#### 8.4. SIMULATION CONTROL

\*\$reset(0|1, expr)

\*\$reset value

\*\$reset count

| \$stop                                  | Interrupt                      |  |
|-----------------------------------------|--------------------------------|--|
| \$finish                                | Terminate                      |  |
| *\$save("fn")                           | Save current simulation        |  |
| *\$incsave("fn")                        | Delta-save since last save     |  |
| *\$restart("fn")                        | Restart with saved simulation  |  |
| *\$input("fn")                          | Read commands from file        |  |
| * <b>\$log[(</b> "fn" <b>)</b> ]        | Enable output logging to file  |  |
| *\$nolog                                | Disable output logging         |  |
| * <b>\$key</b> [("fn")]                 | Enable input logging to file   |  |
| *\$nokey                                | Disable input logging          |  |
| *\$scope(hiername)                      |                                |  |
| *\$showscopes                           | Scopes at current scope        |  |
| *\$showscopes(1)                        | All scopes at & below scope    |  |
| *\$showvars                             | Info on all variables in scope |  |
| *\$showvars(ID)                         | Info on specified variable     |  |
| *\$countdrivers(net)>1 driver predicate |                                |  |
| *\$list[(ID)]                           | List source of [named] block   |  |
| \$monitoron                             | Enable \$monitor task          |  |
| \$monitoroff                            | Disable \$monitor task         |  |
| \$dumpon                                | Enable val change dumping      |  |
| \$dumpoff                               | Disable val change dumping     |  |
| \$dumpfile("fn")                        | Name of dump file              |  |
| \$dumplimit(size)                       | Max size of dump file          |  |
| \$dumpflush                             | Flush dump file buffer         |  |
| \$dumpvars(levels [{, MODID   VARID}])  |                                |  |
|                                         | Variables to dump              |  |
| \$dumpall                               | Force a dump now               |  |
| *\$reset[(0)]                           | Reset simulation to time 0     |  |
| *\$reset(1)                             | Reset and run again            |  |

# document in whole is hereby granted. Qualis Design Corporation

Elite Consulting and Training in High-Level Design

© 1995-1998 Qualis Design Corporation. Permission to

reproduce and distribute strictly verbatim copies of this

Phone: +1-503-670-7200 FAX: +1-503-670-0809

E-mail: info@qualis.com com

Web: http://www.qualis.com

Also available: VHDL Quick Reference Card

1164 Packages Quick Reference Card

\$random[(ID)]

\*\$getpattern(mem) Assign mem content

\$rtoi(expr) Convert real to integer

\$itor(expr) Convert integer to real

\$realtobits(expr) Convert real to 64-bit vector \$bitstoreal(expr) Convert 64-bit vector to real

# 8.6. ESCAPE SEQUENCES IN FORMAT STRINGS

\n, \t, \\, \"
newline, TAB, \\', \""
\txx
character as octal value

%% character '%'

%[w.d]e, %[w.d]Edisplay real in scientific form<br/>display real in decimal form<br/>display real in shortest form<br/>display real in shortest form<br/>display real in shortest form<br/>display in hexadecimal<br/>display in decimal<br/>display in octal<br/>display in binary

%[0]c, %[0]C display as ASCII character %[0]v, %[0]V display net signal strength

%[0]s, %[0]S display as string

%[0]t, %[0]T display in current time format %[0]m, %[0]M display hierarchical name

# 9. LEXICAL ELEMENTS

hierarchical identifier ::= {INSTID .} identifier identifier ::= letter | \_ { alphanumeric | \$ | \_ }

escaped identifer ::= \{nonwhite}

decimal literal ::=

[+|-]integer [. integer] [E|e[+|-] integer]

based literal ::= integer 'base {hexdigit | x | z}

base ::= **b** | **o** | **d** | **h** 

comment ::= // comment newline comment block ::= /\* comment \*/

Reset with reset\_value

Reset value of last \$reset

# of times \$reset was used