Communities

Blogs

Groups

Knowledge Base

**Topics** 

SEARCH

 $\spadesuit$  (/S/) FORUMS (/S/TOPICCATALOG) ABOUT OUR COMMUNITY  $\checkmark$  ADVANCED SEARCH  $\checkmark$ 

EMBEDDED SYSTEMS (/S/TOPIC/0T02E000000YKXCWAO...

> PROCESSOR SYSTEM DESIGN AND.



diverger (/s/profile/0052E00000N3LrvQAF) (Member) asked a question.

June 1, 2019 at 7:59 AM (/s/question/0D52E00006hpmj5SAA/1gbps-wont-achieved-on-board-based-on-zynq-7020)

## 1Gbps won't achieved on board based on Zynq 7020

I designed a board with Zynq 7020 and Marvell's 88E1512. I try to run the echo standalone Lwip example, but the speed always autonegotiated at 100Mbps:

Start PHY autonegotiation

Waiting for PHY to complete autonegotiation.

autonegotiation complete

link speed for phy address 0: 100

I expected it will work at 1000bps. I wonder if I missed something in the Vivado or SDK configurations. Any suggestion?

PROCESSOR SYSTEM DESIGN AND AXI (/S/TOPIC/0TO2E000000YKXZWA4/)

Answer

Share

9 answers 522 views

Top Rated Answers

stephenm (/s/profile/0052E00000N2nOZQAZ) (AMD)

Edited by wcassell May 29, 2022 at 3:17 PM

\*\*BEST SOLUTION\*\*

I created a wiki to read the phy registers over jtag. You may need to change the script to suit your setup. The script assumes you are using gem3 on zynq ultrascale.

https://xilinx-wiki.atlassian.net/wiki/spaces/A/pages/69271643/PHY+Register+dump+over+JTAG (https://xilinx-

wiki.atlassian.net/wiki/spaces/A/pages/69271643/PHY+Register+dump+over+JTAG)

Admin Note - This thread was edited to update links as a result of our community migration. The original post date was 2019-06-02.

Selected as Best Like

All Answers

stephenm (/s/profile/0052E00000N2nOZQAZ) (AMD)

6 years ago

Can you check the GEM clocking in vivado is set to 1000M

Like Reply 1 like

drjohnsmith (/s/profile/0052E00000N2no4QAB) (Member)

6 years ago

Something that has caught us out once,

if the cable does not have all 4 pairs correct,

the Ethernet drops back to 100,

Like Reply

diverger (/s/profile/0052E00000N3LrvQAF) (Member)

Yes, the cable is a standard cable with all 8 wires connected. And it's only about 2 meters long.

Like Reply



Ummm, I checked it, the clock settings in the Vivado's PS configuration wizard is as below:

| Component                              | Clock Source | Requested Frequ | Actual Frequency( | Range(MHz)             |
|----------------------------------------|--------------|-----------------|-------------------|------------------------|
| <ul> <li>Processor/Memory C</li> </ul> | locks        |                 |                   |                        |
| CPU                                    | ARM PLL 🗸    | 767             | 766.666687        | 50.0 : 767.0           |
| DDR                                    | DDR PLL 🗸    | 533.333333 🛞    | 533.333374        | 200.000000 : 534.000   |
| V IO Peripheral Clocks                 |              |                 |                   |                        |
| SMC                                    | IO PLL       | 100             | 10.000000         | 10.000000 : 100.000000 |
| QSPI                                   | IO PLL 🗸     | 200 🚳           | 200.000000        | 10.000000 : 200.000000 |
| ENET0                                  | IO PLL V     | 1000 Mbps 🗸     | 125.000000        |                        |

## **Expand Post**

Like Reply

stephenm (/s/profile/0052E00000N2nOZQAZ) (AMD)

6 years ago

Looks fine. How about your host settings. Is this set to auto neg, or 1000?

Like Reply

ericv (/s/profile/0052E00000N39QqQAJ) (Member)

Edited by User1632152476299482873 September 25, 2021 at 3:32 PM

@stephenm (https://support.xilinx.com/s/profile/0052E00000N2nOZQAZ)

Most PHYs provide access to the rate/duplexing involved during auto-negotiation. It may help checking what the local PHY and other end report. The local PHY has likely a register with the other end reported capabilities.

Like Reply

diverger (/s/profile/0052E00000N3LrvQAF) (Member)

6 years ago

I've tried connect the host side of the cable to a gigabytes switch and a laptop. I think their default settings should be auto neg enabled. Because my developing machine connect to the same switch, and the link status shows 1Gbps.

BTW, the upstream of the Ethernet switch is only 100Mbps, I don't think it will affect the neg of the downstream port connection's speed negotiations, right?

stephenm (/s/profile/0052E00000N2nOZQAZ) (AMD)

Edited by wcassell May 29, 2022 at 3:17 PM

\*\*BEST SOLUTION\*\*

I created a wiki to read the phy registers over itag. You may need to change the script to suit your setup. The script assumes you are using gem3 on zyng ultrascale.

https://xilinx-wiki.atlassian.net/wiki/spaces/A/pages/69271643/PHY+Register+dump+over+JTAG (https://xilinx-wiki.atlassian.net/wiki/spaces/A/pages/69271643/PHY+Register+dump+over+JTAG (https://xilinx-wiki/spaces/A/pages/69271643/PHY+Register+dump+over+JTAG (https://xilinx-wiki/spaces/A/pages/69271643/PHY+Register+dump+over+JTAG (https://xilinx-wiki/spaces/A/pages/69271643/PHY+Register+dump+over+dump+over+dump+over+dump+over+dump+over+dump+over+dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-dump+over-d wiki.atlassian.net/wiki/spaces/A/pages/69271643/PHY+Register+dump+over+JTAG)

Admin Note - This thread was edited to update links as a result of our community migration. The original post date was 2019-06-02.

Selected as Best Like Reply

diverger (/s/profile/0052E00000N3LrvQAF) (Member)

6 years ago

I finally solve the problem. I rechecked the entire design from code to PCB. And found that I've overlooked the PoE part (my design is ethernet with PoE), after I removing the connections relative to PoE, it can work at 1000Mbps. So, I think I need redesign the PCB now.

Thanks for all your suggestions/help.

Like Reply

Log In to Answer

Don't see what you're looking for?

ASK A QUESTION

**GET SUPPORT** 

## • IP AND TRANSCEIVERS

- ETHERNET (https://support.xilinx.com/s/topic/0T02E000000YKXrWAO/ethernet)
- VIDEO (https://support.xilinx.com/s/topic/0T02E000000YKY8WAO/video)
- DSP IP & VITIS MODEL COMPOSER (https://support.xilinx.com/s/topic/0T02E000000YKXoWAO/dsp-ip-tools)
- PCIE (https://support.xilinx.com/s/topic/0T02E000000YKXYWA4/pcie)
- MEMORY INTERFACES AND NOC (https://support.xilinx.com/s/topic/0T02E000000YKXyWAO/memory-interfaces-and-noc)
- · SERIAL TRANSCEIVER (https://support.xilinx.com/s/topic/0T02E000000YKY3WAO/serial-transceiver)
- RF & DFE (https://support.xilinx.com/s/topic/0T02E000000YKY2WAO/rf-dfe)
- OTHER INTERFACE & WIRELESS IP (https://support.xilinx.com/s/topic/0T02E000000YKXzWAO/other-interface-wireless-ip)
- PROGRAMMABLE LOGIC, I/O & BOOT/CONFIGURATION
- POWER & POWER TOOLS (https://support.xilinx.com/s/topic/0T02E000000YKY0WAO/power-power-tools).
- PROGRAMMABLE LOGIC, I/O AND PACKAGING (https://support.xilinx.com/s/topic/0T02E000000YKY1WAO/programmable-logi
- · BOOT AND CONFIGURATION (https://support.xilinx.com/s/topic/0T02E000000YKXWWA4/boot-and-configuration)

## VIVADO

- INSTALLATION AND LICENSING (https://support.xilinx.com/s/topic/0T02E000000YKXwWAO/installation-and-licensing)
- DESIGN ENTRY & VIVADO-IP FLOWS (https://support.xilinx.com/s/topic/0TO2E000000YKXpWAO/design-entry-vivadoip-flows)
- SIMULATION & VERIFICATION (https://support.xilinx.com/s/topic/0T02E000000YKY4WA0/simulation-verification)
- <u>SYNTHESIS (https://support.xillinx.com/s/topic/0T02E000000YKY5WAO/synthesis)</u>
- IMPLEMENTATION (https://support.xilinx.com/s/topic/0T02E000000YKXvWAO/implementation)
- TIMING AND CONSTRAINTS (https://support.xilinx.com/s/topic/0T02E000000YKY7WAO/timing-and-constraints)
- VIVADO DEBUG TOOLS (https://support.xilinx.com/s/topic/0TO2E000000YKYCWA4/vivado-debug-tools)
- ADVANCED FLOWS (HIERARCHICAL DESIGN ETC.) (https://support.xilinx.com/s/topic/0T02E000000YKXkWAO/advanced-flows VITIS
- VITIS EMBEDDED DEVELOPMENT & SDK (https://support.xilinx.com/s/topic/0T02E000000YKYBWA4/vitis-embedded-developm
- AI ENGINE ARCHITECTURE & TOOLS (https://support.xilinx.com/s/topic/0T02E000000YKXjWA0/ai-engine-architecture-tools)
- · VITIS AI & AI (https://support.xilinx.com/s/topic/0T02E000000YKY9WAO/vitis-ai-ai)
- VITIS ACCELERATION & ACCELERATION (https://support.xilinx.com/s/topic/0T02E000000YKYAWA4/vitis-acceleration-accelera
- HLS (https://support.xilinx.com/s/topic/0T02E000000YKXtWAO/hls)
- PRODUCTION CARDS AND EVALUATION BOARDS
- ALVEO™ ACCELERATOR CARDS (https://support.xilinx.com/s/topic/0T02E000000YKXIWAO/alveo-accelerator-cards)
- EVALUATION BOARDS (https://support.xilinx.com/s/topic/0TO2E000000YKYEWA4/xilinx-evaluation-boards)
- KRIA SOMS (https://support.xilinx.com/s/topic/0T02E000000YKXxWAO/kria-soms)
- EMBEDDED SYSTEMS
- EMBEDDED LINUX (https://support.xilinx.com/s/topic/0T02E000000YKXXWA4/embedded-linux)
- PROCESSOR SYSTEM DESIGN AND AXI (https://support.xilinx.com/s/topic/0T02E000000YKXZWA4/processor-system-design-a
- ISE & EDK TOOLS
- · ISE & EDK TOOL (https://support.xilinx.com/s/topic/0T02E000000YKXuWA0/ise-edk-tool)
- ABOUT OUR COMMUNITY
- ANNOUNCEMENTS (https://support.xilinx.com/s/topic/0T02E000000YKXmWAO/announcements)
- · WELCOME AND JOIN (https://support.xilinx.com/s/topic/0T02E000000YKYDWA4/welcome-and-join)
- GENERAL DISCUSSION (https://support.xilinx.com/s/topic/0TO2E000000YKXsWAO/general-discussion)
- DEVELOPER PROGRAM FORUM (https://support.xilinx.com/s/topic/0T02E000000YKXqWAO/developer-program-forum)
- CUSTOMER TRAINING FORUM (https://support.xilinx.com/s/topic/0T02E000000YKXnWAO/customer-training-forum)
- 赛灵思中文社区论坛 ・自适应 SoC,FPGA架构和板卡 (https://support.xilinx.com/s/topic/0TO2E000000YOAaWAO/acapfpga%E6%9E%B6%E6%9E%84%
- IP应用 (https://support.xilinx.com/s/topic/0T02E000000YOAWWA4/ip%E5%BA%94%E7%94%A8)
- 开发工具 (https://support.xilinx.com/s/topic/0T02E000000Y0AfWAO/%E5%BC%80%E5%8F%91%E5%B7%A5%E5%85%B7) ・<u>嵌入式开发 (https://support.xilinx.com/s/topic/0T02E000000Y0AXWA4/%E5%B5%B5%8C%E5%85%A5%E5%BC%8F%E5%BC%80%E</u>
- ・VITIS AI, 机器学习和 VITIS ACCELERATION (https://support.xilinx.com/s/topic/0T02E000000Y0AkWAO/vitis-ai-%E6%9C%BA%E vitis-acceleration)
- · <u>综合讨论和文档翻译</u>

(https://support.xilinx.com/s/topic/0T02E000000Y0ApWA0/%E7%BB%BC%E5%90%88%E8%AE%A8%E8%AE%BA%E5%92%8C%

Community Feedback Survey (https://adaptivesupport.amd.com/survey/runtimeApp.app?invitationId=0Ki4U000000Pa0M&surveyName=community\_feedback\_survey\_english&UUID=6e2befb5-f0a8-4ca5-84f4-e91fbd56039c)

(https://www.amd.com/en/preferences.html)

Terms and Conditions | Privacy | Trademarks | Supply Chain Transparency | Fair and Open Competition | UK Tax Strategy | Cookie Policy | Cookie Settings/Do Not Sell or Share My Personal Information

© 2025 Advanced Micro Devices, Inc