## Gate-Level to GDSII with OpenLane

The usual flow is RTL to GDSII, but here we have no RTL file, instead we want to convert a Gate-Level-Design to GDSII. We must skip RTL synthesis manually and prevent the tool from altering our cells. This is a possible workflow:

flow-tcl -init-design-config does not work, instead copy one of the design templates

- from /foss/tools/openlane/2022.07/designs/<designname>
- to/designs/<project-name>/openlane/<yourdesignname>

Write your verilog-file in the format as shown below. You can find names for the high-density standard cells in <a href="https://antmicro-skywater-pdk-docs.readthedocs.io">https://antmicro-skywater-pdk-docs.readthedocs.io</a> and the local Verilog library in /foss/pdk/sky130A/libs.ref/sky130\_fd\_sc\_hd/verilog/sky130\_fd\_sc\_hd.v

```
module mymodulename
(
   output wire ena_out,
   input wire ena_in,
);
wire net1 ;
sky130_fd_sc_hd_inv_1 x6 (
   .A( net1 ),
   .Y( ena_in )
);
sky130_fd_sc_hd_clkdlybuf4s50_2 x1600 (
   .A( ena_out ),
   .X( net1 )
);
endmodule
```

Change the config /designs/<project-name>/openlane/<yourdesignname>/config.tcl

- Links to your Verilog-files
- Name of your project
- Prevent the router and placer from altering your cells by specifying

```
i. set ::env(PL RESIZER TIMING OPTIMIZATIONS) {0}
```

- ii. set ::env(PL\_RESIZER\_DESIGN\_OPTIMIZATIONS) {0}
- iii. set ::env(GLB\_RESIZER\_TIMING\_OPTIMIZATIONS) {0}
- Also set your pin order and fanout orientations with
  - i. set ::env(FP\_PIN\_ORDER\_CFG) \$::env(DESIGN\_DIR)/pin\_order.cfg

start a terminal at /designs/<project-name>/openlane/

```
run flow-tcl -interactive -design <yourdesignname> -tag <run-name>
```

type package require openlane, console should return 0.9

Before you start synthesis, place your already synthesized file in

..openlane/<yourdesignname>/runs/<run-name>/results/synthesis

2. Type run\_synthesis in the console, synthesizer should recognize there is already a file (which is exactly what we want)

```
% run_synthesis
[STEP 1]
[INFO]: Running Synthesis...
[WARNING]: A netlist at /foss/designs/SKY130_SAR-ADC/operit.v already exists. Synthesis will be skipped.
[STEP 2]
[INFO]: Running Single-Corner Static Timing Analysis...
```

- Type run\_floorplan
- 4. Type run\_placement
- 5. Type run\_routing
- 6. Type run\_magic

### Result:





# Appendix A: Complete list of interactive openlane commands

https://openlane-docs.readthedocs.io/en/rtd-develop/doc/advanced\_readme.html

| You may run the flow interactively by using the -interactive option:                                                                                                                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ./flow.tcl -interactive                                                                                                                                                                      |
| A tcl shell will be opened where the openlane package is automatically sourced:                                                                                                              |
| % package require openlane                                                                                                                                                                   |
| Then, you should be able to run the following main commands:                                                                                                                                 |
| 1. Any tol command.                                                                                                                                                                          |
| 2. prep -design <design> -tag <tag> -config <config> -init_design_config -overwrite similar to the command line arguments, design is required and the rest is option</config></tag></design> |
| 3. run_synthesis                                                                                                                                                                             |
| 4. run_floorplan                                                                                                                                                                             |
| 5. run_placement                                                                                                                                                                             |
| 6. run_cts                                                                                                                                                                                   |
| 7. run_routing                                                                                                                                                                               |
| 8. write_powered_verilog followed by set_netlist \$::env(lvs_result_file_tag).powered.v                                                                                                      |
| 9. run_magic                                                                                                                                                                                 |
| 10. run_magic_spice_export                                                                                                                                                                   |
| 11. run_magic_drc                                                                                                                                                                            |
| 12. run_lvs                                                                                                                                                                                  |
| 13. run_antenna_check                                                                                                                                                                        |
| The above commands can also be written in a file and passed to flow.tcl:                                                                                                                     |
| ./flow.tcl -interactive -file <file></file>                                                                                                                                                  |
| A more detailed list of all the commands supported by openlane could be found here.                                                                                                          |
| Note 1: Currently, configuration variables have higher priority over the above commands so if RUN_MAGIC is 0, command run_magic will have no effect.                                         |
|                                                                                                                                                                                              |

 $\textbf{Note 2:} \ \textbf{Currently, most of these commands must be run in the flow sequence and no steps should be skipped.}$ 

Note 3: You can pass the design, dag, etc.. flags to ./flow.tcl -interactive directly without the need of entering the interactive mode and then executing the prep command.

# Appendix B: Configuration file of a CLKDLYBUF\_4S50\_2 combinatorial Delay-cell

#### Folder structure:

```
/foss/designs/SKY130_SAR-ADC
-/verilog
 -/adc_edge_detect_circuit/ adc_edge_detect_circuit.v
-/openlane
 -/adc_edge_detect_circuit/
  -/runs/
  -/config.tcl
  -/pin_order.cfg
Contents of config.tcl:
set ::env(DESIGN_NAME) "adc_edge_detect_circuit"
set filename $::env(DESIGN_DIR)/$::env(PDK)_$::env(STD_CELL_LIBRARY)_config.tcl
if { [file exists $filename] == 1} {
        source $filename
set ::env(VERILOG_FILES) "/foss/designs/SKY130_SAR-
ADC/verilog/adc_edge_detect_circuit/adc_edge_detect_circuit.v"
# set ::env(CLOCK_PERIOD) "10.000"
set ::env(CLOCK_PORT) "clk"
set ::env(CLOCK_NET) $::env(CLOCK_PORT)
# Floorplanning
 set ::env(FP_SIZING) "relative"
 set ::env(FP_ASPECT_RATIO) {1}
 set ::env(FP CORE UTIL) {75}
 set ::env(FP_PDN_VPITCH) {100}
 set ::env(FP_PDN_HPITCH) {100}
 set ::env(FP_PIN_ORDER_CFG) $::env(DESIGN_DIR)/pin_order.cfg
# Placement
set ::env(PL_TARGET_DENSITY) {0.80}
# set ::env(PL_TIME_DRIVEN) {0}
 set ::env(PL_RESIZER_TIMING_OPTIMIZATIONS) {0}
 set ::env(PL_RESIZER_DESIGN_OPTIMIZATIONS) {0}
#Clocktreesynthesis - unused
# set ::env(CLOCK_TREE_SYNTH) {0}
# set ::env(FILL_INSERTION) {0}
# Router
 set ::env(GLB_RESIZER_TIMING_OPTIMIZATIONS) {0}
 set ::env(CELL_PAD) {0}
```