# EE 402 VLSI SYSTEM DESIGN II

Lab Report for Lab #2

EFE ÖZTABAN – 25202 efeoztaban@sabanciuniv.edu

KAYRA BİLGİN – 25117 kayrabilgin@sabanciuniv.edu

#### 1. Introduction

In this laboratory assignment, a System-on-Chip ASIC prototype is given as the Verilog RTL implementation. This prototype should be changed with the new requirements. These requirements are adding a SDRAM controller and SDRAM module. Processor should use the SDRAM to save the results of its calculations. It should write the results to the SDRAM and read the results from SDRAM to compare them with the results of accelerator.

The SoC ASIC implementation is simulated with Mentor Graphics QuestaSim and Xilinx ISE in the laboratory assignment. The simulation results are given in the related section of the report. In addition to that, modified and added modules are briefly explained in the report.



#### 2. Simulation Results

The simulations for the given SoC ASIC are performed with Mentor Graphics QuestaSim and Xilinx ISE.

It can be seen that the simulation is runed correctly from the results below:



The simulation results from the Mentor Graphics QuestaSim are given with waveform below:







Also, the simulation result of the design in Xilinx ISE is given below:



#### 3. Modified Modules

# **Processor Test**

This is a test model to simulate processor. New parts are added in this module. After the calculations are done by the processor, it sends the results to the SDRAM through SDRAM controller. Then it reads the processor results from SDRAM and accelerator results from the SRAM. It compares these results and display a message about this comparison.

# **Project Model**

In this module, new designed SDRAM model is initialized. SDRAM model is defined in this part with its interconnections. These interconnections are with forward transform SoC and processor.

```
sdram_model sdram_model( //added
.in_clk(in_HCLK),
.in_CS(cs),
.in_WE(we),
.in_RAS(ras),
.in_CAS(cas),
.in_addr(SDRAM_addr),
.in_bank_addr(SDRAM_bank_addr),
.in_write_data(SDRAM_w_data),
.out_read_data(SDRAM_r_data));
```

#### Forward Transform SoC

In this module, new designed SDRAM controller is initialized. SDRAM model is defined in this part with its interconnections. These interconnections are with project model, AHB decoder and AHB mux.

```
sdram controller sdram controller (
                                       //added
  .in HCLK(in HCLK),
  .in HRESET(in HRESET),
  .in_HWRITE(in_HWRITE),
  .in HSEL(SDRAM decoder HSEL),
  .in HADDR (in HADDR),
  .in read data(in SDRAM r DATA),
  .out HREADY (SDRAM mux HREADY),
  .out HRDATA (SDRAM mux HRDATA),
  .in HWDATA(in HWDATA),
  .out CS(out cs),
  .out WE(out we),
  .out_RAS(out_ras),
  .out CAS(out cas),
  .out addr(out SDRAM addr),
  .out bank addr (out SDRAM bank addr),
  .out write data(out SDRAM w DATA)
```

# **AHB Decoder**

In this module, the memory map is defined for decoder to choose the proper slave from the memory map. Because a new slave is added in the AHB, memory map should change. This new slave is the SDRAM controller and its location in the memory map is between 32'b100...0 and 32'b110...0.

New implementation of AHB decoder is given below:

```
module ahb_decoder(in_HADDR, out_HSEL_DefaultSlave, out_HSEL_SRAMController, out_HSEL_Accelerator, out_HSEL_SDRAMController);
input [31:0] in_HADDR;

output out_HSEL_DefaultSlave;
output out_HSEL_SRAMController;
output out_HSEL_Accelerator;
output out_HSEL_Accelerator;
output out_HSEL_SDRAMController; //added

assign out_HSEL_SRAMController = (in_HADDR[31:30] == 2'b00 ? 1'b1 : 1'b0);
assign out_HSEL_Accelerator = (in_HADDR[31:30] == 2'b01 ? 1'b1 : 1'b0);
//modified
assign out_HSEL_DefaultSlave = (in_HADDR[31:30] == 2'b11 ? 1'b1 : 1'b0); //added
endmodule
```

#### **AHB Mux**

In this module, a MUX is selecting the proper select, ready and data signals to be transmitted through the bus. It receives all the signals from all the slaves and gives the signals of the selected slave on the communication bus. Because a new slave is added on the bus, this module should be modified. This new slave is the SDRAM controller. In the inputs of the MUX, signals of the SDRAM controller are added. Now, it is choosing the slave to transmit information on the bus among the slaves which are Accelerator, SRAM controller, Default Slave and SDRAM controller.

New implementation of AHB mux is given below:

```
module ahb_mux_s2m (in_HCLK, in_HRESET,
               in_HSEL_DefaultSlave, in_HSEL_Accelerator, in_HSEL_SRAMController, in_HSEL_SDRAMController,
               in_HREADY_DefaultSlave, in_HREADY_Accelerator, in_HREADY_SRAMController, in_HREADY_SDRAMController,
               in_HRDATA_DefaultSlave, in_HRDATA_Accelerator, in_HRDATA_SRAMController, in_HRDATA_SDRAMController,
               in HREADY,
               out HREADY,
               out_HRDATA);
// Inputs
input in HCLK;
input in_HRESET;
input in HSEL DefaultSlave;
input in HSEL Accelerator;
input in_HSEL_SRAMController;
input in_HSEL_SDRAMController; //added
input in_HREADY_DefaultSlave;
input in_HREADY_Accelerator;
input in HREADY SRAMController;
input in HREADY_SDRAMController; //added
```

```
input [31:0] in HRDATA DefaultSlave;
input [31:0] in HRDATA Accelerator;
input [31:0] in HRDATA SRAMController;
input [31:0] in HRDATA SDRAMController; //added
input in HREADY;
// Outputs
output out HREADY; // muxed hready out
output [31:0] out HRDATA; // muxed read data bus out to master(s)
// Intermediates
wire masked HREADY DefaultSlave;
wire masked_HREADY_Accelerator;
wire masked HREADY SRAMController;
wire masked HREADY SDRAMController; //added
reg registered SEL SRAM;
reg registered SEL SDRAM;
                          //added
reg registered SEL Accelerator;
reg registered SEL DefaultSlave;
// delaying HSEL inputs by registerinng them due to AHB standard
always @(posedge in HRESET or posedge in HCLK)
begin
  if (in HRESET)
   begin
     registered SEL SDRAM <= 1'b0; //added
     registered_SEL_SRAM <= 1'b0;
     registered SEL Accelerator <= 1'b0;
      registered SEL DefaultSlave <= 1'bl;
   end
```

```
if (in_HREADY)
       registered_SEL_SDRAM <= in_HSEL_SDRAMController; //added
       registered_SEL_SRAM <= in_HSEL_SRAMController;
       registered SEL_Accelerator <= in HSEL Accelerator;
       registered SEL DefaultSlave <= in HSEL DefaultSlave;
end
assign out HRDATA = registered SEL SRAM ? in HRDATA SRAMController : registered SEL SDRAM ? in HRDATA SDRAMController : registered SEL Accelerator ? in HRDATA Accelerator : 32'h00000000; //modified
assign masked HREADY DefaultSlave
                                   = registered_SEL_DefaultSlave ? in_HREADY_DefaultSlave : 1'b0;
assign masked_HREADY_Accelerator
                                     = registered_SEL_Accelerator ? in_HREADY_Accelerator :1'b0;
assign masked_HREADY_SRAMController = registered_SEL_SRAM ? in_HREADY_SRAMController : 1'b0;
assign masked_HREADY_SDRAMController = registered_SEL_SDRAM ? in_HREADY_SDRAMController : 1'b0; //added
assign out_HREADY
                                  = masked_HREADY_Accelerator | masked_HREADY_SRAMController | masked_HREADY_SDRAMController | masked_HREADY_DefaultSlave; //modified
endmodule
```

#### 4. Added Modules

# **SDRAM Controller**

This module is a controller module for SDRAM. It allows master to communicate with SDRAM without knowing its internal communication procedures and commands. It receives address, write data, write/read select and controller select signals to perform. It uses these signals to communicate with SDRAM. It has a finite state machine in it. It starts with IDLE state. When the controller receives controller select signal, it gets into ACTIVATE state. It also waits 2 clock cycles in the ACTIVATE state because the RAS-CAS delay is 2 clock cycles. In this state it sends the bank and row address to the SDRAM. These addresses are selected as:

```
Bank address = address [29:28]
```

Row address = address [27:14]

Then it goes into the READ or WRITE states according to the write/read select signal. In these states it sends the column address as:

```
Column address = address [13:0]
```

In the READ state, it receives the read data and in the WRITE state, it sends the data to be written. After these states, it does not close the bank and row which are opened to be read or write.

If a new row address is requested to be read or write, it gets into the PRECHARGE state. In this state, it closes the opened bank and row.

All these processes are done by sending commands to the SDRAM module. These commands are sent with command bits as CS, WE, CAS and RAS.

The implementation of SDRAM controller is given below:

```
// internal registers
reg [13:0] row_addr;
reg [13:0] col_addr;
reg [1:0] bank_addr;
reg [31:0] data;
reg registered_HSEL;
reg registered_HWRITE;
reg row_addr_change_status;
always @(*)
begin
 out_HRDATA = in_read_data;
   out_write_data = in_HWDATA;
always @(posedge(in HRESET) or posedge(in HCLK))
   if (in_HRESET)
   begin
     registered HSEL <= 1'b0;
     registered_HWRITE <= 1'b0;
     bank addr <= 2'd0;
     row_addr <= 14'd0;
col_addr <= 14'd0;
     row_addr_change_status <= 0;
   end
   else
   begin
       if(row addr == in HADDR[27:14])
       begin
         registered HSEL <= in HSEL;
         registered_HWRITE <= in_HWRITE;
         bank addr <= in HADDR[29:28];
          row addr <= in HADDR[27:14];
          col_addr <= in_HADDR[13:0];
          row_addr_change_status <= 0;
       end
       else
       begin
          registered HSEL <= in HSEL;
          registered HWRITE <= in HWRITE;
         bank addr <= in HADDR[29:28];
         row addr <= in HADDR[27:14];
          col_addr <= in_HADDR[13:0];
          row_addr_change_status <= 1;
       end
   end
end
// State Machine
always @ (posedge(in_HRESET) or posedge(in_HCLK))
begin
   if (in HRESET)
   begin
      current_state <= IDLE;
   else
   begin
      current state <= next state;
   end
end
```

```
always @ (*)
begin
   case(current_state)
      IDLE:
      begin
         out_CS = 0;
         out_WE = 0;
         out_RAS = 0;
out_CAS = 0;
         if(in_HSEL)
         begin
            if(row_addr_change_status == 0)
             begin
               next_state = ACTIVATE1;
             else
            begin
               next_state = PRECHARGE;
            end
         end
         else
         begin
            next_state = IDLE;
         end
      end
      ACTIVATE1:
      begin
         out_CS = 1;
out_WE = 0;
         out_RAS = 1;
out_CAS = 0;
         out_bank_addr = bank_addr;
         out_addr = row_addr;
         next state = ACTIVATE2;
```

```
ACTIVATE2:
begin
   if(in_HWRITE == 1)
   begin
     next state = WRITE;
   else
   begin
     next_state = READ;
end
WRITE:
begin
  out_CS = 1;
  out_WE = 1;
out_RAS = 0;
  out_CAS = 1;
  out_addr = col_addr;
  next_state = READY;
end
READ:
begin
  out_CS = 1;
  out_WE = 0;
out_RAS = 0;
  out_CAS = 1;
  out_addr = col_addr;
   next_state = READY;
end
```

```
PRECHARGE:
       begin
          out_CS = 1;
out_WE = 1;
          out_RAS = 1;
out_CAS = 1;
          out_addr = 0;
          next_state = IDLE;
       end
       READY:
       begin
          out_HREADY = 1;
          next_state = IDLE;
       end
       default:
       begin
          out_CS = 0;
out_WE = 0;
          out_RAS = 0;
out_CAS = 0;
       end
   endcase
end
endmodule
```

# **SDRAM Model**

This module includes a model to simulate a SDRAM. This SDRAM has 4 banks. It also has 14 column and 14 row select bits. It receives 4 control pins to receive commands from the SDRAM controller. These bits are CS, WE, CAS, RAS. With this pin, it receives commands such as ACTIVATE, READ, WRITE and PRECHARGE. With ACTIVATE command, it receives the bank and row address to be opened. With READ command, it receives column address and reads the bits in the opened row. It also sends these bits which is read to the controller. With WRITE command, it receives column address and write data. It writes this data to the address in the opened row. With the PRECHARGE command, it closes the opened row and bank.

In the banks data is saved in words with 32 bits. There are 14 column and 14 row select bits. Therefore, there are  $2^{14} = 16384$  rows and  $2^{14}/32 = 512$  columns with words with 32 bits.

# The implementation of SDRAM is given below:

```
module sdram model( in_clk, in_CS, in_WE, in_RAS, in_CAS, in_addr, in_bank_addr, in_write_data, out_read_data);
parameter DATA_SIZE = 32;
parameter ADDR_SIZE = 14;
parameter COL_DATA_ELMT = 512;
parameter ROW_DATA_ELMT = 16384;
 //parameter DATA ELMT = 32*1024;
input in_CS, in_WE, in_RAS, in_CAS;
 input [ADDR_SIZE-1:0] in_addr;
input [1:0] in_bank_addr;
 input [DATA_SIZE-1:0] in_write_data;
 output reg [DATA_SIZE-1:0] out_read_data;
// data banks
reg [DATA_SIZE-1:0] bank_0[0:ROW_DATA_ELMT-1][0:COL_DATA_ELMT-1];
reg [DATA_SIZE-1:0] bank_1[0:ROW_DATA_ELMT-1][0:COL_DATA_ELMT-1];
reg [DATA_SIZE-1:0] bank_2[0:ROW_DATA_ELMT-1][0:COL_DATA_ELMT-1];
reg [DATA_SIZE-1:0] bank_3[0:ROW_DATA_ELMT-1][0:COL_DATA_ELMT-1];
 //reg [DATA_SIZE-1:0] reg_file[0:COL_DATA_ELMT-1];
//reg [ADDR SIZE-1:0] read addr registered;
//internal registers
reg bank0_activated, bank1_activated, bank2_activated, bank3_activated;
reg [13:0] row_addr;
always @ (posedge in_clk)
   // decide which bank is activated
       if(in_bank_addr == 0)
          bank0_activated <= 1;
          bankl_activated <= 0;
          bank2_activated <= 0;
          bank3_activated <= 0;
       else if(in_bank_addr == 1)
          bankl_activated <= 1;
bank2_activated <= 0;</pre>
          bank3_activated <= 0;
       end
else if(in_bank_addr == 2)
          bank0 activated <= 0;
          bankl_activated <= 0;
          bank2 activated <= 1;
          bank3_activated <= 0;
```

```
else if(in bank addr == 3)
      begin
         bank0_activated <= 0;
         bank1_activated <= 0;
bank2_activated <= 0;</pre>
        bank3_activated <= 1;
      //keep the row address
      row_addr <= in_addr;
   else if (in_CS == 1 && in_RAS == 0 && in_CAS == 1 && in_WE == 0 ) // READ
   begin
      if(bank0_activated == 1)
         out_read_data <= bank_0[row_addr][in_addr];
      end
      else if(bankl_activated == 1)
      begin
         out_read_data <= bank_1[row_addr][in_addr];
      else if(bank2_activated == 1)
      begin
         out read data <= bank 2[row addr][in addr];
      else if(bank3_activated == 1)
         out_read_data <= bank_3[row_addr][in_addr];
   else if (in_CS == 1 && in_RAS == 0 && in_CAS == 1 && in_WE == 1 ) // WRITE
      if(bank0_activated == 1)
         bank_0[row_addr][in_addr] <= in_write_data;
      else if(bankl activated == 1)
         bank_l[row_addr][in_addr] <= in_write_data;
      end
      else if(bank2_activated == 1)
         bank_2[row_addr][in_addr] <= in_write_data;
      end
      else if(bank3_activated == 1)
         bank_3[row_addr][in_addr] <= in_write_data;</pre>
   else if (in_CS == 1 && in_RAS == 1 && in_CAS == 1 && in_WE == 1 ) // PRECHARGE
   begin
      bank0 activated <= 0;
      bankl_activated <= 0;
      bank2_activated <= 0;
      bank3_activated <= 0;
      row_addr <= 0;
   end
   else
   begin
     bank0_activated <= 0;
      bankl_activated <= 0;
      bank2_activated <= 0;
     bank3_activated <= 0;
      row_addr <= 0;
  end
end
endmodule
```