# Option D: accumulator tiles in vector registers

Abel Bernabeu <a href="mailto:abel.bernabeu@esperantotech.com">abel.bernabeu@esperantotech.com</a> July 1st, 2024

# Accumulator tiling: fp32 vs. fp64



## Scalable size concept

Scalable size = minimum value X scale

#### With scales being:

- one-scale: non-scalable amount
- vscale: a vector length scale (VLENB CSR / 8)
- mscale: a matrix height (MATCOLB CSR?)
- nscale: a matrix width (MATROWB CSR?)
- mnscale: a matrix height times matrix width (MATB CSR?)

# Conceptual fitting in the ecosystem

| Registers                                         | Extension       |
|---------------------------------------------------|-----------------|
| - Vectors v0v31: footprint scales with            | Zv              |
| vscale, holding regular vectors                   |                 |
| - New vector reg a. Footprint scales with         | IME TG Option D |
| mscale. Source for outer vector product           |                 |
| - New vector <b>reg b</b> . Footprint scales with |                 |
| nscale. Source for outer vector product           |                 |
| - Reuse of <b>regs v0v31</b> : footprint scales   |                 |
| with <b>vscale&gt;=mnscale</b> . Tiles of         |                 |
| accumulator, destination for outer                |                 |
| product of vectors                                |                 |
| - Additional mn-scaled matrix registers for       | AME TG          |
| supporting:                                       |                 |
| * Inner product of matrices                       |                 |
| * Convolution                                     |                 |

## Minimum VLEN for different configurations

A vector register fits an accumulator tile:

vl >= matrix\_tile\_height \* matrix\_tile\_width

For 32 bits, the accumulator is split in 4x4 tiles, each tile fitting in a vector registers

For 64 bits, the accumulator is split in 8x4 tiles, each tile fitting in a vector registers

| Lambda | Matrix tile | Matrix tile       | Matrix tile       | Matrix dims        | Min VLEN |
|--------|-------------|-------------------|-------------------|--------------------|----------|
|        | height      | width for 32 bits | width for 64 bits | for 32 bits and 64 |          |
|        |             |                   |                   | bits               |          |
| 2      | 2           | 2                 | 1                 | 8x8                | Zvl64b   |
| 4      | 4           | 4                 | 2                 | 16x16              | Zvl128b  |
| 6      | 6           | 6                 | 3                 | 24x24              | Zvl192b  |
| 8      | 8           | 8                 | 4                 | 32x32              | Zvl256b  |

# Option D: Computation intensity for 32 bits



• Computational intensity (madds/loads):

$$\eta = \frac{16\lambda^2}{8\lambda} = 2\lambda \text{ madds/load}$$

# Option D: Computation intensity for 64 bits



Computational intensity (madds/loads):

$$\eta = \frac{16\lambda^2}{8\lambda} = 2\lambda \text{ madds/load}$$

• The same as for 32 bits!

#### Instructions (straw man)

- Instructions based on outer product of vectors:
  - load{32|64} a, rs1, rs2 # load column on new reg, potentially caching only up to L2 with Zihintntl rs1 is X coordinate as uint rs2 is Y coordinate as uint
  - load{32|64} b, rs1, rs2 # load B row on new reg, potentially caching only up to L1 with Zihintntl rs1 is X coordinate as uint rs2 is Y coordinate as uint
  - mac{32|64} # Multiply/accelerate, suitable for a sequencer expanding microinstructions EMUL=16 for mac32, EMUL=32 for mac64 sources are a and b destinations are v0, v1, v2, ..., v15, when 32 bits destinations are v0, v1, v2, ..., v31, when 64 bits no masking is possible (or needed) vtype and vl CSRs ignored
  - store{32|64} v0, rs1, rs2 # Store accumulator region rs1 is X coordinate as uint rs2 is Y coordinate as uint
- For loads and stores:

base address is taken from MATBASE CSR stride is taken from bits 62..0 of MATSTRIDE CSR whether loads/stores do transpose is encoded in bit 63 of MATSTRIDE CSR width for clipping is taken from MATWIDTH CSR height for clipping is taken from MATHEIGHT CSR