### Lab 3

# - Serial Peripheral Interface (SPI) -

The goal of this third lab is to guide you through the Serial Peripheral Interface (SPI) protocol. You will certainly make use of this protocol during your projects in order to transmit measurments from a given sensor to your microprocessor or microcontroller, or at least, the SPI protocol will be used behind the scenes to carry the transmissions. Concretely, the goal is to correctly connect the BME280 sensor to the ESP32 via SPI and get measures from it. An underlying goal of the lab is also to put you in the context of reading documentation from different sources in order to get devices communicate with each other. An accompagning source code for this Lab is available at https://github.com/efrei-paris-sud/Lab-Three/src

#### Reminder

- All bugs that you will encounter should be filled as issues in this repository https://github.com/efrei-paris-sud/Lab-Three/issues;
- The more non-trivial issues you fill and more generally the more acitve you are in GitHub, the more you get good appreciation for your final mark from us;
- This being said, before submitting a bug, try to resolve it by "google"-ing or "stackoverflow"-ing it and don't hesitate to resolve your own or other's issues;
- You will find the format for issuing a bug here https://github.com/efrei-paris-sud/Lab-One/issues/1.

# 3.1 Serial Peripheral Interface (SPI) — a hardware perspective

The Serial Peripheral Interface bus (SPI) is a synchronous serial communication interface specification used for short distance communication, primarily in embedded systems. The interface was developed by Motorola in the mid 1980s and has become a de facto standard.

SPI devices communicate in full duplex mode using a master-slave architecture with a single master. The master device originates the frame for reading and writing. Multiple slave devices are supported through selection with individual slave select (SS) lines.

The SPI bus specifies four logic signals:



FIGURE 3.1 – Single master to single slave basic connection. Source: Wikipedia.

- SCLK: Serial Clock (output from master).
- MOSI: Master Output Slave Input, or Master Out Slave In (data output from master).
- MISO: Master Input Slave Output, or Master In Slave Out (data output from slave).
- SS: Slave Select (often active low, output from master).

While the above pin names are the most popular, in the past alternative pin naming conventions were sometimes used, and so SPI port pin names for older IC products may differ from those depicted in these illustrations:

- Serial Clock :
  - SCLK : SCK.
- Master Output  $\rightarrow$  Slave Input :
  - MOSI : SIMO, SDI, DI, DIN, SI, MTSR.
- Master Input  $\leftarrow$  Slave Output :
  - MISO : SOMI, SDO, DO, DOUT, SO, MRST.
- Slave Select : SS :  $\overline{SS}$ , SSEL, CS,  $\overline{CS}$ , CE, nSS.



Figure 3.2 – SPI convention clarification. Source : pjrc forum.

the MOSI/MISO convention requires that, on devices using the alternate names, SDI on the master be connected to SDO on the slave, and vice versa (See Figure 3.2. Slave Select is the same functionality as chip select and is used instead of an addressing concept. Pin names are always capitalized as in Slave Select, Serial Clock, and Master Output Slave Input. from (Wikipedia)

# 3.2 SPI peripheral devices in the ESP32

The ESP32 has four SPI peripheral devices, called SPI0, SPI1, HSPI and VSPI. SPI0 is entirely dedicated to the flash cache the ESP32 uses to map the SPI flash device it is connected to into memory. SPI1 is connected to the same hardware lines as SPI0 and is used to write to the flash chip. HSPI and VSPI are free to use. SPI1, HSPI and VSPI all have three chip select lines, allowing them to drive up to three SPI devices each as a master. The SPI peripherals also can be used in slave mode, driven from another SPI master.

| General Purpose<br>SPI | HSPIQ_in/_out    | Any GPIO Pins | Standard SPI consists of clock,                                                                                                                 |
|------------------------|------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | HSPID_in/_out    |               | chip-select, MOSI and MISO. These SPIs                                                                                                          |
|                        | HSPICLK_in/_out  |               | can be connected to LCD and other                                                                                                               |
|                        | HSPI_CS0_in/_out |               | external devices. They support the                                                                                                              |
|                        | HSPI_CS1_out     |               | following features:                                                                                                                             |
|                        | HSPI_CS2_out     |               | <ul> <li>both master and slave modes;</li> </ul>                                                                                                |
|                        | VSPIQ_in/_out    |               | <ul> <li>4 sub-modes of the SPI format</li> </ul>                                                                                               |
|                        | VSPID_in/_out    |               | transfer that depend on the clock phase (CPHA) and clock polarity (CPOL) control;  configurable SPI frequency;  up to 64 bytes of FIFO and DMA. |
|                        | VSPICLK_in/_out  |               |                                                                                                                                                 |
|                        | VSPI CS0 in/ out |               |                                                                                                                                                 |
|                        | VSPI CS1 out     |               |                                                                                                                                                 |
|                        | VSPI_CS2_out     |               |                                                                                                                                                 |

FIGURE 3.3 – SPI peripheral pin configuration. Source: ESP32 datasheet (link).



FIGURE 3.4 – BME280 pinout. Source : BME280 datasheet p.30.

# 3.1 EXERCICES

- 1. Establish a correspondance between the naming convention used in the BME280 and the one used in the ESP32 pinout.
- 2. At the end of the lab, suggest a possible hook-up to attach the sensor device to the development board. Which pins (of the ESP32) are you using? What can you say about the pins that are prefixed with HSPI\_\* and VSPI\_\*?

# 3.3 Serial Peripheral Interface (SPI) — a software perspective

SPI peripherals featured by the ESP32 can operate in two modes; slave and master. In the first mode, the <code>spi\_slave</code> driver allows using the HSPI and/or VSPI as a full-duplex SPI slave. It can make use of DMA to send/receive transactions of arbitrary length. In the second, The <code>spi\_master</code> driver allows easy communication with SPI slave devices, even in a multithreaded environment. It fully transparently handles DMA transfers multiplexing between different SPI slaves on the same master. In the following we will use the ESP32 in master mode and the BME280 in slave mode.

# 3.3.1 SPI API $^1$

Software-accessible SPI peripherals (spi\_common.h)

### Configuration structure for a SPI bus (spi\_master.h)

#### Configuration of the device interface (spi\_master.h)

<sup>1.</sup> For a complete reference, take a look at the ESP-IDF documentation https://docs.espressif.com/projects/esp-idf/en/latest/api-reference/peripherals/spi\_master.html(link)

```
/// This callback is called within interrupt context.
transaction_cb_t post_cb; ///< Callback to be called after a transmission has completed.
/// This callback is called within interrupt context.
} spi_device_interface_config_t;
```

#### Buffer allocation (esp\_heap\_caps.h)

```
/**

* @brief Allocate a chunk of memory which has the given capabilities

* Equivalent semantics to libc malloc(), for capability—aware memory.

* In IDF, ''malloc(p)'' is equivalent to ''heap_caps_malloc(p, MALLOC_CAP_8BIT)''.

* @param size Size, in bytes, of the amount of memory to allocate

* @param caps Bitwise OR of MALLOC_CAP_* flags indicating the type

of memory to be returned

* @return A pointer to the memory allocated on success, NULL on failure

*/
void *heap_caps_malloc(size_t size, uint32_t caps);
```

#### SPI bus initialization (spi\_master.h)

```
/**

* @brief Initialize a SPI bus

* @warning For now, only supports HSPI and VSPI.

* @param host SPI peripheral that controls this bus

* @param bus_config Pointer to a spi_bus_config_t struct specifying how the host should be initialized

* @param dma_chan Either channel 1 or 2, or 0 in the case when no DMA is required. Selecting a DMA channel

* for a SPI bus allows transfers on the bus to have sizes only limited by the amount of

* internal memory. Selecting no DMA channel (by passing the value 0) limits the amount of

* bytes transfered to a maximum of 32.

* @warning If a DMA channel is selected, any transmit and receive buffer used should be allocated in

* DMA—capable memory.

* @return

* _ ESP_ERR_INVALID_ARG if configuration is invalid

* _ ESP_ERR_INVALID_STATE if host already is in use

* _ ESP_ERR_INVALID_STATE if host already is in use

* _ ESP_ERR_INVALID_STATE if out of memory

* _ ESP_ERR_INVALID_STATE if out of memory

* _ ESP_ERR_INVALID_STATE if host already is in use

* _ ESP_ERR_INVALID_STATE if host already is in use

* _ ESP_ERR_INVALID_STATE if host already is in use

* _ ESP_ERR_INVALID_STATE if host already is in use

* _ ESP_ERR_INVALID_STATE if host already is in use

* _ ESP_ERR_INVALID_STATE if host already is in use

* _ ESP_ERR_INVALID_STATE if host already is in use
```

### Attaching a device to the SPI bus (spi\_master.h)

# 3.2 EXERCICES

- 1. Create a new project. Define in the beginning of your .c file, just after headers inclusions, the necessary macros which will be used to specify the pins, or GPIOs, that you have selected in the previous part in order to perform transmissions between the sensor and the development board.
- 2. Allocate necessary structures and fill the corresponding fields. Some fields are specified for more complex usage and are not required in our case.
- 3. Now, you have to initialize the SPI bus then attach the sensor device using the right function calls. Pay attention in the case of using Direct Memory Access (DMA) for data transfers when you initialize the SPI bus. In this case, you have to allocate the transfer buffers in a memory which can be accessed in DMA mode, *i.e.* using the macro MALLOC\_CAP\_DMA defined in esp\_heap\_caps.h.

# 3.4 BME280 driver

# 3.4.1 BME280 device structure (bme280\_defs.h)

The exposed device structure allows you to specify some configurations to match your specific architecture.

- **0**: you can switch between SPI and I2C serial protocols;
- **②**, **③**: you can provide a costum read/write function that is based on the communication schema that is available in your architecture;

# SPI transaction (spi\_master.h)

# Queueing a SPI transaction for execution (spi\_master.h)

### Get the result of a SPI transaction (spi\_master.h)

```
/**

* @Drief Get the result of a SPI transaction queued earlier

* * This routine will wait until a transaction to the given device (queued earlier with

* spi_device_queue_trans) has succesfully completed. It will then return the description of the

* completed transaction so software can inspect the result and e.g. free the memory or

* re—use the buffers.

* @param handle Device handle obtained using spi_host_add_ev

* @param trans_desc Pointer to variable able to contain a pointer to the description of the transaction that is executed. The descriptor should not be modified until the descriptor is returned by spi_device_get_trans_result.

* @param ticks_to_wait Ticks to wait until there's a returned item; use portMAX_DELAY to never time out.

* @return

* _ ESP_ERR_INVALID_ARG if parameter is invalid

* _ ESP_ERR_INVALID_ARG if there was no completed transaction before ticks_to_wait expired

* _ ESP_ERR_SHOUT if there was no completed transaction before ticks_to_wait expired

* _ ESP_ERR_SHOUT if there was no completed transaction terms desc,

TickType_t ticks_to_wait);
```

### Send SPI transaction (spi\_master.h)

# 3.3 EXERCICES

 Download the BME280 driver that is available from bosch sensortech git https://github.com/BoschSensortec/BME280\_driver. Take a closer look at the BME280 driver and by referring to the subset of the ESP-IDF SPI API provided above, suggest an implementation for the read and write functions. Make sure your implementation is working correctly with the hook-up you proposed earlier.

Try to follow this project structure (main.c containing all the stuff you are implementing):

```
- lib/
- include/
- bme280.h
- bme280.c
- changelog.md
- README.md
- component.mk
- src/
- main.c
- component.mk
- Makefile
```

# 3.5 BME280 **API**

#### Device initialization

#### Getting measures from device

#### Settings structure

# 3.4 EXERCICES

- 1. Extend your program and exploit the implementation of the read and write functions you provided to get measures from the sensor and display them with the correct format. Make sure everything works well. Don't forget to initialize the device.
- 2. Explore the BME280 driver, especially the calibration part. Extend your program so as to allow the user to parametrize the calibration process. Same thing with the parameters exposed in the settings structure.
- 3. Now, try to connect mutiple sensors (slaves) to the ESP32 using SPI.
- 4. Bonus: Re-do the same work in this lab using I2C protocol.



FIGURE 3.5 – Typical SPI bus : master and three independant slaves. Source : Wikipedia.



Figure 3.6 – SPI protocol timing diagram. Source : SparkFun.