### **INTEGRATED CIRCUITS**

# DATA SHEET



# UDA1334ATS Low power audio DAC with PLL

Product specification Supersedes data of 2000 Feb 09 2000 Jul 31



### 集成电路



## UDA1334ATS 低功耗音频DAC与PLL

产品规格 取代2000年2月9日的数据

2000年7月31日



### Low power audio DAC with PLL

### **UDA1334ATS**

| CONTENTS |                                 | 9    | LIMITING VALUES                              |
|----------|---------------------------------|------|----------------------------------------------|
| 1        | FEATURES                        | 10   | HANDLING                                     |
| 1.1      | General                         | 11   | THERMAL CHARACTERISTICS                      |
| 1.2      | Multiple format data interface  | 12   | QUALITY SPECIFICATION                        |
| 1.3      | DAC digital features            | 13   | DC CHARACTERISTICS                           |
| 1.4      | Advanced audio configuration    | 14   | AC CHARACTERISTICS                           |
| 1.5      | PLL system clock generation     | 14.1 | Analog                                       |
| 2        | APPLICATIONS                    | 14.2 | Timing                                       |
| 3        | GENERAL DESCRIPTION             | 15   | APPLICATION INFORMATION                      |
| 4        | ORDERING INFORMATION            | 16   | PACKAGE OUTLINE                              |
| 5        | QUICK REFERENCE DATA            | 17   | SOLDERING                                    |
| 6        | BLOCK DIAGRAM                   | 17.1 | Introduction to soldering surface mount      |
| 7        | PINNING                         | 17.1 | packages                                     |
| 8        | FUNCTIONAL DESCRIPTION          | 17.2 | Reflow soldering                             |
| 8.1      | System clock                    | 17.3 | Wave soldering                               |
| 8.1.1    | Audio mode                      | 17.4 | Manual soldering                             |
| 8.1.2    | Video mode                      | 17.5 | Suitability of surface mount IC packages for |
| 8.2      | Interpolation filter            |      | wave and reflow soldering methods            |
| 8.3      | Noise shaper                    | 18   | DATA SHEET STATUS                            |
| 8.4      | Filter stream DAC               | 19   | DISCLAIMERS                                  |
| 8.5      | Power-on reset                  |      |                                              |
| 8.6      | Feature settings                |      |                                              |
| 8.6.1    | Digital interface format select |      |                                              |
| 8.6.2    | De-emphasis control             |      |                                              |
| 8.6.3    | Mute control                    |      |                                              |

**恩智浦半导体** 产品规格

### 低功耗音频数模转换器与相位锁定环

### **UDA1334ATS**

| 目录         |                     | 9    | 限制值                 |
|------------|---------------------|------|---------------------|
| 1          | 特点                  | 10   | 处理                  |
|            |                     | 11   | 热特性                 |
| 1.1        | 一般信息                | 12   | 质量规格                |
| 1.2<br>1.3 | 多种格式数据接口<br>DAC数字特性 |      |                     |
| 1.3        | 先进的音频配置             | 13   | 直流特性                |
| 1.4        | PLL系统时钟生成           | 14   | 交流特性                |
|            |                     | 14.1 | 模拟                  |
| 2          | 应用                  | 14.2 | 时序                  |
| 3          | 一般描述                | 15   | 应用信息                |
| 4          | 订购信息                | 16   | 封装轮廓                |
| 5          | 快速参考数据              | 17   | 焊接                  |
| 6          | 框图                  | 17.1 | 表面贴装封装焊接简介          |
| 7          | 引脚排列                | 17.1 | 农国加农到农杆按同门          |
| 8          | 功能描述                | 17.2 | 回流焊接                |
|            |                     | 17.3 | 波峰焊接                |
| 8.1        | 系统时钟                | 17.4 | 手动焊接                |
| 8.1.1      | 音频模式                | 17.5 | 表面贴装集成电路封装适用于波峰焊接和回 |
| 8.1.2      | 视频模式                |      | 流焊接方法的适用性           |
| 8.2<br>8.3 | 插值滤波器<br>噪声整形器      | 18   | 数据表状态               |
| 8.4        | · 埃巴奎尼語<br>滤波流DAC   | _    |                     |
| 8.5        | 上电复位                | 19   | 免责声明                |
| 8.6        | 功能设置                |      |                     |
| 8.6.1      | 数字接口格式选择            |      |                     |
| 8.6.2      | 去强调控制               |      |                     |
| 8.6.3      | 静音控制                |      |                     |

### Low power audio DAC with PLL

UDA1334ATS

#### 1 FEATURES

#### 1.1 General

- 2.4 to 3.6 V power supply voltage
- On-board PLL to generate the internal system clock:
  - Operates as an asynchronous DAC, regenerating the internal clock from the WS signal (called audio mode)
  - Generates audio related system clock (output) based on 32, 48 or 96 kHz sampling frequency (called video mode).
- · Integrated digital filter plus DAC
- Supports sample frequencies from 16 to 100 kHz in asynchronous DAC mode
- · No analog post filtering required for DAC
- · Easy application
- · SSOP16 package.

### 1.2 Multiple format data interface

- I2S-bus and LSB-justified format compatible
- 1f<sub>s</sub> input data rate.

### 1.3 DAC digital features

- Digital de-emphasis for 44.1 kHz sampling frequency
- · Mute function.

### 1.4 Advanced audio configuration

• High linearity, wide dynamic range and low distortion.

### 1.5 PLL system clock generation

- Integrated low jitter PLL for use in applications in which there is digital audio data present but the system cannot provide an audio related system clock. This mode is called audio mode.
- The PLL can generate 256 × 48 kHz and 384 × 48 kHz from a 27 MHz input clock. This mode is called video mode.



#### 2 APPLICATIONS

This audio DAC is excellently suitable for digital audio portable application, specially in applications in which an audio related system clock is not present.

#### 3 GENERAL DESCRIPTION

The UDA1334ATS is a single chip 2 channel digital-to-analog converter employing bitstream conversion techniques, including an on-board PLL. The extremely low power consumption and low voltage requirements make the device eminently suitable for use in low-voltage low-power portable digital audio equipment which incorporates a playback function.

The UDA1334ATS supports the I<sup>2</sup>S-bus data format with word lengths of up to 24 bits and the LSB-justified serial data format with word lengths of 16, 20 and 24 bits.

The UDA1334ATS has basic features such as de-emphasis (44.1 kHz sampling frequency, only supported in audio mode) and mute.

#### 4 ORDERING INFORMATION

| TYPE       |        | PACKAGE                                                           |          |  |  |  |
|------------|--------|-------------------------------------------------------------------|----------|--|--|--|
| NUMBER     | NAME   | DESCRIPTION                                                       | VERSION  |  |  |  |
| UDA1334ATS | SSOP16 | plastic shrink small outline package; 16 leads; body width 4.4 mm | SOT369-1 |  |  |  |

### 低功耗音频数模转换器与相位锁定环

UDA1334ATS

#### 1特性

### 1.1 一般信息

- 2.4 到 3.6 V 电源电压
- 板载相位锁定环(PLL)用于生成内部系统时钟:
  - -作为异步数模转换器(DAC)工作,从WS信号再生内部时钟(称为音频模式)-根据32、48或96kHz 采样频率生成与音频相关的系统时钟(输出)(称为视频模式)。



- 支持在异步DAC模式下的采样频率范围为16 kHz至1 00 kHz
- DAC无需模拟后滤波
- 易于应用
- SSOP16封装。

### 1.2 多种格式数据接口

- 兼容I2S总线和LSB对齐格式
- 1f<sub>s</sub> 输入数据速率。

### 1.3 DAC数字特性

- 44.1 kHz采样频率的数字去强调功能
- 静音功能。

### 1.4 先进的音频配置

• 高线性度、宽动态范围和低失真。

#### 1.5 PLL系统时钟生成

- 集成低抖动PLL,适用于存在数字音频数据但系统无法 提供音频相关系统时钟的应用。此模式称为音频模式。
- PLL可以从27 MHz输入时钟生成256 ×48 kHz和384 ×4 8 kHz。此模式称为视频模式。



#### 2 应用

该音频DAC非常适合数字音频便携式应用,特别是在 没有音频相关系统时钟的情况下。

### 3 一般描述 UDA1334ATS是一

款单芯片2通道数字-模拟转换器,采用比特 流转换技术,并集成了一个板载PLL。极低的 功耗和低电压要求使该设备非常适合用于低电压、 低功耗的便携式数字音频设备,且具备播放功能。

UDA1334ATS支持I<sup>2</sup>S总线数据格式,字长可达24位,以及LSB对齐的串行数据格式,字长为16、20和24位。

UDA1334ATS具有基本功能,如去强调(44.1 kHz采样频率,仅在音频模式下支持)和静音功能。

#### 4 订购信息

| 类型         |        | 封装                        |          |
|------------|--------|---------------------------|----------|
| 编号         | 名称     | 描述                        | 版本       |
| UDA1334ATS | SSOP16 | 塑料收缩小外形封装;16个引脚;机身宽度4.4毫米 | SOT369-1 |

### Low power audio DAC with PLL

UDA1334ATS

### 5 QUICK REFERENCE DATA

| SYMBOL               | PARAMETER                                                  | CONDITIONS                                          | MIN. | TYP. | MAX. | UNIT |
|----------------------|------------------------------------------------------------|-----------------------------------------------------|------|------|------|------|
| Supplies             |                                                            |                                                     | •    |      |      |      |
| $V_{DDA}$            | DAC analog supply voltage                                  |                                                     | 2.4  | 3.0  | 3.6  | V    |
| $V_{DDD}$            | digital supply voltage                                     |                                                     | 2.4  | 3.0  | 3.6  | V    |
| I <sub>DDA</sub>     | DAC analog supply current                                  | audio mode                                          | _    | 3.5  | _    | mA   |
|                      |                                                            | video mode                                          | _    | 3.5  | -    | mA   |
| I <sub>DDD</sub>     | digital supply current                                     | audio mode                                          | _    | 2.5  | _    | mA   |
|                      |                                                            | video mode                                          | _    | 4.5  | _    | mA   |
| T <sub>amb</sub>     | ambient temperature                                        |                                                     | -40  | _    | +85  | °C   |
| Digital-to-analo     | og converter (V <sub>DDA</sub> = V <sub>DDD</sub> = 3.0 V) | •                                                   | •    | •    | •    | •    |
| V <sub>o(rms)</sub>  | output voltage (RMS value)                                 | at 0 dB (FS) digital input;<br>note 1               | _    | 900  | _    | mV   |
| (THD+N)/S            | total harmonic distortion-plus-noise to                    | f <sub>s</sub> = 44.1 kHz; at 0 dB                  | Ī-   | -90  | _    | dB   |
|                      | signal ratio                                               | f <sub>s</sub> = 44.1 kHz; at –60 dB;<br>A-weighted | _    | -40  | _    | dB   |
|                      |                                                            | f <sub>s</sub> = 96 kHz; at 0 dB                    | _    | -85  | _    | dB   |
|                      |                                                            | f <sub>s</sub> = 96 kHz; at –60 dB;<br>A-weighted   | _    | -38  | _    | dB   |
| S/N                  | signal-to-noise ratio                                      | f <sub>s</sub> = 44.1 kHz; code = 0;<br>A-weighted  | _    | 100  | _    | dB   |
|                      |                                                            | f <sub>s</sub> = 96 kHz; code = 0;<br>A-weighted    | _    | 98   | _    | dB   |
| $\alpha_{\text{CS}}$ | channel separation                                         |                                                     | 1-   | 100  | _    | dB   |
| Power dissipat       | ion (at f <sub>s</sub> = 44.1 kHz)                         |                                                     |      |      |      |      |
| Р                    | power dissipation                                          | audio mode                                          | _    | 18   | _    | mW   |
|                      |                                                            | video mode                                          | _    | 24   | _    | mW   |

### Note

<sup>1.</sup> The output voltage of the DAC scales proportionally to the power supply voltage.

恩智浦半导体 产品规格

### 低功耗音频数模转换器与相位锁定环

UDA1334ATS

### 5 快速参考数据

| 符号                     | 参数                                         | 条件                                           | 最小值 | 典型值 | 最大值 | 单位 |
|------------------------|--------------------------------------------|----------------------------------------------|-----|-----|-----|----|
| 供应                     | •                                          |                                              |     |     |     |    |
| $V_{DDA}$              | DAC 模拟供电电压                                 |                                              | 2.4 | 3.0 | 3.6 | 伏特 |
| $V_{DDD}$              | 数字供电电压                                     |                                              | 2.4 | 3.0 | 3.6 | 伏特 |
| I <sub>DDA</sub>       | DAC 模拟供电电流                                 | 音频模式                                         | _   | 3.5 | _   | 毫安 |
|                        |                                            | 视频模式                                         | _   | 3.5 | _   | 毫安 |
| I <sub>DDD</sub>       | 数字供电电流                                     | 音频模式                                         | _   | 2.5 | _   | 毫安 |
|                        |                                            | 视频模式                                         | _   | 4.5 | _   | 毫安 |
| T <sub>amb</sub>       | 环境温度                                       |                                              | -40 | -   | +85 | °C |
| 数模转换器 (V               | <sub>DDA</sub> = V <sub>DDD</sub> = 3.0 V) |                                              | •   |     | •   | •  |
| V <sub>o(rms)</sub>    | 输出电压 (RMS 值)                               | 在 0 dB (FS) 数字输入下;<br>注 1                    | _   | 900 | -   | 毫伏 |
| (THD+N)/S              | 总谐波失真加噪声与信号比                               | f <sub>s</sub> = 44.1 kHz; 在 0 dB            | _   | -90 | _   | 分贝 |
|                        |                                            | f <sub>s</sub> = 44.1 kHz; 在 -60 dB;<br>A 加权 | _   | -40 | _   | 分贝 |
|                        |                                            | f <sub>s</sub> = 96 kHz; 在 0 dB              | _   | -85 | _   | 分贝 |
|                        |                                            | f <sub>s</sub> = 96 kHz; 在 -60 dB;<br>A 加权   | _   | -38 | _   | 分贝 |
| S/N                    | 信噪比                                        | f <sub>s</sub> = 44.1 kHz;代码 = 0;<br>A 加权    | _   | 100 | _   | 分贝 |
|                        |                                            | f <sub>s</sub> = 96 kHz;代码 = 0;<br>A 加权      | _   | 98  | _   | 分贝 |
| $\alpha_{CS}$          | 通道分离                                       |                                              | _   | 100 | _   | 分贝 |
| 功耗(在f <sub>s</sub> = 4 | 44.1 kHz 时)                                |                                              |     |     | •   | •  |
| Р                      | 功耗                                         | 音频模式                                         | _   | 18  | _   | 毫瓦 |
|                        |                                            | 视频模式                                         | _   | 24  | _   | 毫瓦 |

### 注意

1. DAC的输出电压与电源电压成正比。

### Low power audio DAC with PLL

### UDA1334ATS

### **6 BLOCK DIAGRAM**



恩智浦半导体 产品规格

### 低功耗音频数模转换器与相位锁定环

### UDA1334ATS

### 6 块图



### Low power audio DAC with PLL

### UDA1334ATS

### 7 PINNING

| SYMBOL                | PIN | PAD TYPE                              | DESCRIPTION                                                             |
|-----------------------|-----|---------------------------------------|-------------------------------------------------------------------------|
| BCK                   | 1   | 5 V tolerant digital input pad        | bit clock input                                                         |
| WS                    | 2   | 5 V tolerant digital input pad        | word select input                                                       |
| DATAI                 | 3   | 5 V tolerant digital input pad        | serial data input                                                       |
| $V_{DDD}$             | 4   | digital supply pad                    | digital supply voltage                                                  |
| V <sub>SSD</sub>      | 5   | digital ground pad                    | digital ground                                                          |
| SYSCLK/PLL1           | 6   | 5 V tolerant digital input pad        | system clock input in video mode/PLL mode control 1 input in audio mode |
| SFOR1                 | 7   | 5 V tolerant digital input pad        | serial format select 1 input                                            |
| MUTE                  | 8   | 5 V tolerant digital input pad        | mute control input                                                      |
| DEEM/CLKOUT           | 9   | 5 V tolerant digital input/output pad | de-emphasis control input in audio mode/clock output in video mode      |
| PLL0                  | 10  | 3-level input pad; note 1             | PLL mode control 0 input                                                |
| SFOR0                 | 11  | digital input pad; note 1             | serial format select 0 input                                            |
| V <sub>ref(DAC)</sub> | 12  | analog pad                            | DAC reference voltage                                                   |
| $V_{DDA}$             | 13  | analog supply pad                     | DAC analog supply voltage                                               |
| VOUTL                 | 14  | analog output pad                     | DAC output left                                                         |
| V <sub>SSA</sub>      | 15  | analog ground pad                     | DAC analog ground                                                       |
| VOUTR                 | 16  | analog output pad                     | DAC output right                                                        |

#### Note

1. Because of test issues these pads are not 5 V tolerant and both pads should be at power supply voltage level or at a maximum of 0.5 V above that level.



恩智浦半导体 产品规格

### 低功耗音频数模转换器与相位锁定环

### UDA1334ATS

### 7 引脚分配

| 符号                    | 引脚 | 焊盘类型          | 描述                                |
|-----------------------|----|---------------|-----------------------------------|
| BCK                   | 1  | 耐受5 V的数字输入焊盘  | 位时钟输入                             |
| WS                    | 2  | 耐受5 V的数字输入焊盘  | 字选择输入                             |
| 数据I                   | 3  | 耐受5 V的数字输入焊盘  | 串行数据输入                            |
| $V_{DDD}$             | 4  | 数字供电垫         | 数字供电电压                            |
| $V_{SSD}$             | 5  | 数字接地垫         | 数字接地                              |
| SYSCLK/PLL1           | 6  | 耐受5 V的数字输入焊盘  | 视频模式下的系统时钟输入/音频模式下的PLL<br>模式控制1输入 |
| SFOR1                 | 7  | 耐受5 V的数字输入焊盘  | 串行格式选择1输入                         |
| 静音                    | 8  | 耐受5 V的数字输入焊盘  | 静音控制输入                            |
| 去强调/时钟输出              | 9  | 5 V耐受数字输入/输出垫 | 音频模式下的去强调控制输入<br>视频模式下的时钟输出       |
| PLL0                  | 10 | 3级输入垫;注意1     | PLL模式控制0输入                        |
| SFOR0                 | 11 | 数字输入垫;注意1     | 串行格式选择0输入                         |
| V <sub>ref(DAC)</sub> | 12 | 模拟垫           | DAC参考电压                           |
| $V_{DDA}$             | 13 | 模拟电源垫         | DAC 模拟供电电压                        |
| VOUTL                 | 14 | 模拟输出垫         | DAC左输出                            |
| V <sub>SSA</sub>      | 15 | 模拟接地垫         | DAC模拟接地                           |
| VOUTR                 | 16 | 模拟输出垫         | DAC右输出                            |

### 注意

1. 由于测试问题,这些焊盘不耐受5 V,两个焊盘应处于电源电压水平或最高为该水平的0.5 V。



### Low power audio DAC with PLL

### UDA1334ATS

#### 8 FUNCTIONAL DESCRIPTION

#### 8.1 System clock

The UDA1334ATS incorporates a PLL capable of generating the system clock. The UDA1334ATS can operate in 2 modes:

- It operates as an asynchronous DAC, which means the device regenerates the internal clocks using a PLL from the incoming WS signal. This mode is called audio mode.
- It generates the internal clocks from a 27 MHz clock input, based on 32, 48 and 96 kHz sampling frequencies. This mode is called video mode.

In video mode, the digital audio input is slave, which means that the system must generate the BCK and WS signals from the output clock available at pin CLKOUT of the UDA1334ATS. The digital audio signals should be frequency locked to the CLKOUT signal.

#### Remarks:

- The WS edge MUST fall on the negative edge of the BCK at all times for proper operation of the digital I/O data interface
- For LSB-justified formats it is important to have a WS signal with a duty factor of 50%.

### 8.1.1 AUDIO MODE

Audio mode is enabled by setting pin PLL0 to LOW. De-emphasis can be activated via pin DEEM/CLKOUT according to Table 5.

In audio mode, pin SYSCLK/PLL1 is used to set the sampling frequency range as given in Table 1.

Table 1 Sampling frequency range in audio mode

| SYSCLK/PLL1 | SELECTION                              |
|-------------|----------------------------------------|
| LOW         | $f_s = 16 \text{ to } 50 \text{ kHz}$  |
| HIGH        | $f_s = 50 \text{ to } 100 \text{ kHz}$ |

#### 8.1.2 VIDEO MODE

In video mode, the master clock is a 27 MHz external clock (as is available in video environment). A clock-out signal is generated at pin DEEM/CLKOUT. The output frequency can be selected using pin PLL0. The output frequency is either 12.228 MHz (256  $\times$  48 kHz) with pin PLL0 being at MID level or 18.432 MHz (384  $\times$  48 kHz) with pin PLL0 being HIGH, as given in Table 2.

Table 2 Clock output selection in video mode

| PLL0 | SELECTION                |  |
|------|--------------------------|--|
| MID  | 12.228 MHz clock; note 1 |  |
| HIGH | 18.432 MHz clock; note 2 |  |
| LOW  | audio mode               |  |

#### **Notes**

- 1. The supported sampling frequencies are: 96, 48 and 24 kHz or 64, 32 and 16 kHz.
- The supported sampling frequencies are: 96, 48 and 24 kHz; 72 and 36 kHz or 32 kHz.

#### 8.2 Interpolation filter

The interpolation digital filter interpolates from  $1f_s$  to  $64f_s$  by cascading FIR filters (see Table 3).

Table 3 Interpolation filter characteristics

| ITEM             | CONDITION                             | VALUE (dB) |
|------------------|---------------------------------------|------------|
| Pass-band ripple | Of <sub>s</sub> to 0.45f <sub>s</sub> | ±0.02      |
| Stop band        | >0.55f <sub>s</sub>                   | -50        |
| Dynamic range    | Of <sub>s</sub> to 0.45f <sub>s</sub> | >114       |

### 8.3 Noise shaper

The 5th-order noise shaper operates at  $64f_s$ . It shifts in-band quantization noise to frequencies well above the audio band. This noise shaping technique enables high signal-to-noise ratios to be achieved. The noise shaper output is converted into an analog signal using a Filter Stream DAC (FSDAC).

### 低功耗音频数模转换器与相位锁定环

### UDA1334ATS

#### 8 功能描述

### 8.1 系统时钟

UDA1334ATS集成了一个能够生成系统时钟的PLL。UDA1334ATS可以在两种模式下工作:

- 它作为异步DAC工作,这意味着设备使用来自输入WS 信号的PLL再生内部时钟。此模式称为音频模式。
- 它根据32、48和96 kHz的采样频率,从27 MHz时钟 输入生成内部时钟。此模式称为视频模式。

在视频模式下,数字音频输入为从属,这意味着系统必须从UDA1334ATS的CLKOUT引脚可用的输出时钟生成BCK和WS信号。数字音频信号应与CLKOUT信号频率锁定。备注:

- 1. WS边缘必须始终在BCK的负边缘上下降,以确保数字 I/O数据接口的正常操作
- 2. 对于LSB对齐格式,WS信号的占空比必须为50%,这 非常重要。

### 8.1.1 音频模式

通过将引脚PLL0设置为低电平来启用音频模式。 去强调功能可以通过引脚DEEM/CLKOUT激活, 具体见表5。

在音频模式下,引脚SYSCLK/PLL1用于设置采样频率范围,如表1所示。

### 表1 音频模式下的采样频率范围

| SYSCLK/PLL1 | 选择                            |
|-------------|-------------------------------|
| 低           | f <sub>s</sub> = 16 到 50 kHz  |
| 高           | f <sub>s</sub> = 50 到 100 kHz |

#### 8.1.2 视频模式

在视频模式下,主时钟为27 MHz的外部时钟(在视频环境中可用)。在引脚DEEM/CLKOUT生成时钟输出信号。输出频率可以通过引脚PLL0进行选择。当引脚PLL0处于中间电平时,输出频率为12.228 MHz(256 ×48 kHz);当引脚PLL0处于高电平时,输出频率为18.432 MHz(38 4 ×48 kHz),具体见表2。

#### 表2 视频模式下的时钟输出选择

| PLL0 | 选择                 |
|------|--------------------|
| 中    | 12.228 MHz 时钟;注1   |
| 高    | 18.432 MHz 时钟; 注 2 |
| 低    | 音频模式               |

### 备注

- 1. 支持的采样频率为:
  - 96、48和24 kHz,或64、32和16 kHz。
- 2. 支持的采样频率为:
  - 96、48和24 kHz; 72和36 kHz, 或32 kHz。

### 8.2 插值滤波器

插值数字滤波器通过级联FIR滤波器将1 $f_s$ 插值到64 $f_s$ (见表3)。

### 表3 插值滤波器特性

| 项目   | 条件                                   | 值 (dB)     |  |
|------|--------------------------------------|------------|--|
| 通带波动 | 0f <sub>s</sub> 到 0.45f <sub>s</sub> | ±0.02      |  |
| 阻带   | >0.55f <sub>s</sub>                  | <b>–50</b> |  |
| 动态范围 | 0f <sub>s</sub> 到 0.45f <sub>s</sub> | >114       |  |

#### 8.3 噪声整形器

5阶噪声整形器在64f<sub>s</sub>下工作。它将带内量化噪声移至远高于音频带的频率。这种噪声整形技术使得可以实现高信噪比。噪声整形器的输出通过滤波流DAC(FSD AC)转换为模拟信号。

### Low power audio DAC with PLL

### UDA1334ATS

#### 8.4 Filter stream DAC

The FSDAC is a semi-digital reconstruction filter that converts the 1-bit data stream of the noise shaper to an analog output voltage. The filter coefficients are implemented as current sources and are summed at virtual ground of the output operational amplifier. In this way very high signal-to-noise performance and low clock jitter sensitivity is achieved. No post filter is needed due to the inherent filter function of the DAC. On-board amplifiers convert the FSDAC output current to an output voltage signal capable of driving a line output.

The output voltage of the FSDAC scales proportionally to the power supply voltage.

#### 8.5 Power-on reset

The UDA1334ATS has an internal Power-on reset circuit (see Fig.3) which resets the test control block.

The reset time (see Fig.4) is determined by an external capacitor which is connected between pin  $V_{\text{ref}(\text{DAC})}$  and ground. The reset time should be at least 1  $\mu s$  for  $V_{\text{ref}(\text{DAC})} <$  1.25 V. When  $V_{DDA}$  is switched off, the device will be reset again for  $V_{\text{ref}(\text{DAC})} <$  0.75 V.

During the reset time the system clock should be running.





恩智浦半导体 产品规格

### 低功耗音频数模转换器与相位锁定环

### UDA1334ATS

#### 8.4 滤波流 DAC

FSDAC 是一种半数字重构滤波器,将噪声整形器的 1 位数据流转换为模拟输出电压。滤波器系数作为电流源实现,并在输出运算放大器的虚地处相加。通过这种方式,实现了非常高的信噪比性能和低时钟抖动敏感性。由于 DAC 的固有滤波功能,不需要后置滤波器。板载放大器将 FSDAC 输出电流转换为能够驱动线路输出的电压信号。

#### 8.5 上电复位

UDA1334ATS内部具有上电复位电路(见图3),用于重置测试控制块。

复位时间(见图4)由连接在引脚 $V_{ref(DAC)}$ 和地之间的外部电容决定。对于 $V_{ref}(DAC) < 1.25 \ V$ ,复位时间应至少为 $1\mu_S$ 。当 $V_{DDA}$ 关闭时,设备将在 $V_{ref(DAC)} < 0.75 \ V$ 时再次复位。在复位期间,系统时钟应保持运行。

FSDAC的输出电压与电源电压成正比。





### Low power audio DAC with PLL

### UDA1334ATS

### 8.6 Feature settings

#### 8.6.1 DIGITAL INTERFACE FORMAT SELECT

The digital audio interface formats (see Fig.5) can be selected via pins SFOR1 and SFOR0 as shown in Table 4.

For the digital audio interface holds that the BCK frequency can be maximum 64 times WS frequency.

The WS signal must change at the negative edge of the BCK signal for all digital audio formats.

Table 4 Data format selection

| SFOR1 | SFOR0 | INPUT FORMAT                |
|-------|-------|-----------------------------|
| LOW   | LOW   | I <sup>2</sup> S-bus input  |
| LOW   | HIGH  | LSB-justified 16 bits input |
| HIGH  | LOW   | LSB-justified 20 bits input |
| HIGH  | HIGH  | LSB-justified 24 bits input |

#### 8.6.2 DE-EMPHASIS CONTROL

This function is only available in audio mode. In that case, pin DEEM/CLKOUT can be used to activate the digital de-emphasis for 44.1 kHz as given in Table 5.

 Table 5
 De-emphasis control (audio mode)

| DEEM/CLKOUT | FUNCTION        |  |
|-------------|-----------------|--|
| LOW         | de-emphasis off |  |
| HIGH        | de-emphasis on  |  |

#### 8.6.3 MUTE CONTROL

The output signal can be soft muted by setting pin MUTE to HIGH as given in Table 6.

Table 6 Mute control

| MUTE | FUNCTION |
|------|----------|
| LOW  | mute off |
| HIGH | mute on  |

### 低功耗音频数模转换器与相位锁定环

UDA1334ATS

### 8.6 功能设置

#### 8.6.1 数字接口格式选择

数字音频接口格式(见图5)可以通过引脚SFOR1和 SFOR0进行选择,如表4所示。

对于数字音频接口,BCK频率最大可达WS 频率的64倍。

WS信号必须在BCK信号的负边缘变化,适用于所有数字音频格式。

表4 数据格式选择

| SFOR1 | SFOR0 | 输入格式                 |
|-------|-------|----------------------|
| 低     | 低     | I <sup>2</sup> S总线输入 |
| 低     | 高     | LSB对齐 16位输入          |
| 高     | 低     | LSB对齐 20位输入          |
| 高     | 高     | LSB对齐 24位输入          |

#### 8.6.2 去强调控制

此功能仅在音频模式下可用。在这种情况下,引脚DEEM/CLKOUT可用于激活44.1 kHz的数字去强调,如表5所示。

表5 去强调控制(音频模式)

| 去强调/时钟输出 | 功能    |
|----------|-------|
| 低        | 去强调关闭 |
| 高        | 去强调开启 |

#### 8.6.3 静音控制

通过将MUTE引脚设置为高电平,可以软静音输出信号,如表6所示。

### 表6 静音控制

| 静音 | 功能   |
|----|------|
| 低  | 静音关闭 |
| 高  | 静音开启 |

NXP Semiconductors

UDA1334ATS







恩智浦半导体

### Low power audio DAC with PLL

UDA1334ATS

#### 9 LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL                 | PARAMETER                      | CONDITIONS                                 | MIN.  | MAX.  | UNIT |
|------------------------|--------------------------------|--------------------------------------------|-------|-------|------|
| V <sub>DD</sub>        | supply voltage                 | note 1                                     | _     | 4.0   | V    |
| T <sub>xtal(max)</sub> | maximum crystal temperature    |                                            | _     | 150   | °C   |
| T <sub>stg</sub>       | storage temperature            |                                            | -65   | +125  | °C   |
| T <sub>amb</sub>       | ambient temperature            |                                            | -40   | +85   | °C   |
| V <sub>es</sub>        | electrostatic handling voltage | human body model; note 2                   | -2000 | +2000 | V    |
|                        |                                | machine model; note 2                      | -250  | +250  | V    |
| I <sub>sc(DAC)</sub>   | short-circuit current of DAC   | note 3                                     |       |       |      |
|                        |                                | output short-circuited to V <sub>SSA</sub> | _     | 450   | mA   |
|                        |                                | output short-circuited to $V_{DDA}$        | _     | 300   | mA   |

#### **Notes**

- 1. All supply connections must be made to the same power supply.
- 2. ESD behaviour is tested according to JEDEC II standard.
- 3. Short-circuit test at  $T_{amb} = 0$  °C and  $V_{DDA} = 3$  V. DAC operation after short-circuiting cannot be warranted.

#### 10 HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices.

### 11 THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 145   | K/W  |

### 12 QUALITY SPECIFICATION

In accordance with "SNW-FQ-611-E".

### 13 DC CHARACTERISTICS

 $V_{DDD} = V_{DDA} = 3.0 \text{ V}$ ;  $T_{amb} = 25 \,^{\circ}\text{C}$ ;  $R_L = 5 \, \text{k}\Omega$ ; all voltages with respect to ground (pins  $V_{SSA}$  and  $V_{SSD}$ ); unless otherwise specified.

| SYMBOL           | PARAMETER                 | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|------------------|---------------------------|------------|------|------|------|------|
| Supplies         |                           |            |      |      |      |      |
| $V_{DDA}$        | DAC analog supply voltage | note 1     | 2.4  | 3.0  | 3.6  | V    |
| $V_{DDD}$        | digital supply voltage    | note 1     | 2.4  | 3.0  | 3.6  | V    |
| I <sub>DDA</sub> | DAC analog supply current | audio mode | _    | 3.5  | _    | mA   |
|                  |                           | video mode | _    | 3.5  | -    | mA   |
| I <sub>DDD</sub> | digital supply current    | audio mode | _    | 2.5  | _    | mA   |
|                  |                           | video mode | _    | 4.5  | _    | mA   |

恩智浦半导体 产品规格

### 低功耗音频数模转换器与相位锁定环

UDA1334ATS

### 9 限制值

根据绝对最大额定值系统(IEC 60134)。

| 符号                     | 参数            | 条件                     | 最小值   | 最大值   | 单位 |
|------------------------|---------------|------------------------|-------|-------|----|
| V <sub>DD</sub>        | 供电电压          | 注1                     | _     | 4.0   | 伏特 |
| T <sub>xtal(max)</sub> | 最大晶体<br>温度    |                        | _     | 150   | °C |
| T <sub>stg</sub>       | 储存温度          |                        | -65   | +125  | °C |
| T <sub>amb</sub>       | 环境温度          |                        | -40   | +85   | °C |
| V <sub>es</sub>        | 静电处理电压(人体模型); | 注 2                    | -2000 | +2000 | 伏特 |
|                        |               | 机器模型;注2                | -250  | +250  | 伏特 |
| I <sub>sc(DAC)</sub>   | DAC的短路电流注3    |                        |       |       |    |
|                        |               | 输出短路至 V <sub>SSA</sub> | _     | 450   | 毫安 |
|                        |               | 输出短路至 V <sub>DDA</sub> | _     | 300   | 毫安 |

### 备注

- 1. 所有供电连接必须连接到同一电源。
- 2. ESD行为根据JEDEC II标准进行测试。
- 3. 在 $T_{amb}$ = 0 °C和 $V_{DDA}$ = 3 V下进行短路测试。短路后DAC的操作无法保证。

### 10 处理

输入和输出在正常操作中受到静电放电的保护。然而,为了确保安全,建议采取适当的常规预防措施来处理MOS器件。

### 11 热特性

| 符号                   | 参数       | 条件     | 值   | 单位  |
|----------------------|----------|--------|-----|-----|
| R <sub>th(j-a)</sub> | 从结到环境的热阻 | 在自由空气中 | 145 | K/W |

### 12 质量规格

根据"SNW-FQ-611-E"。

### 13 直流特性

 $V_{DDD}$ =  $V_{DDA}$ = 3.0 V; $T_{amb}$ = 25 °C; $R_L$ = 5 kΩ;所有电压相对于地(引脚 $V_{SSA}$ 和 $V_{SSD}$ );除非另有说明。

| 符号               | 参数             | 条件   | 最小值 | 典型值 | 最大值 | 单位 |
|------------------|----------------|------|-----|-----|-----|----|
| 供应               |                |      |     |     |     |    |
| $V_{DDA}$        | 数模转换器模拟供电电压注释: | 1    | 2.4 | 3.0 | 3.6 | 伏特 |
| $V_{DDD}$        | 数字供电电压         | 注1   | 2.4 | 3.0 | 3.6 | 伏特 |
| I <sub>DDA</sub> | 数模转换器模拟供电电流音频标 | 莫式   | _   | 3.5 | -   | 毫安 |
|                  |                | 视频模式 | _   | 3.5 | -   | 毫安 |
| I <sub>DDD</sub> | 数字供电电流         | 音频模式 | _   | 2.5 | _   | 毫安 |
|                  |                | 视频模式 | _   | 4.5 | _   | 毫安 |

### Low power audio DAC with PLL

UDA1334ATS

| SYMBOL                | PARAMETER                                      | CONDITIONS                                   | MIN.                 | TYP.               | MAX.                | UNIT |  |
|-----------------------|------------------------------------------------|----------------------------------------------|----------------------|--------------------|---------------------|------|--|
| Digital input pi      | ns: TTL compatible                             |                                              |                      | •                  | 1                   | •    |  |
| V <sub>IH</sub>       | HIGH-level input voltage                       |                                              | 2.0                  | _                  | 5.0                 | V    |  |
| V <sub>IL</sub>       | LOW-level input voltage                        |                                              | -0.5                 | _                  | +0.8                | V    |  |
| 14                    | input leakage current                          |                                              | _                    | _                  | 1                   | μΑ   |  |
| C <sub>i</sub>        | input capacitance                              |                                              | _                    | _                  | 10                  | pF   |  |
| 3-level input: p      | oin PLL0                                       |                                              |                      |                    |                     |      |  |
| V <sub>IH</sub>       | HIGH-level input voltage                       |                                              | 0.9V <sub>DDD</sub>  | _                  | $V_{DDD} + 0.5$     | V    |  |
| V <sub>IM</sub>       | MID-level input voltage 0.                     |                                              | 0.4V <sub>DDD</sub>  | _                  | 0.6V <sub>DDD</sub> | V    |  |
| V <sub>IL</sub>       | LOW-level input voltage                        |                                              | -0.5                 | _                  | +0.5                | V    |  |
| Digital output        | pins                                           |                                              |                      |                    |                     |      |  |
| V <sub>OH</sub>       | HIGH-level output voltage                      | $I_{OH} = -2 \text{ mA}$                     | 0.85V <sub>DDD</sub> | _                  | _                   | V    |  |
| V <sub>OL</sub>       | LOW-level output voltage                       | I <sub>OL</sub> = 2 mA                       | _                    | _                  | 0.4                 | V    |  |
| DAC                   |                                                |                                              |                      |                    |                     |      |  |
| V <sub>ref(DAC)</sub> | reference voltage                              | with respect to V <sub>SSA</sub>             | 0.45V <sub>DD</sub>  | 0.5V <sub>DD</sub> | 0.55V <sub>DD</sub> | V    |  |
| R <sub>o(ref)</sub>   | output resistance on pin V <sub>ref(DAC)</sub> |                                              | _                    | 25                 | -                   | kΩ   |  |
| I <sub>o(max)</sub>   | maximum output current                         | (THD + N)/S < 0.1%;<br>R <sub>L</sub> = 5 kΩ | _                    | 1.6                | _                   | mA   |  |
| R <sub>L</sub>        | load resistance                                |                                              | 3 –                  |                    | _                   | kΩ   |  |
| C <sub>L</sub>        | load capacitance                               | note 2                                       | _                    | _                  | 50                  | pF   |  |

#### **Notes**

- 1. All supply connections must be made to the same external power supply unit.
- 2. When the DAC drives a capacitive load above 50 pF, a series resistance of 100  $\Omega$  must be used to prevent oscillations in the output operational amplifier.

### 14 AC CHARACTERISTICS

### 14.1 Analog

 $V_{DDD} = V_{DDA} = 3.0 \text{ V}$ ;  $f_i = 1 \text{ kHz}$ ;  $T_{amb} = 25 \text{ °C}$ ;  $R_L = 5 \text{ k}\Omega$ ; all voltages with respect to ground (pins  $V_{SSA}$  and  $V_{SSD}$ ); unless otherwise specified.

| SYMBOL              | PARAMETER                       | CONDITIONS                                       | TYP. | UNIT |
|---------------------|---------------------------------|--------------------------------------------------|------|------|
| DAC                 |                                 |                                                  |      |      |
| V <sub>o(rms)</sub> | output voltage (RMS value)      | at 0 dB (FS) digital input; note 1               | 900  | mV   |
| $\Delta V_o$        | unbalance between channels      |                                                  | 0.1  | dB   |
| (THD + N)/S         | total harmonic                  | $f_s = 44.1 \text{ kHz}$ ; at 0 dB               | -90  | dB   |
|                     | distortion-plus-noise to signal | f <sub>s</sub> = 44.1 kHz; at –60 dB; A-weighted | -40  | dB   |
|                     | ratio                           | f <sub>s</sub> = 96 kHz; at 0 dB                 | -85  | dB   |
|                     |                                 | f <sub>s</sub> = 96 kHz; at –60 dB; A-weighted   | -38  | dB   |

恩智浦半导体 产品规格

### 低功耗音频数模转换器与相位锁定环

UDA1334ATS

| 符号                    | 参数                   | 条件                                           | 最小值                  | 典型值                    | 最大值                 | 单位 |
|-----------------------|----------------------|----------------------------------------------|----------------------|------------------------|---------------------|----|
| 数字输入引肽                | 即:TTL 兼容             |                                              | •                    | •                      |                     | •  |
| V <sub>IH</sub>       | 高电平输入电压              |                                              | 2.0                  | _                      | 5.0                 | 伏特 |
| V <sub>IL</sub>       | 低电平输入电压              |                                              | -0.5                 | _                      | +0.8                | 伏特 |
| ILI                   | 输入漏电流                |                                              | _                    | _                      | 1                   | μА |
| C <sub>i</sub>        | 输入电容                 |                                              | _                    | _                      | 10                  | pF |
| 3级输入:引                | 脚 PLL0               |                                              |                      |                        |                     |    |
| V <sub>IH</sub>       | 高电平输入电压              | 0.9V <sub>DDD</sub>                          | _                    | V <sub>DDD</sub> + 0.5 | 伏特                  |    |
| V <sub>IM</sub>       | 中间输入电压               |                                              | 0.4V <sub>DDD</sub>  | _                      | 0.6V <sub>DDD</sub> | 伏特 |
| V <sub>IL</sub>       | 低电平输入电压              |                                              | -0.5                 | _                      | +0.5                | 伏特 |
| 数字输出引肽                | Į                    |                                              |                      |                        |                     |    |
| V <sub>OH</sub>       | 高电平输出电压              | I <sub>OH</sub> = −2 毫安                      | 0.85V <sub>DDD</sub> | _                      | _                   | 伏特 |
| V <sub>OL</sub>       | 低电平输出电压              | I <sub>OL</sub> = 2 毫安                       | _                    | _                      | 0.4                 | 伏特 |
| 数模转换器                 |                      |                                              |                      |                        |                     |    |
| V <sub>ref(DAC)</sub> | 参考电压                 | 相对于 V <sub>SSA</sub>                         | 0.45V <sub>DD</sub>  | 0.5V <sub>DD</sub>     | 0.55V <sub>DD</sub> | 伏特 |
| R <sub>o(ref)</sub>   | 输出电阻开启               |                                              | _                    | 25                     | _                   | kΩ |
|                       | 引脚 <b>V</b> ref(DAC) |                                              |                      |                        |                     |    |
| I <sub>o(max)</sub>   | 最大输出电流               | (THD + N)/S < 0.1%;<br>R <sub>L</sub> = 5 kΩ | _                    | 1.6                    | _                   | 毫安 |
| R <sub>L</sub>        | 负载电阻                 |                                              | 3                    | _                      | _                   | kΩ |
| C <sub>L</sub>        | 负载电容                 | 注2                                           | _                    | _                      | 50                  | pF |

### 备注

- 1. 所有供电连接必须连接到同一个外部电源单元。
- 2. 当数模转换器驱动超过50 pF的电容负载时,必须使用100  $\Omega$ 的串联电阻以防止输出运算放大器发生振荡。

### 14 AC 特性

### 14.1 模拟

 $V_{DDD}$ =  $V_{DDA}$ = 3.0 V;  $f_i$ = 1 kHz;  $T_{amb}$ = 25 °C;  $R_L$ = 5 kΩ; 所有电压相对于地(引脚  $V_{SSA}$ 和  $V_{SSD}$ );除非另有说明。

| 符号                  | 参数           | 条件                                     | 典型值 | 单位 |
|---------------------|--------------|----------------------------------------|-----|----|
| 数模转换器               |              |                                        |     |    |
| V <sub>o(rms)</sub> | 输出电压 (RMS 值) | 在 0 dB (FS) 数字输入下;注1                   | 900 | 毫伏 |
| $\Delta V_0$        | 通道之间的不平衡     |                                        | 0.1 | 分贝 |
| (THD + N)/S         | 总谐波失真加       | f <sub>s</sub> = 44.1 kHz; 在 0 dB      | -90 | 分贝 |
|                     | 噪声与信号比       | f <sub>s</sub> = 44.1 kHz;在 -60 dB;A加权 | -40 | 分贝 |
|                     |              | f <sub>s</sub> = 96 kHz;在0 dB          | -85 | 分贝 |
|                     |              | f <sub>s</sub> = 96 kHz;在 -60 dB;A加权   | -38 | 分贝 |

### Low power audio DAC with PLL

UDA1334ATS

| SYMBOL               | PARAMETER                    | CONDITIONS                                                                         | TYP. | UNIT |  |  |  |
|----------------------|------------------------------|------------------------------------------------------------------------------------|------|------|--|--|--|
| S/N                  | signal-to-noise ratio        | gnal-to-noise ratio $f_s = 44.1 \text{ kHz}; \text{ code} = 0; \text{ A-weighted}$ |      |      |  |  |  |
|                      |                              | f <sub>s</sub> = 96 kHz; code = 0; A-weighted                                      | 98   | dB   |  |  |  |
| $\alpha_{\text{CS}}$ | channel separation           |                                                                                    | 100  | dB   |  |  |  |
| PSRR                 | power supply rejection ratio | $f_{ripple} = 1 \text{ kHz}; V_{ripple} = 30 \text{ mV (p-p)}$                     | 60   | dB   |  |  |  |

### Note

1. The output voltage of the DAC scales proportionally to the analog power supply voltage.

### 14.2 Timing

 $V_{DDD} = V_{DDA} = 2.4$  to 3.6 V;  $T_{amb} = -20$  to +85 °C;  $R_L = 5$  k $\Omega$ ; all voltages with respect to ground (pins  $V_{SSA}$  and  $V_{SSD}$ ); unless otherwise specified; note 1.

| SYMBOL                                            | PARAMETER                    | CONDITIONS                  | MIN.                | TYP.  | MAX.                | UNIT |
|---------------------------------------------------|------------------------------|-----------------------------|---------------------|-------|---------------------|------|
| Output clock ti                                   | ming in video mode (see Fig. | 6)                          |                     |       |                     |      |
| T <sub>sys</sub>                                  | output clock cycle           | f <sub>o</sub> = 12.228 MHz | _                   | 81.38 | _                   | ns   |
|                                                   |                              | f <sub>o</sub> = 18.432 MHz | _                   | 54.25 | _                   | ns   |
| t <sub>CWL</sub>                                  | output clock LOW time        | f <sub>o</sub> = 12.228 MHz | 0.3T <sub>sys</sub> | _     | 0.7T <sub>sys</sub> | ns   |
|                                                   |                              | f <sub>o</sub> = 18.432 MHz | 0.4T <sub>sys</sub> | _     | 0.6T <sub>sys</sub> | ns   |
| t <sub>CWH</sub>                                  | output clock HIGH time       | f <sub>o</sub> = 12.228 MHz | 0.3T <sub>sys</sub> | _     | 0.7T <sub>sys</sub> | ns   |
|                                                   |                              | f <sub>o</sub> = 18.432 MHz | 0.4T <sub>sys</sub> | _     | 0.6T <sub>sys</sub> | ns   |
| Serial input da                                   | ta timing (see Fig.7)        |                             |                     |       |                     |      |
| f <sub>BCK</sub>                                  | bit clock frequency          |                             | _                   | _     | 64f <sub>s</sub>    | Hz   |
| t <sub>BCKH</sub>                                 | bit clock HIGH time          |                             | 50                  | _     | _                   | ns   |
| t <sub>BCKL</sub>                                 | bit clock LOW time           |                             | 50                  | _     | _                   | ns   |
| t <sub>r</sub>                                    | rise time                    |                             | _                   | _     | 20                  | ns   |
| t <sub>r</sub> rise time t <sub>f</sub> fall time |                              |                             | _                   | _     | 20                  | ns   |
| t <sub>su(DATAI)</sub>                            | set-up time data input       |                             | 20                  | _     | _                   | ns   |
| t <sub>h(DATAI)</sub>                             | hold time data input         |                             | 0                   | _     | _                   | ns   |
| t <sub>su(WS)</sub>                               | set-up time word select      |                             | 20                  | _     | _                   | ns   |
| t <sub>h(WS)</sub>                                | hold time word select        |                             | 10                  | _     | _                   | ns   |

#### Note

1. The typical value of the timing is specified for a sampling frequency of 44.1 kHz.

恩智浦半导体 产品规格

### 低功耗音频数模转换器与相位锁定环

UDA1334ATS

| 符号                   | 参数    | 条件                                                             | 典型值 | 单位 |
|----------------------|-------|----------------------------------------------------------------|-----|----|
| S/N                  | 信噪比   | f <sub>s</sub> = 44.1 kHz; 代码 = 0; A 加权                        | 100 | 分贝 |
|                      |       | f <sub>s</sub> = 96 kHz; 代码 = 0; A 加权                          | 98  | 分贝 |
| $\alpha_{\text{CS}}$ | 通道分离  |                                                                | 100 | 分贝 |
| PSRR                 | 电源抑制比 | f <sub>ripple</sub> = 1 kHz; V <sub>ripple</sub> = 30 mV (峰峰值) | 60  | 分贝 |

### 注意

1. DAC 的输出电压与模拟电源电压成比例缩放。

#### 142定时

 $V_{DDD}$ =  $V_{DDA}$ = 2.4 到 3.6 V;  $T_{amb}$  = –20 到 +85 °C;  $R_L$ = 5 kΩ; 所有电压相对于地(引脚  $V_{SSA}$ 和  $V_{SSD}$ );除非另有说明;注 1。

| 符号                     | 参数                    | 条件                          | 最小值                 | 典型值   | 最大值                 | 单位 |  |
|------------------------|-----------------------|-----------------------------|---------------------|-------|---------------------|----|--|
| 视频模式下的                 | <b>内输出时钟定时</b> (见图 6) | ·                           |                     |       |                     |    |  |
| T <sub>sys</sub>       | 输出时钟周期                | f <sub>o</sub> = 12.228 MHz | _                   | 81.38 | _                   | 纳秒 |  |
|                        |                       | f <sub>o</sub> = 18.432 MHz | _                   | 54.25 | _                   | 纳秒 |  |
| t <sub>CWL</sub>       | 输出时钟低电平时间             | f <sub>o</sub> = 12.228 MHz | 0.3T <sub>sys</sub> | _     | 0.7T <sub>sys</sub> | 纳秒 |  |
|                        |                       | f <sub>0</sub> = 18.432 MHz | 0.4T <sub>sys</sub> | _     | 0.6T <sub>sys</sub> | 纳秒 |  |
| t <sub>CWH</sub>       | 输出时钟高电平时间             | f <sub>o</sub> = 12.228 MHz | 0.3T <sub>sys</sub> | _     | 0.7T <sub>sys</sub> | 纳秒 |  |
|                        |                       | $f_0 = 18.432 \text{ MHz}$  | 0.4T <sub>sys</sub> | _     | 0.6T <sub>sys</sub> | 纳秒 |  |
| 串行输入数据                 | <b>居时序</b> (见图7)      |                             |                     |       |                     |    |  |
| f <sub>BCK</sub>       | 位时钟频率                 |                             | _                   | _     | 64f <sub>s</sub>    | 赫兹 |  |
| t <sub>BCKH</sub>      | 位时钟高电平时间              |                             | 50                  | _     | _                   | 纳秒 |  |
| t <sub>BCKL</sub>      | 位时钟低电平时间              |                             | 50                  | _     | _                   | 纳秒 |  |
| t <sub>r</sub>         | 上升时间                  |                             | _                   | _     | 20                  | 纳秒 |  |
| t <sub>f</sub>         | 下降时间                  |                             | _                   | _     | 20                  | 纳秒 |  |
| t <sub>su(DATAI)</sub> | 数据输入的设置时间             |                             | 20                  | _     | _                   | 纳秒 |  |
| t <sub>h(DATAI)</sub>  | 数据输入的保持时间             |                             | 0                   | _     | _                   | 纳秒 |  |
| t <sub>su(WS)</sub>    | 字选择的设置时间              |                             | 20                  | _     | _                   | 纳秒 |  |
| t <sub>h(WS)</sub>     | 字选择的保持时间              |                             | 10                  | _     | _                   | 纳秒 |  |

### 注意

1. 定时的典型值是在采样频率为 44.1 kHz 时指定的。

### Low power audio DAC with PLL

### UDA1334ATS





恩智浦半导体 产品规格

### 低功耗音频数模转换器与相位锁定环

### UDA1334ATS





### Low power audio DAC with PLL

### UDA1334ATS

### 15 APPLICATION INFORMATION



恩智浦半导体 产品规格

### 低功耗音频数模转换器与相位锁定环

UDA1334ATS

### 15 应用信息



### Low power audio DAC with PLL

### UDA1334ATS



In video mode, a clock output signal is generated by the UDA1334ATS which is master for the audio signals in the system; the digital audio interface is slave, which means the system must generate the BCK and WS signal from the UDA1334ATS output clock.

Fig.9 Video mode application diagram.

恩智浦半导体 产品规格

### 低功耗音频数模转换器与相位锁定环

### UDA1334ATS



在视频模式下,UDA1334ATS生成一个时钟输出信号,该信号是系统中音频信号的主时钟;数字音频接口为从设备,这意味着系统必须从UDA1334AT S的输出时钟生成BCK和WS信号。

图9 视频模式应用图

### Low power audio DAC with PLL

### UDA1334ATS

### **16 PACKAGE OUTLINE**

SSOP16: plastic shrink small outline package; 16 leads; body width 4.4 mm

SOT369-1



1. Plastic or metal protrusions of 0.2 mm maximum per side are not included.

0.20

0.25

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |                                  |
|----------|-----|--------|----------|------------|----------------------------------|
| VERSION  | IEC | JEDEC  | JEITA    | PROJECTION | ISSUE DATE                       |
| SOT369-1 |     | MO-152 |          |            | <del>-99-12-27</del><br>03-02-19 |

2000 Jul 31 17 恩智浦半导体 产品规格

### 低功耗音频数模转换器与相位锁定环

UDA1334ATS

### 16 封装轮廓

SSOP16: 塑料收缩小外形封装; 16个引脚; 封装宽度4.4毫米

SOT369-1



### 尺寸(毫米为原始尺寸)

| 单位 | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3   | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L | Lp           | Q            | v   | w    | у   | Z <sup>(1)</sup> | θ         |
|----|-----------|----------------|----------------|------|--------------|--------------|------------------|------------------|------|------------|---|--------------|--------------|-----|------|-----|------------------|-----------|
| 毫米 | 1.5       | 0.15<br>0.00   | 1.4<br>1.2     | 0.25 | 0.32<br>0.20 | 0.25<br>0.13 | 5.3<br>5.1       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.45 | 0.65<br>0.45 | 0.2 | 0.13 | 0.1 | 0.48<br>0.18     | 10°<br>0° |

### 注意

每侧最大0.2毫米的塑料或金属突出物不包括在内。

| 大纲       | 参考文献 |        |       |  | 欧洲 | 发布日期                             |
|----------|------|--------|-------|--|----|----------------------------------|
| 版本       | IEC  | JEDEC  | JEITA |  | 预测 | 及印口册                             |
| SOT369-1 |      | MO-152 |       |  |    | <del>-99-12-27</del><br>03-02-19 |

### Low power audio DAC with PLL

### UDA1334ATS

#### 17 SOLDERING

### 17.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

### 17.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

### 17.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### 17.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

恩智浦半导体 产品规格

### 低功耗音频数模转换器与相位锁定环

### UDA1334ATS

#### 17 焊接

### 17.1 表面贴装封装焊接简介

本文简要介绍了一项复杂的技术。 有关焊接集成电路的更深入介绍,请参阅我们的《数据手册 IC26;集成电路封装》(文档订单号 9398 652 9001 1)。

没有一种焊接方法适用于所有表面贴装集成电路封装。 波峰焊并不总是适合表面贴装集成电路或高密度的印刷电 路板。在这些情况下,通常使用回流焊接。

#### 17.2 回流焊接

回流焊接需要将焊膏(细焊料颗粒、助焊剂和粘合剂的 悬浮液)通过丝网印刷、模板印刷或压力注射施加到印刷 电路板上,然后再放置封装。

回流焊接有几种方法;例如, 在传送带式烤箱中使用红外/对流加热。 通过时间(预热、焊接和冷却)根据加热方法的不同而变 化,通常在100到200秒之间。

典型的回流峰值温度范围为215到250°C。封装的顶部表面温度最好保持在230°C以下。

#### 17.3 波峰焊

传统的单波峰焊不推荐用于表面贴装设备(SMD)或组件密度较高的印刷电路板,因为焊接桥接和不润湿可能会造成重大问题。

为了解决这些问题,专门开发了双波峰焊方法。

如果使用波峰焊,必须遵循以下条件以获得最佳效果:

- 采用双波峰焊方法,包括高向上压力的湍流波,随 后是平滑的层流波。
- 对于两侧有引脚且间距(e)为:
  - 大于或等于 1.27 毫米,建议将焊盘的纵向轴线与印刷电路板的运输方向平行;一小于 1.27 毫米,焊盘的纵向轴线必须与印刷电路板的运输方向平行。

焊盘的下游端必须设置焊料回流孔。

对于四面有引脚的封装,脚印必须以45°角度放置在印刷电路板的运输方向上。脚印必须在下游和侧角处包含焊接盗贼。

在放置和焊接之前,必须用一滴粘合剂固定封装。粘合剂可以通过丝网印刷、针转移或注射器分配施加。粘合剂固化后可以焊接封装。

典型的停留时间为250°C时4秒。 轻度活化的助焊剂将消除在大多数应用中去除腐蚀性残留物的需要。

### 17.4 手动焊接 首先通过

焊接两个对角引脚固定元件。使用低电压(24 V或更低)的焊接铁施加于引脚的平坦部分。接触时间必须限制在10秒以内。

300 °C.

使用专用工具时,所有其他引脚可以在270到320°C之间的2到5秒内一次性焊接。

### Low power audio DAC with PLL

UDA1334ATS

### 17.5 Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                                      | SOLDERIN                          | SOLDERING METHOD      |  |  |
|----------------------------------------------|-----------------------------------|-----------------------|--|--|
| PACKAGE                                      | WAVE                              | REFLOW <sup>(1)</sup> |  |  |
| BGA, LFBGA, SQFP, TFBGA                      | not suitable                      | suitable              |  |  |
| HBCC, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, SMS | not suitable <sup>(2)</sup>       | suitable              |  |  |
| PLCC <sup>(3)</sup> , SO, SOJ                | suitable                          | suitable              |  |  |
| LQFP, QFP, TQFP                              | not recommended <sup>(3)(4)</sup> | suitable              |  |  |
| SSOP, TSSOP, VSO                             | not recommended <sup>(5)</sup>    | suitable              |  |  |

#### **Notes**

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

恩智浦半导体 产品规格

### 低功耗音频数模转换器与相位锁定环

UDA1334ATS

#### 17.5 表面贴装集成电路封装适用于波峰焊和回流焊接方法的适用性

| 封装                                     | 焊接方法                  |                   |
|----------------------------------------|-----------------------|-------------------|
| 刘衣                                     | 波峰焊                   | 回流 <sup>(1)</sup> |
| BGA、LFBGA、SQFP、TFBGA                   | 不适用                   | 适用                |
| HBCC、HLQFP、HSQFP、HSOP、HTQFP、HTSSOP、SMS | 不适用 <sup>(2)</sup>    | 适用                |
| PLCC <sup>(3)</sup> 、SO、SOJ            | 适用                    | 适用                |
| LQFP、QFP、TQFP                          | 不推荐 <sup>(3)(4)</sup> | 适用                |
| SSOP, TSSOP, VSO                       | 不推荐 <sup>(5)</sup>    | 适用                |

#### 备注

- 1. 所有表面贴装(SMD)封装对湿气敏感。根据湿气含量、最大温度(与时间相关)和封装的体积,可能会由于内部或外部封装的湿气蒸发而导致裂纹(即所谓的爆米花效应)。有关详细信息,请参阅"数据手册 *IC26*;集成电路封装;章节:包装方法"。
- 2. 这些封装不适合波峰焊接,因为在印刷电路板与散热器(底部版本)之间无法实现焊接接头,并且焊料可能会粘附 在散热器上(顶部版本)。
- 3. 如果考虑波峰焊接,则封装必须以45°角度放置于焊接波的方向上。 封装的脚印必须在下游和侧角处设置焊料盗贼。
- 4. 波峰焊仅适用于引脚间距(e)等于或大于0.8毫米的LQFP、TQFP和QFP封装;绝对不适用于引脚间距(e)等于或小于0.65毫米的封装。
- 5. 波峰焊仅适用于引脚间距(e)等于或大于0.65毫米的SSOP和TSSOP封装;绝对不适用于引脚间距(e)等于或小于0.5毫米的封装。

### Low power audio DAC with PLL

UDA1334ATS

#### 18 DATA SHEET STATUS

| DOCUMENT<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITION                                                                            |
|-----------------------------------|----------------------------------|---------------------------------------------------------------------------------------|
| Objective data sheet              | Development                      | This document contains data from the objective specification for product development. |
| Preliminary data sheet            | Qualification                    | This document contains data from the preliminary specification.                       |
| Product data sheet                | Production                       | This document contains the product specification.                                     |

#### **Notes**

- 1. Please consult the most recently issued document before initiating or completing a design.
- The product status of device(s) described in this document may have changed since this document was published
  and may differ in case of multiple devices. The latest product status information is available on the Internet at
  URL http://www.nxp.com.

#### 19 DISCLAIMERS

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe

property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

### 低功耗音频数模转换器与相位锁定环

UDA1334ATS

#### 18 数据表状态

| 文件<br>状态 <sup>(1)</sup> | 产品<br>状态 <sup>(2)</sup> | 定义                  |
|-------------------------|-------------------------|---------------------|
| 目标数据表                   | 开发                      | 本文件包含用于产品开发的目标规格数据。 |
| 初步数据表                   | 资格认证                    | 本文件包含初步规格的数据。       |
| 产品数据表                   | 生产                      | 本文件包含产品规格。          |

#### 备注

- 1. 在开始或完成设计之前,请查阅最新发布的文件。
- 2. 本文件中描述的设备的产品状态可能自发布以来已发生变化,并且在多个设备的情况下可能有所不同。最新的产品状态信息可在网址 http://www.nxp.com 上获取。

#### 19 免责声明

**有限保修和责任** —本文件中的信息被认为是准确和可靠的。

然而,恩智浦半导体并不对该信息的准确性或完整 性作出任何明示或暗示的陈述或保证,并且对使用该信息 所产生的后果不承担任何责任。

在任何情况下,恩智浦半导体均不对任何间接、附带、惩罚性、特殊或后果性损害(包括但不限于利润损失、储蓄损失、业务中断、与任何产品的拆除或更换相关的费用或返工费用)承担责任,无论这些损害是否基于侵权(包括过失)、保修、合同违约或任何其他法律理论。

尽管客户可能因任何原因遭受损害,恩智浦半导体对本 文件中描述的产品对客户的总责任将根据恩智浦半 导体的商业销售条款和条件进行限制。

**更改权利**—恩智浦半导体保留随时更改本文件中 发布的信息的权利,包括但不限于规格和产品描 述,恕不另行通知。本文件取代并替代之前发布的所有 信息。

**适用性**—恩智浦半导体的产品并非设计、授权或保证适用于生命支持、生命关键或安全关键系统或设备,也不适用于在这些情况下,恩智浦半导体产品的故障或失效可能合理预期导致人身伤害、死亡或严重

财产或环境损害。恩智浦半导体对在此类设备或应用中包含和/或使用恩智浦半导体产品不承担任何责任,因此此类包含和/或使用由客户自行承担风险。

**应用**—本文所描述的任何产品的应用仅供参考。

恩智浦半导体不对这些应用是否适合指定用途作出任何声明或保证,除非经过进一步的测试或修改。

客户对使用恩智浦半导体产品设计和操作其应用及产品负责,恩智浦半导体对任何应用或客户产品设计的协助不承担任何责任。客户有责任自行判断恩智浦半导体产品是否适合其计划的应用和产品,以及客户的第三方客户的计划应用和使用。客户应提供适当的设计和操作保障,以最小化与其应用和产品相关的风险。

恩智浦半导体不对因客户的应用或产品中的任何缺陷、损坏、费用或问题而产生的任何责任负责,这些问题基于客户的应用或产品中的任何弱点或缺陷,或客户的第三方客户的应用或使用。客户负责对使用恩智浦半导体产品的客户应用和产品进行所有必要的测试,以避免应用和产品或客户的第三方客户的应用或使用出现缺陷。恩智浦在这方面不承担任何责任。

### Low power audio DAC with PLL

### UDA1334ATS

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

恩智浦半导体 产品规格

### 低功耗音频数模转换器与相位锁定环

UDA1334ATS

限制值 —超过一个或多个限制值的应力(如IEC 6013 4的绝对最大额定值系统中所定义)将导致设备的永久性损坏。限制值仅为应力额定值,设备在这些或任何其他条件下的(适当)操作不保证符合推荐操作条件部分(如存在)或本文件的特性部分中所给出的条件。

持续或反复暴露于限制值将永久且不可逆转地影响设 备的质量和可靠性。

商业销售条款和条件 — 恩智浦半导体的产品销售受一般商业销售条款和条件的约束,具体条款可在http://www.nxp.com/profile/terms上查阅,除非在有效的书面个别协议中另有约定。如果达成个别协议,则仅适用该协议的条款和条件。恩智浦半导体在此明确反对适用客户关于购买恩智浦半导体产品的一般条款和条件。

无销售或许可要约 —本文件中的任何内容均不得解释或理解为开放接受的产品销售要约,或任何版权、专利或其他工业或知识产权的许可的授予、转让或暗示。

**出口管制**—本文件及其所描述的项目可能受出口管制法规的限制。出口可能需要国家当局的事先授权。

**快速参考数据**—快速参考数据是本文件中限制值和特性部分所提供的产品数据的摘录,因此并不完整、详尽或具有法律约束力。

**非汽车合格产品** —除非本数据表明确说明该特定恩智浦半导体产品为汽车合格,否则该产品不适合用于汽车。它未按照汽车测试或应用要求进行合格或测试。恩智浦半导体对非汽车合格产品在汽车设备或应用中的包含和/或使用不承担任何责任。

如果客户将产品用于设计并在汽车应用中使用,符合汽车规格和标准,客户(a)应在没有恩智浦半导体对该汽车应用、使用和规格的产品保修的情况下使用该产品;(b)每当客户在超出恩智浦半导体规格的汽车应用中使用该产品时,该使用应完全由客户自行承担风险;(c)客户应完全赔偿恩智浦半导体因客户在超出恩智浦半导体标准保修和产品规格的汽车应用中设计和使用该产品而导致的任何责任、损害或产品失效索赔

### NXP Semiconductors

provides High Performance Mixed Signal and Standard Product solutions that leverage its leading RF, Analog, Power Management, Interface, Security and Digital Processing expertise

#### **Customer notification**

This data sheet was changed to reflect the new company name NXP Semiconductors, including new legal definitions and disclaimers. No changes were made to the technical content, except for package outline drawings which were updated to the latest version.

#### **Contact information**

For additional information please visit: http://www.nxp.com
For sales offices addresses send e-mail to: salesaddresses@nxp.com

© NXP B.V. 2010

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands 753503/25/02/pp22 Date of release: 2000 Jul 31 Document order number: 9397 750 07238

### 恩智浦半导体

提供高性能混合信号和标准产品解决方案,利用其在射频、模拟、电源管理、接口、安全和数字处理方面的领先专业知识。

### 客户通知

本数据表已更改为反映新公司名称恩智浦半导体,包括新的法律定义和免责声明。技术内容未作更改,除了包装外形图已更新至最新版本。

### 联系信息

有关更多信息,请访问: http://www.nxp.com

如需销售办事处地址,请发送电子邮件至: salesaddresses@nxp.com

版权所有。未经版权拥有者事先书面同意,禁止全部或部分复制。

本文件中提供的信息不构成任何报价或合同的一部分,认为其准确可靠,且可能会在没有通知的情况下更改。出版商对其使用所产生的任何后果不承担 责任。发布该信息并不传达或暗示任何专利或其他工业或知识产权下的许可。

在荷兰印刷 753503/25/02/pp 22 发布日期: 2000 年7月31日 文件订单号: 9397 750 07238

<sup>©</sup> 恩智浦 B.V. 2010