#### Crystal oscillator – basic circuits

- Pierce circuit with load capacitance C<sub>L</sub>
- Phase shift by inverter amplifier = 180°
- Phase shift by crystal with C<sub>L</sub> at load resonance frequency F<sub>L</sub> = 180°
- Positive feedback is 1<sup>st</sup> condition for oscillation
- Amp. gain ≥ losses of resonant circuit is 2<sup>nd</sup> condition for oscillation
- R<sub>D</sub> to control the crystal power
- R<sub>F</sub> defines DC operating condition for amplifier
- Specification for nominal load capacitance C<sub>L</sub> for usage in this type of circuit is essential!



Pierce circuit

- Series resonant circuit (no load capacitance, load capacitance ∞)
- Phase shift by inverter amplifier = 360°
- Phase shift by crystal at series resonant frequency F<sub>S</sub> = 0°
- Positive feedback is 1<sup>st</sup> condition for oscillation
- Amp. gain ≥ losses of resonant circuit is 2<sup>nd</sup> condition for oscillation
- R<sub>D1</sub>, R<sub>D2</sub> to control crystal power
- R<sub>F1</sub>, R<sub>F2</sub> define DC operating condition
- Information of usage in this type of series resonance circuit is essential!



Crystal circuit for series resonance (simplified)



### Crystal oscillator circuit

- Resonant loop:
  - Crystal (XTAL) and load capacitors (C<sub>L1</sub> a. C<sub>L2</sub>)
  - Load resonant frequency determined by crystal, load capacitor(s)
  - Equivalent Series Resistor (ESR) of crystal → energy loss
- Feedback loop:
  - Inverting amplifier, amplifies signals at XTIN to XTOUT by a certain gain
  - o Amp. gain is required to compensate losses in resonant loop
  - o If loss is 0.5, amp. gain must be 2 minimum (better more for margin)
  - Additional condition: total phase shift of feedback signal





#### Considerations for load capacitance CL

- For Pierce circuit crystal is given with nominal load capacitance C<sub>LNom</sub>
- Theoretical approach does not take stray capacitance, pin capacitance etc. into account

$$C_{LTh} = \left[ \frac{C_{L1} * C_{L2}}{C_{L1} + C_{L2}} \right] \quad \text{theoretical value C}_{\text{LTh}} \text{ excluding stray and pin capacitance} \right.$$

- Due to the stray and pin capacitance, the load capacitance C<sub>Lth</sub> built by C<sub>L1</sub>, C<sub>L2</sub> must be smaller than the nominal load capacitance C<sub>LNom</sub> of the crystal
- Empirical value for overall stray capacitance C<sub>LSt</sub> is 4pF ~ 6pF
- Calculation of required load capacitors C<sub>L1</sub>, C<sub>L2</sub> taking overall stray capacitance C<sub>LSt</sub> and given nominal load capacitance C<sub>LNom</sub> into account

$$C_{LTh} = \left[ \frac{C_{L1} * C_{L2}}{C_{L1} + C_{L2}} \right] = C_{LNom} - C_{LSt}$$



• The total effective load capacitance should be equal to the nominal load capacitance C<sub>LNom</sub> of the crystal!

For Pierce circuit – estimation of the load capacitance C<sub>LNom</sub> to be specified to the crystal supplier:

$$C_{LTh} = \left[ \frac{C_{L1} * C_{L2}}{C_{L1} + C_{L2}} \right]$$
 theoretical value for C<sub>LTh</sub> excluding stray and pin capacitance

- Total effective load capacitance C<sub>Leff</sub> > C<sub>Lth</sub> due to stray and pin capacitance
- Empirical value for overall stray capacitance  $C_{LSt}$  is  $4pF \sim 6pF$

• 
$$C_{Leff} = C_{LSt} + \left[ \frac{C_{L1} * C_{L2}}{C_{L1} + C_{L2}} \right]$$
 total effective load capacitance  $C_{Leff}$  for crystal

• Total effective load capacitance C<sub>Leff</sub> should be equal to the nominal load capacitance C<sub>LNom</sub> of the crystal!

Example: crystal with 
$$C_{LNom}$$
 = 12pF  $\rightarrow$   $C_{Leff}$  = 12pF assumption  $C_{LSt}$  = 4pF  $\rightarrow$  8pF required by  $C_{L1}$  and  $C_{L2}$   $\rightarrow$   $C_{L1}$ ,  $C_{L2}$  each 16pF



Pierce circuit



#### Mismatching of load capacitance CL

Estimation of the frequency error if C<sub>L</sub> is mismatched:

$$\Delta f_{L} = \left[ \frac{C_{1}}{2} * \left( \frac{1}{\left( C_{0} + C_{Leff} \right)} - \frac{1}{\left( C_{0} + C_{LNom} \right)} \right) \right] * 10^{6} in [ppm]$$

C<sub>Leff</sub> is the total effective value including stray and pin capacitance,
 C<sub>LNom</sub> is the specified / nominal value of the load capacitance CL



- C<sub>0</sub>, C<sub>1</sub> are values depending on crystal package and frequency
- C<sub>0</sub>, C<sub>1</sub> can be determined by a dedicated crystal analyzer



Pierce circuit

- Frequency shift caused by mismatching of load capacitance C<sub>L</sub>!
- Estimation possible by formula

$$\Delta f_{L} = \left[ \frac{C_{1}}{2} * \left( \frac{1}{\left( C_{0} + C_{Leff} \right)} - \frac{1}{\left( C_{0} + C_{LNom} \right)} \right) \right] * 10^{6} in [ppm]$$

- C<sub>0</sub>, C<sub>1</sub> specific by crystal frequency and package
- C<sub>LNom</sub> specified value, C<sub>Leff</sub> total effective load capacitance

| Package                              | miniature crystal | SMD crystal | pin type crystal |
|--------------------------------------|-------------------|-------------|------------------|
| Jauch                                | JXS32             | SMU3        | S (HC49/U)       |
| frequency                            | 26.0MHz           | 25.0MHz     | 26.0MHz          |
| nominal C <sub>L</sub>               | 12pF              | 12pF        | 12pF             |
| $C_0$                                | 1.4pF             | 3.2pF       | 5.9pF            |
| $C_1$                                | 4.4fF             | 13.9fF      | 25.0fF           |
|                                      |                   |             |                  |
| C <sub>L</sub> tolerance (12pF -10%) | 10.8pF            | 10.8pF      | 10.8pF           |
| frequency shift                      | +16.2ppm          | +36.8ppm    | +50.2ppm         |
|                                      |                   |             |                  |
| C <sub>L</sub> plus 3pF stray cap.   | 15pF              | 15pF        | 15pF             |
| frequency shift                      | -30.0ppm          | -70.8ppm    | -100.2ppm        |



- Frequency shift due to mismatching of load capacitance C<sub>L</sub>!
- C<sub>0</sub>, C<sub>1</sub> specific according to crystal package and frequency
- C<sub>L2</sub> specified value, C<sub>L1</sub> total effective load capacitance





### Series resistance (ESR) for small crystals

#### Series resistance (ESR) increases for small crystal packages

| Package | Dimension [mm] | Frequency [MHz] | Series Resistance [%, relative] |
|---------|----------------|-----------------|---------------------------------|
| JXS75   | 7.0 x 5.0      | 25.0            | 100                             |
| JXS53   | 5.0 x 3.2      | 25.0            | 100                             |
| JXS32   | 3.2 x 2.5      | 25.0            | 160                             |
| JXS22   | 2.5 x 2.0      | 25.0            | 200                             |
| JXS21   | 2.0 x 1.6      | 25.0            | 300                             |

#### Lowest available frequency increases for small crystal packages

| Package | Dimension [mm] | Minimum frequency [MHz] |
|---------|----------------|-------------------------|
| JXS75   | 7.0 x 5.0      | 5.0                     |
| JXS53   | 5.0 x 3.2      | 8.0                     |
| JXS32   | 3.2 x 2.5      | 10.0                    |
| JXS22   | 2.5 x 2.0      | 16.0                    |
| JXS21   | 2.0 x 1.6      | 20.0                    |

#### **Drive Level Dependency (DLD)**

- A crystal is a mechanical resonator with losses
- R1 is electrical equivalent value representing mechanical losses
- At overload → the operation is no longer in the range of harmonic resonance
- Nonlinear losses cause increase of ESR at power levels exceeding power limits
- At extreme overload → crystal heats up → damage to crystal plate







### Frequency Level Dependency (FLD)

- At overload → the crystal operation is no longer in the range of harmonic resonance
- Frequency shifts occur at power levels exceeding specified limits (depending on crystal package and frequency)



#### Load capacitance and resonant current

- Resonant loop is built by crystal (XTAL) and load capacitance C<sub>L1</sub>, C<sub>L2</sub>
- 2 load capacitors C<sub>L1</sub>, C<sub>L2</sub> build the load capacitance C<sub>LTh</sub>

$$C_{LTh} = \left[ \frac{C_{L1} * C_{L2}}{C_{L1} + C_{L2}} \right]$$

- Current in resonant loop IQ depends on impedance XC of load capacitance CL
- Current and crystal power increase with larger C<sub>L</sub>
- Small crystals have a lower maximum power specification and a higher ESR
- This can cause a problem for small crystal packages and too high C<sub>L</sub>!





### Measurement of crystal power PQ

- Theoretical calculation of I<sub>Q</sub> and P<sub>Q</sub> difficult
- Technical specifications / properties of output XTOUT are often not disclosed
- Position of stray capacitances may be unknown
- To determine I<sub>Q</sub> and P<sub>Q</sub>, the measurement of I<sub>Q</sub> by a miniature current probe is most accurate

$$P_Q = R_L * (I_{Qrms})^2 = R_L * \left(\frac{I_{Qpp}}{2*\sqrt{2}}\right)^2 = R_L * \frac{(I_{Qpp})^2}{8}$$

- R<sub>L</sub> = transformed load resonance resistance at load capacitance C<sub>L</sub>
- R<sub>1</sub> = equivalent series resonance resistance at C<sub>L</sub> = ∞

$$R_L = R_1 * \left(1 + \frac{C_0}{C_L}\right)^2$$



### Reduction of crystal power PQ

- Small crystal packages → higher resonant losses,
  - → higher equivalent series resistance R<sub>1</sub>
- Large voltage swing, large C<sub>L</sub>, no damping resistor R<sub>D</sub>
- Too high a crystal power for small crystals is possible or even likely
- To prevent crystal overloading
- Select a smaller C<sub>L</sub> (for example 12pF for JXS32)
- Don't forget a position for R<sub>D</sub> in your design

#### Note

• Damping resistor R<sub>D</sub> reduces the loop gain!





#### Oscillation Safety Factor (OSF)

- Target: ensure reliable oscillation startup and operation
- Criteria for reliable oscillation: overall loop gain > 1 and correct overall phase shift; i.e. positive feedback in loop
- OSF condition with margin: OSF > 5 for consumer
  OSF > 10 for industrial & automotive



- Experimental determination of OSF with added resistor R<sub>POT</sub>
- An increased ESR of the crystal is simulated by R<sub>POT</sub>
- Increase R<sub>POT</sub> setting, until oscillation ceases, measure R<sub>POT max</sub>.
- Calculate transformed load series resistance R<sub>L</sub> of specific crystal sample at specific load conditions C<sub>Leff</sub> found in the circuit
- Calculate transformed max. load series resistance R<sub>Lmax</sub> according to crystal data sheet

$$R_{L} = R_{1} * \left(1 + \frac{C_{0}}{C_{Leff}}\right)^{2}$$
  $R_{L\max} = R_{1\max} * \left(1 + \frac{C_{0}}{C_{Leff}}\right)^{2}$ 

- Note: Total effective load capacitance C<sub>Leff</sub> in circuit and crystal parameters R<sub>1</sub> and C<sub>0</sub> must be known / measured by the crystal analyser!
- Calculate OSF

$$OSF = \frac{\left(R_L + R_{Potmax.}\right)}{R_{Lmax.}}$$

OSF margin: OSF > 5 or 10!



#### Searching for the best compromise

#### Requirements:

- Keep the crystal power within specified limits, also for small crystal packages
- Match total effective load capacitance to avoid frequency shifts
- Keep OSF margin: OSF > 5 or 10!

#### **Conditions:**

- Small crystal packages
- Higher series resistance
- Higher series resistance
- Too high C<sub>L</sub>
- Too small C<sub>L</sub>
- Damping resistor RD

- → relatively high equivalent series resistance R<sub>1max</sub>.
- → crystal power potentially too high, might require modification of crystal circuit
- → reduction of loop gain and OSF
- → might cause too high crystal power
- → large tuning sensitivity, risk of frequency shift due to C<sub>L</sub> Mismatching
- → reduction of crystal power, but also...
- → undesired reduction of OSF

#### Proposal:

Close cooperation with Jauch Quartz at your early circuit design stage.



### Mismatching of load capacitance CL - TF

- Frequency shift for tuning fork crystals caused by mismatching of load capacitance C<sub>L</sub>!
- Estimation possible by formula

$$\Delta f_{L} = \left[ \frac{C_{1}}{2} * \left( \frac{1}{\left( C_{0} + C_{Leff} \right)} - \frac{1}{\left( C_{0} + C_{LNom} \right)} \right) \right] * 10^{6} in [ppm]$$

- C<sub>0</sub>, C<sub>1</sub> specific by tuning fork package
- C<sub>LNom</sub> specified value, C<sub>Leff</sub> total effective load capacitance

| Package                            | SMD Tuning Fork | SMD Tuning Fork | SMD Tuning Fork |
|------------------------------------|-----------------|-----------------|-----------------|
| Jauch                              | SMQ32SL         | SMQ32SL         | SMQ32SL         |
| frequency                          | 32.768kHz       | 32.768kHz       | 32.768kHz       |
| nominal C <sub>L</sub>             | 12.5pF          | 9pF             | 6pF             |
| $C_0$                              | 1.3pF           | 1.3pF           | 1.3pF           |
| $C_1$                              | 2.95fF          | 2.95fF          | 2.95fF          |
|                                    |                 |                 |                 |
| C <sub>L</sub> tolerance (nom10%)  | 11.25pF         | 8.1pF           | 5.4pF           |
| frequency shift                    | +10.7ppm        | +13.7ppm        | +18.1ppm        |
|                                    |                 |                 |                 |
| C <sub>L</sub> plus 2pF stray cap. | 14.5pF          | 11.0pF          | 8pF             |
| frequency shift                    | -13.6ppm        | -23.3ppm        | -43.5ppm        |

| Package                            | SMD Tuning Fork | SMD Tuning Fork | SMD Tuning Fork |
|------------------------------------|-----------------|-----------------|-----------------|
| Jauch                              | JTX310          | JTX310          | JTX310          |
| frequency                          | 32.768kHz       | 32.768kHz       | 32.768kHz       |
| nominal C <sub>L</sub>             | 12.5pF          | 9pF             | 6pF             |
| $C_0$                              | 0.92pF          | 0.92pF          | 0.92pF          |
| $C_1$                              | 3.5fF           | 3.5fF           | 3.5fF           |
|                                    |                 |                 |                 |
| C <sub>L</sub> tolerance (nom10%)  | 11.25pF         | 8.1pF           | 5.4pF           |
| frequency shift                    | +13.4ppm        | +17.6ppm        | +24.0ppm        |
|                                    |                 |                 |                 |
| C <sub>L</sub> plus 2pF stray cap. | 14.5pF          | 11.0pF          | 8pF             |
| frequency shift                    | -16.9ppm        | -29.5ppm        | -56.7ppm        |



### **Temperature Coefficient of Tuning Fork**

- Temperature Coefficient defined by resonant mode: flexural resonator
- F/T can be calculated by formula, temp. coefficient is -0,04 max.; -0,034 typ.

$$\frac{\Delta f}{f} = TK * (+25^{\circ}C - T)^2 in [ppm]$$



