# Accelerating Protocol Synthesis and Detecting Unrealizability with Interpretation Reduction

Derek Egolf, Stavros Tripakis

Northeastern University, Boston



#### **Key Contributions**

- Synthesize symbolic distributed protocols represented in TLA<sup>+</sup> [Lamport].
- Improve state of art in TLA<sup>+</sup> synthesis (100x).
- Synthesize a lock protocol "from scratch."
- Halt when no solution: unrealizability.
- New search space reduction technique: Interpretation Reduction.
- Improved counterexample generalization for pruning.

## Sketching [Solar-Lezama]

Given an incomplete sketch with "holes," find a correct completion.

#### Example sketch:

Send(src, dst) :=

 $\wedge$  ???<sub>1</sub>

 $\land message' = ???_2$ 

 $\land has\_lock' = ???_3$ 

Receive(src, dst) :=

 $\wedge$  ???<sub>4</sub>

 $\land message' = ???_5$ 

 $\land has\_lock' = ???_6$ 

#### Example completion

Send(src, dst) :=

 $\land has\_lock[src]$ 

 $\land message' = message \cup \{(src, dst)\}$ 

 $\land has\_lock' = has\_lock[src \leftarrow false]$ 

Receive(src, dst) :=

 $\land (src, dst) \in message$ 

 $\land message' = message \setminus \{(src, dst)\}$ 

 $\land has\_lock' = has\_lock[dst \leftarrow true]$ 

#### Problem Statement



#### **Experimental Results**

Scythe vs Polysemist Runtime (Realizable Experiments)



n = 171; worse: 11; scythe TO: 47; poly TO 15

#### Unrealizable Experiments (n = 123)

• Scythe (old): TO = 107 / HALT = 16

• Polysemist (new): TO = 43 / HALT = 80

-Usually halted in < 60 seconds

-Did not TO unless Scythe did

### Counterexample-Guided Inductive Synthesis (CEGIS)

Our approach uses standard CEGIS technique [Solar-Lezama].



#### Key Technical Ideas for Learner

- Naive learner: ignore cex, enumerate all protocols
  - many expressions; model checking expensive
- Pruning constraints: generalize counterexamples discard protocols before model checking
- Equivalence reduction: do not use equiv. sub-expressions avoid enumerating protocols in the first place
- Interpretation reduction: coarse, dynamic equivalence relation

#### Counterexample Generalization

safety cex:  $[x \mapsto a] \xrightarrow{A_1} [x \mapsto b]$ **Sketch:**  $(A_1 := ???_1 \land x' = ???_2)$ **Bad Completion:**  $(A_1 := \text{true} \land x' = b)$ **Bad Completion:**  $(A_1 := x = a \land x' = b)$ Good Completion:  $(A_1 := x = a \land x' = a)$ 

Good Completion:  $(A_1 := x \neq a \land x' = b)$ 

**Pruning Constraint:** 

$$\pi_{cex} := ???_1([x \mapsto a]) \neq true \lor ???_2([x \mapsto a]) \neq b$$

- In general, many completions violate  $\pi_{cex}$ .
- Checking  $P \vDash \pi_{cex}$  is much cheaper than model checking.
- We generalize deadlock, safety, and liveness violations.
- Prior work [FMCAD'24] uses less exact pruning constraints for deadlock/liveness.

#### Interpretation Reduction

Absolute Equivalence, e.g.  $x + y \equiv y + x$ Interpretation Equivalence, e.g.

$$x + y \equiv_{\mathcal{A}} x + x$$
, where  $\mathcal{A} = \{ [x \mapsto 0, y \mapsto 0] \}$ 

• A comes from pruning constraints. E.g.,

$$\Pi = \{ ????_1([x \mapsto 0, y \mapsto 1]) \neq 1 \} \to \mathcal{A} = \{[x \mapsto 0, y \mapsto 1]\}$$

- Suppose we've enumerated y; enumerate x + y? No:  $y \equiv_{\mathcal{A}} x + y$ .
- Avoids enumerating all "super-expressions" of x + y, e.g., x + x + y.
- Coarse eq. relation makes detecting unrealizability faster.
- [FMCAD'24] uses absolute equivalence for reduction.

**Theorem**: If  $e_1 \equiv_{\mathcal{A}} e_2$  and  $e_1$  enumerated, skipping  $e_2$  does not compromise completeness

Lamport, L.: Specifying Systems: The TLA+ Language and Tools for Hardware and Software Engineers. Addison-Wesley (2002). References Solar-Lezama, A.: Program Sketching. Int. J. Softw. Tools Technol. Transf. (2013).

Egolf, D., Tripakis, S.: Efficient Synthesis of Distributed Protocols by Sketching. FMCAD (2024).