## Final

CSEE W3827 - Fundamentals of Computer Systems Spring 2018

May 10, 2018 Prof. Rubenstein

This final contains 5 questions (not counting question 0), totaling 120 points. Question 0 gives an additional 5 points. **BOOKS, NOTES, ELECTRONIC DEVICES ARE NOT PERMITTED!** The time allowed is 3 hours.

Please answer all questions in the blue book, using a separate page for each question. Show all work! We are not just looking for the right answer, but also how you reached the right answer.

**QUESTION 0** (5 points off if you don't do this): write your name **CLEARLY**: LAST NAME, FIRST NAME, and UNI on the cover of the blue book and start each of the remaining questions on a new page. If, when sorting the exams according to last name, yours is sorted incorrectly because of a lack of clarity, you lose the 5 points.

- 1. (30 pts) A lighting system has 3 modes: OFF, DIM, and BRIGHT. In each clock cycle, the system is in one of these 3 modes, and takes a 2-bit input  $I = I_1 I_0$ , to determine its mode in the next clock cycle as follows:
  - If in OFF or BRIGHT mode during clock cycle t-1 and input I(t)=00, the system stays in the same mode for clock cycle t.
  - If in OFF mode in clock cycle t-1 and input I(t)=10 is received, the system switches to BRIGHT mode for clock cycle t. Similarly, if in BRIGHT mode for clock cycle t-1 and input I(t)=10 is received, the system switches to OFF mode for clock cycle t.
  - If in OFF mode in clock cycle t-1 and input I(t)=11 is received, the system switches to DIM mode for clock cycle t, and BRIGHT mode for clock cycle t+1. Similarly, if in BRIGHT mode in clock cycle t-1 and input I(t)=11 is received, the system switches to DIM mode for clock cycle t and OFF mode for clock cycle t+1.

## Some observations:

- the system cannot be in DIM mode for two consecutive clock cycles.
- The input has no effect for the clock cycle when the system is in DIM mode (the next mode was determined by the input of the previous clock cycle).
- It is appropriate to assume input 01 never occurs.

You are to design a sequential circuit using JK flip-flops that generates a 2-bit output  $O(t) = O_1(t)O_0(t)$  each clock cycle that specifies the mode of the lighting system for that clock cycle t as follows:

| $O_1(t)$ | $O_2(t)$ | mode   |
|----------|----------|--------|
| 0        | 0        | Off    |
| 1        | 0        | Dim    |
| 1        | 1        | Bright |

An example follows, assuming the initial state is OFF.

| clock cycle(t) | 0  | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 |
|----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| I(t)           | 00 | 00 | 10 | 00 | 10 | 00 | 00 | 11 | 00 | 00 | 11 | 11 | 11 | 00 | 10 |
| O(t)           | 00 | 00 | 11 | 11 | 00 | 00 | 00 | 10 | 11 | 11 | 10 | 00 | 10 | 11 | 00 |

Produce algebraic expressions that feed into the JK inputs of the flip-flops you use, as well as algebraic expressions for  $O_1(t)$  and  $O_0(t)$ . For full credit, your solutions need to be simplified (and produce the correct behavior).

Any partial work (e.g., state machine, excitation table, K-map, etc.) will be considered and can be used for partial credit.

For your reference, the following table excitation table describes the behavior of a JK flip-flop:

| J(t) | K(t) | Q(t+1)            |
|------|------|-------------------|
| 0    | 0    | Q(t)              |
| 0    | 1    | 0                 |
| 1    | 0    | 1                 |
| 1    | 1    | $\overline{Q(t)}$ |



- 2. (30 pts) The memory chip pictured above can be used to store  $2^k$  64-bit words, or alternatively can be used to store  $2^{k+1}$  32-bit words. It behaves as follows:
  - It takes a 64-bit DATA input, I, a k-bit address input  $A = A_{k-1}A_{k-2}\cdots A_1A_0$ , a 1-bit WRITE input W, and 2-bit selector  $S_1S_0$ , and produces a 64-bit DATA output O,
  - When W = 1, the memory is written to.
  - When  $S_1 = 1$ , the chip reads or writes 64 bits of data from/to address A.
  - When  $S_1 = 0$ , the chip reads or writes 32 bits of data with the following behavior:
    - the address is specified by  $S_0A_{k-1}A_{k-2}\cdots A_1A_0$  (i.e., a k+1-bit address).
    - When writing to memory, data is written from the 32 least significant bits of the input, i.e., the most significant 32 bits are unused for write.
    - When reading from memory, the data is written to the 32 least significant bits of the output, and the 32 most significant bits are all set to 0.

In this problem, you will build this chip from two 32-bit word  $2^k$  address chips (one is pictured below) and basic circuitry (e.g., MUXes, Decoders, AND, OR, NOT gates).



- (a) (10 pts) Let's enumerate the two chips you will use as Chip 0 and Chip 1. Draw circuitry showing what feeds into the DataIn and Addr inputs of these two chips (i.e., in terms of  $S_0, S_1, A$ , and I).
- (b) (10 pts) Give algebraic expressions for  $W_i$ , which will feed into Chip i's W input.
- (c) (10 pts) Draw (in a separate diagram from part a) the circuitry to produce the 64-bit output of the chip being built.

## 3. (30 pts) Consider the following MIPS code:

```
LOOPSTART:

addi $s1, $s1, 4

lw $t0, 0($s1)

beq $t0, $s2, END

j LOOPSTART

END:
```

An address A is initially stored in \$s1, and a data value D is stored in \$s2. The code iterates through memory starting at the address A+4 until it determines the smallest  $i \ge 1$  for which M[A+4i] = D.

You are to design a new MIPS instruction, rpe, for the **single-cycle architecture** that performs this operation. Namely:

- rpe \$reg1, \$reg2 finds the first address beyond the value in \$reg1 for which the value stored in \$reg2 occurs.
- The instruction differs from other MIPS instructions in the single cycle architecture in that it can (and often will) run for multiple clock cycles until the match is found, adding 4 to the value in \$reg1 each cycle.
- when the instruction completes (perhaps after multiple clock cycles), the value the address it found will be stored in \$reg1.
- Instead of the code snippet above, a user could simply use the instruction rpe \$\$1, \$\$2 to obtain a similar result, and in fewer clock cycles.



Use the schematic above to help answer the following questions (note that jump functionality is not included in this diagram, only branch). Also note the minor addition to the MUX feeding into the write register (an obvious hint).

(continued on next page)

(This is a continuation for question 3)

(a) (10 pts) Indicate how the "Control" circuit that parses the instruction into various selectors should behave for rpe. In particular, what are RegDst, MemtoReg, ALUOp, MemWrite, ALUSrc, RegWrite each set to? Note RegDst is now a 2-bit value. For ALUOp, the following table indicates how ALUOp affects the computation of the ALU:

| ALUOp | Operation                                         |
|-------|---------------------------------------------------|
| 00    | add                                               |
| 01    | subtract                                          |
| 10    | (see 6-bit instruction code fed into ALU control) |
| 11    | unused                                            |

- (b) (10 pts) Indicate the bit layout of the instruction. For instance, the six highest order bits (31-26) will be the op-code. How do you use the remaining bits to specify \$reg1, \$reg2, and any other information that might be relevant?
- (c) (10 pts) Assume the "Control" circuit has one additional output, not pictured above: IsRPE, which is set to 1 only when the instruction is rpe. Using this additional control output and an IsEqual circuit that takes two 32-bit inputs and returns 1 when the inputs are equal, show how to use these to appropriately modify the program counter.

4. (15 pts) The following 5 code snippets consist of an add instruction followed by a branch instruction. Normally, when a branch instruction is pulled in during the first (IF) stage, the information needed to determine the outcome of the branch is not available until the branch instruction reaches a later stage, so either stalling or *branch prediction* is applied. However, in some instances, the information that would be needed by the instruction already exists elsewhere in the pipeline, and could conceivably be forwarded to the IF stage and evaluated there. When this is possible, it would allow a determination to be made within the IF stage so that branch prediction is not needed.

Suppose, for instance, you are permitted to use an IsEqual circuit within the IF stage that takes two 32-bit inputs and outputs 1 when the two inputs are equal. This, along with data forwarding and some basic (AND,OR,NOT,MUX) circuitry, could sometimes be used to determine the outcome of the branch before it exited the IF stage.

Which, if any, of the code snippets below, could the branch outcome be determined within the IF stage? Be sure to explain your answer.

```
(a) add $s0,$s1,$s2
beq $s1, $s3, LABEL
```

5. (15 pts) Suppose a second EXE stage is added after the MEM stage, such that the order of stages is IF, ID, EXE, MEM, EXE, WB, and that each EXE stage has its own separate ALU. A MIPS instruction would normally utilize only the first EXE stage and do nothing with the ALU in the second EXE stage, but, in the event that a stall would be required to use the first EXE stage, the instruction could perhaps instead move the instruction through the pipeline, not use the ALU in the first EXE stage and complete its execution with the ALU in the second EXE stage.

For instance, consider the following code snippet:

```
lw $s0, 8($s1)
add $s2, $s0, $s3
```

This code would normally require a stall between the lw and add instructions. However, in the modified pipeline described above, the add could proceed behind the lw, skip the ALU in the first EXE stage and utilize the ALU in the second EXE stage (when the lw instruction is in the WB stage, to perform its necessary computation.

- (a) (5 pts) Suppose the ALU in the second EXE stage is never utilized, such that the stage does not perform any function other than passing the information it receives from the MEM stage to the WB stage, and (when needed) data forwarding to other stages. In other words, compared to the original MIPS 5-stage pipeline, this 6-stage pipeline has a fifth stage that doesn't perform any computation, read, or write to memory or register file. If a given program required N clock cycles to complete in the original 5-stage architecture, how many clock cycles will it require in this revised 6-stage architecture?
- (b) (10 pts) Now suppose that the ALU can be utilized in this new fifth stage of the 6-stage pipeline. While this additional stage alleviates some stalls as shown above, some stalls can still occur. Give an example snippet of code that would still stall in this new architecture. Provide a short explanation (1 or 2 sentences) of why your example snippet must still cause a stall.

You have reached the end of the exam. Have a great summer!