### 3827 OH

Eumin Hong (eh2890)

Columbia University

February 22, 2022

#### Overview

- Announcements
  - Upcoming Assessments
  - Homework 2 Feedback
  - Feedback
- 2 Homework 4 Warmup
  - Problem 1
  - Problem 2
  - Problem 3
- Homework 4 Harder Problems
  - Problem 1

- Problem 2
- Problem 3
- 4 Homework 4 Topics
  - SR Latch
  - D Latch
  - Clocking
  - Flip-Flops
  - Flip-Flop Behavior
  - Flip-Flop Abstraction
  - State Machines
  - FSM to Circuits

### Announcements

### Announcements: Upcoming Assessments

- For HW4, do not hand in "Warmup Problems"
- HW4 is due on Friday 2/25
- HW2 is graded

### Announcements: Homework 2 Feedback



# Announcements: Homework 2 Feedback (cont.)

- Common errors from Homework 2 (cont.):
  - Filling in K-maps:



 I did not comment much on the Pls/EPls part of problem 7
 please look at the solutions for this



### Announcements: Feedback

• Form: https://forms.gle/cnUmKVNYN7WvRbHA6

# Homework 4 Warmup

# Homework 4 Warmup: Problem 1

#### Build

- ullet a T flip-flop out of a D flip-flop and combinational circuitry.
- ullet a D flip-flop out of a T flip-flop and combinational circuitry.

# Homework 4 Warmup: Problem 2

Build a sequential circuit that returns 1 whenever the last 3 inputs (INCLUDING the current input) were identical.



### Homework 4 Warmup: Problem 3

Build a sequential circuit that returns 1 whenever the last 3 inputs (PRIOR to the current input) were identical.

### Homework 4 Harder Problems

February 22, 2022

### Homework 4 Harder Problems: Problem 1

A special flip-flop is formed from three latches, arranged in sequence. The first two latches behave as in a normal flip-flop: the leader latch's enable is attached to the clock, and the followers enable is attached to the complement of the clock. The third latch, which follows the follower, is also attached to the clock. What's different about the outputs of this



### Homework 4 Harder Problems: Problem 2

Design a circuit using JK flip-flops that takes in a binary stream  $B_0B_1B_2B_3\cdots$  and outputs a 1 at time t if the streams received thus far (i.e.,  $B_0B_1\cdots B_{t-1}B_t$ ), when read as an unsigned binary number from low bit to high, is divisible by 3.

The following table depicts a sample input stream and what should be output.

| t            | 0   | 1   | 2         | 3  | 4  | 5  | 6           | 7  | 8  |
|--------------|-----|-----|-----------|----|----|----|-------------|----|----|
| In(t)        | 0   | 0   | (1)       | 1  | 0  | 0  | (1)         | 0  | 0  |
| Val of input | 0   | 0   | 4         | 12 | 12 | 12 | 76          | 76 | 76 |
| Val mod 3    | 0 ( | 0)- | <b>⊸1</b> | 0  | 0  | 0  | <i>-</i> ⊳1 | 1  | 1  |
| Output       | 1   | 1   | 0         | 1  | 1  | 1  | 0           | 0  | 0  |

Juderstant table

3) Truth table

5) (-mep

2) FSM

4) Flip-Plans

6) Bodean expession



# Homework 4 Harder Problems: Problem 2 (cont.)

Hint: The value of the new bit starts as equal to 1 which is  $1 \mod 3$ , then is 2 which is  $2 \mod 3$ , then is 4 which is back to  $1 \mod 3$ , etc.

- Draw the state machine, numbering your states in an "obvious" manner. You may assume that the machine starts in the right state at time t=0.
- $\bigcirc$  Give the algebraic formula (simplified as much as possible) for the J and K inputs of your flip-flops, and also for the output.

#### Homework 4 Harder Problems: Problem 3

Consider a sequential circuit that reads in an input X(t) during clock cycle t. The circuit should look for the sequence 011. Design the sequential circuit (i.e., give simplified algebraic expressions) using D flip-flops for each of the following versions:

- If the second 1 arrives during clock cycle t, then the circuit should output a 1 during clock cycle t, and otherwise outputs a 0.
- If the second 1 arrives during clock cycle t, then the circuit should output a 1 during clock cycle t + 1, and otherwise outputs a 0.
- Suppose the sequence is 111 instead of 011. If at time *t*, the current and two previous inputs were all 1, then a 1 should be output during clock cycle *t*, and otherwise a 0 should be output. Note that multiple consecutive outputs of 1 are possible.

tlip Kups Circuit 3a) cnly red les -> 16 A(t), B(t), X(t) A(t+1), B(t+1), out

Homework 4 Topics

### Homework 4 Topics: SR Latch

- Latches just hold state can be changed by changing the values of the inputs
- SR latch has inputs of "Set" (S) and "Reset" (R)
- SR latch has outputs of Q and  $\overline{Q}$



- For understanding behavior of circuit for given (R, S), think about when NOR operation gives 0
  - Or more generally, passing a constant to a gate can make its output constant as well

### Homework 4 Topics: D Latch

- Basically SR latch with some more circuitry to avoid "illegal" combinations of inputs (e.g. when R=1, S=1 what does the SR latch do? How can it "set" Q=1 and "reset" Q=0 at the same time?)
- D latch has inputs D and C (control, which ensures  $S \neq R$  in the underlying SR latch)
  - D is the value to store/write if C=1
  - C can also be E for enable

### Homework 4 Topics: Clocking

- Clock signal oscillates between
   0 and 1 with a fixed period
  - "Rising edge" of clock signal is the transition from "low" to "high" (i.e.  $0 \rightarrow 1$ )



- Kind of like a metronome, gives the circuit a sense of time on which it can operate
- Why should I care about clock? It determines the rate at which instructions are executed



### Homework 4 Topics: Flip-Flops

- Latches do not support clocking individually
- Connecting latches in series (and ensuring that the clock inputs are complemented or staggered) acts as a flip-flop
- Example of D Flip-Flop:



• Left D latch is updated when CLK=1 (new inputs read to left D latch), right D latch is updated when CLK=0 (load new inputs to right D latch)

### Homework 4 Topics: Flip-Flop Behavior

For the D flip-flop:

$$egin{array}{c|c} D(t) & Q(t+1) \ \hline 0 & 0 \ 1 & 1 \ \end{array}$$

- The input t is time, or more specifically, the tth clock cycle
  - A clock cycle is one period of the clock
- ullet In other words, the input D at clock cycle t becomes the output Q at clock cycle t+1 (the next clock cycle)

# Homework 4 Topics: Flip-Flop Abstraction

The two latch circuit from earlier is abstracted and is a D flip-flop (D since it has the same inputs as a D latch) (left circuit)



- The triangular input (bottom left) is for the clock signal
- How do we initialize the values of a flip-flop?
  - Use set and reset inputs (right circuit), implementation is not necessary to know (we are not really worried about initialization in this course)

### Homework 4 Topics: State Machines

- We will worry about Mealy form output is based on transition and state, rather than just state
- Let the inputs be  $I = I_{n-1}I_{n-2}\cdots I_1I_0$  and the outputs be  $O = O_{m-1}O_{m-2}\cdots O_1O_0$
- Then, for every state in the FSM, there must be  $2^{|I|}$  transitions accounted for, each corresponding to  $I_{n-1}I_{n-2}\cdots I_1I_0/O_{m-1}O_{m-2}\cdots O_1O_0$  (but replace with 0s and 1s, so something like  $01\cdots 00/11\cdots 10$ )
  - Why  $2^{|I|}$ ? Because every combination of inputs must appear exactly once for each state since we will deal with deterministic FSMs

# Homework 4 Topics: State Machines (cont.)



### Homework 4 Topics: FSM to Circuits

- High-level approach to go from problem to circuit
  - FSM
  - 2 Truth table in terms of just current state bits and next state bits
  - **3** Add columns for flip-flops to go from state bit A(t) to next state bit A(t+1)
  - Oerive K-maps for each output (overall output and flip-flop inputs)
  - Boolean expression
  - Circuit
- Choice of flip-flop
  - D flip-flops results in fewer outputs/K-maps
  - JK flip-flops results in simpler expressions
  - You will be told which flip-flop to use