

### **PCI Express Endpoint** Block Plus Core v1.2

**DS551 February 15, 2007** 

**Product Specification** 

### Introduction

The LogiCORETM PCI Express® Endpoint Block Plus core is a high-bandwidth, scalable, and reliable serial interconnect building block for use with Virtex-5<sup>TM</sup> LXT FPGA devices. The PCI Express (PCIe®) Block Plus solution supports 1-lane, 4-lane, and 8-lane configurations, all of which are protocol-compliant and electrically compatible with the PCI Express Base Specification v1.1.

PCI Express offers a serial architecture that alleviates many of the limitations of parallel bus architectures by using clock data recovery (CDR) and differential signaling. Using CDR (as opposed to source synchronous clocking) lowers pin count, enables superior frequency scalability, and makes data synchronization easier. The layered architecture of PCI Express provides for future attachment to copper, optical, or emerging physical signaling media. PCI Express technology is backwardscompatible to the existing PCI software model and has been adopted by the PCI-SIG as the next generation PCI.

With higher bandwidth per pin, low overhead, low latency, reduced signal integrity issues, and CDR architecture, PCI Express cores set the industry standard for a high-performance, cost-efficient third-generation I/O solution.

The PCI Express cores are compatible with industrystandard application form factors such as the PCI Express Card Electromechanical (CEM) v1.1 and the PCI Industrial Computer Manufacturers Group (PICMG) 3.4 specifications.

The PCIe Block Plus solutions are defined in the following table.

| Product              | FPGA Support | Data Path<br>Width |
|----------------------|--------------|--------------------|
| PCIe 1-lane Endpoint |              | 64                 |
| PCIe 4-lane Endpoint | Virtex-5 LXT | 64                 |
| PCIe 8-lane Endpoint |              | 64                 |

|                                                                   | L              | ogiCORE F                                                                                          | acts                 |                                                               |                            |
|-------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------|----------------------------|
|                                                                   |                | Core Speci                                                                                         | fics                 |                                                               |                            |
| Supported<br>Device<br>Families                                   |                |                                                                                                    |                      | Vir                                                           | tex-5 LXT <sup>1</sup>     |
| Minimum                                                           | PCIe 1 Lane    | e Endpoint                                                                                         |                      |                                                               |                            |
| Device                                                            | PCIe 4 Lane    | e Endpoint                                                                                         |                      | XC                                                            | 5VLX30T-1                  |
| Requirement                                                       | PCIe 8 Lane    | e Endpoint                                                                                         |                      |                                                               |                            |
|                                                                   | Pro            | oduct                                                                                              | I/O <sup>2</sup>     | LUT                                                           | FF                         |
|                                                                   | PCIe 1 Lane    | e Endpoint                                                                                         | 1 <sup>3</sup>       | 2100                                                          | 2250                       |
|                                                                   | PCIe 4 Lane    | e Endpoint                                                                                         | 4                    | 2100                                                          | 2250                       |
|                                                                   | PCIe 8 Lane    | e Endpoint                                                                                         | 8                    | 2100                                                          | 2250                       |
| Resources<br>Used                                                 |                |                                                                                                    | Block<br>RAM         | CMPS <sup>4</sup> #<br>Tx<br>Buffers                          | CMPS                       |
|                                                                   | PCIe 1 Lane    | e Endpoint                                                                                         |                      |                                                               |                            |
|                                                                   | PCIe 4 Lane    |                                                                                                    | 6                    | 14 <sup>5</sup>                                               | 512                        |
|                                                                   | PCIe 8 Lane    | e Endpoint                                                                                         |                      |                                                               |                            |
| Special Featur                                                    | es             | RocketlO™ GTP Transceivers<br>Virtex-5 PCI Express Endpoint Block<br>Phased Lock Loop<br>block RAM |                      |                                                               |                            |
|                                                                   |                | Provided with                                                                                      | Core                 |                                                               |                            |
| Documentation                                                     | 1              |                                                                                                    |                      | Product Sp<br>Getting Sta<br>U<br>Instantiation               | rted Guide<br>Jser Guide   |
| Design Files                                                      |                | Verilo<br>Xilinx G                                                                                 | eneric Net<br>Verilo | HDL Simulati<br>list Format (r<br>og Example i<br>erilog Exam | ngo netlist)<br>Test Bench |
| Constraints File                                                  | е              |                                                                                                    | User                 | Constraints                                                   | File (UCF)                 |
|                                                                   |                | esign Tool Su                                                                                      | pport                |                                                               |                            |
| HDL Synthesis Tool (Verilog only) Synplicity Synplify, Xilinx XST |                |                                                                                                    |                      |                                                               |                            |
| Xilinx Implementation Xilinx ISE™ v9.1i Tools                     |                |                                                                                                    |                      |                                                               |                            |
| Verification Too                                                  | ols            |                                                                                                    |                      | e™ IUS, Syndor Graphics N                                     |                            |
| D 11 11 12                                                        |                | Support                                                                                            |                      |                                                               |                            |
| Provided by Xi                                                    | IINX, INC. @ W | ww.xiiinx.com                                                                                      | vsupport             |                                                               |                            |

- 1. Virtex-5 solutions require the latest silicon stepping and are pending hardware validation.
- 2. RocketIO GTP Transceiver.
- 3. In Virtex-5 devices, the 1-lane Endpoint core uses 1 GTP tile (2 RocketIO GTPs).
- Capability Maximum Payload Size (CMPS).
- 5. Supports 14 TLPs at CMPS (512 bytes payload): 8 Non-posted, 3 Posted 3 Completion
  - Supports 22 TLPs at 256 bytes payload: 8 Non-posted, 7 Posted, 7 Completion.
  - Supports 24 TLPs at 128 bytes payload or less: 8 Non-posted, 8 Posted, 8 Completion.

© 2007 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, and other designated brands included herein are trademarks of Xilinx, Inc. All other trademarks are the property of their respective owners. Xilinx is providing this design, code, or information "as is." By providing the design, code, or information as one possible implementation of this feature, application, or standard, Xilinx makes no representation that this implementation is free from any claims of infringement. You are responsible for obtaining any rights you may require for your implementation. Xilinx expressly disclaims any warranty whatsoever with respect to the adequacy of the implementation, including but not limited to any warranties or representations that this implementation is free from claims of infringement and any implied warranties of merchantability or fitness for a particular purpose



### **Features**

- High-performance, highly flexible, scalable, and reliable, general purpose I/O core
  - Compliant with the PCI Express Base Specification v1.1
  - Compatible with conventional PCI software model
- Incorporates Xilinx Smart-IP™ technology to guarantee critical timing
- Uses Virtex-5 GTP transceivers
  - 2.5 Gbps line speed
  - Supports 1-lane, 4-lane, and 8-lane operation
  - Elastic buffers and clock compensation
  - Automatic clock data recovery
- 8b/10b encode and decode
- Standardized user interface
  - Easy-to-use packet-based protocol
  - Full-duplex communication
  - Back-to-back transactions enable greater link bandwidth utilization
  - Supports flow control of data and discontinuation of an in-process transaction in transmit direction
  - Supports flow control of data in receive direction
- Supports removal of corrupted packets for error detection and recovery
- Compliant with PCI/PCI-Express power management functions
- Supports a maximum transaction payload of up to 512 bytes
- Bandwidth scalability with interconnect width
- Fully compliant with PCI Express transaction ordering rules

# **Applications**

The PCI Express Endpoint core architecture enables a broad range of computing and communications target applications, emphasizing performance, cost, scalability, feature extensibility and mission-critical reliability. Typical applications include

- Data communications networks
- Telecommunications networks
- Broadband wired and wireless applications
- Cross-connects
- Network interface cards
- Chip-to-chip and backplane interconnect
- Crossbar switches
- Wireless base stations



### **Functional Description**

The PCIe Block Plus core internally instances the Virtex-5 PCI Express Block. For information about the internal architecture of the PCI Express Block, see the <u>PCI Express Endpoint Block User Guide</u> (UG 197). Figure 1 illustrates the interfaces to the PCIe Block Plus core.

- System interface (SYS)
- PCI Express interface (PCI EXP)
- Configuration interface (CFG)
- Transaction interface (TRN)



Figure 1: PCI Express Endpoint Block Plus Top-level Functional Blocks and Interfaces

### **Protocol Layers**

The PCI Express Block follows the PCI Express Base Specification layering model which consists of the Physical, Data Link, and Transaction Layers. The protocol uses packets to exchange information between layers. Packets are formed in the Transaction and Data Link Layers to carry information from the transmitting component to the receiving component. Necessary information is added to the packet being transmitted, which is required to handle the packet at specific layers.

At the receiving end, each layer of the receiving element processes the incoming packet, strips the relevant information and forwards the packet to the next layer. As a result, the received packets are transformed from their Physical Layer representation to their Data Link Layer representation and Transaction Layer representation.

The functions of the protocol layers include

- Generating and processing of TLPs
- Flow-control management
- Initialization and power management functions
- Data protection
- Error checking and retry functions
- · Physical link interface initialization



- · Maintenance and status tracking
- Serialization, de-serialization and other circuitry for interface operation

Each of the protocol layers are defined in the sections that follow.

### **Physical Layer**

The Physical Layer exchanges information with the Data Link Layer in an implementation-specific format. This layer is responsible for converting information received from the Data Link Layer into an appropriate serialized format and transmitting it across the PCI Express Link at a frequency and width compatible with the remote device.

#### **Data Link Layer**

The Data Link Layer acts as an intermediate stage between the Transaction Layer and the Physical Layer. Its primary responsibility is to provide a reliable mechanism for the exchange of Transaction Layer Packets (TLPs) between the two Components on a Link.

Services provided by the Data Link Layer include data exchange (TLPs), error detection and recovery, initialization services and the generation and consumption of Data Link Layer Packets (DLLPs). DLLPs are the mechanism used to transfer information between Data Link Layers of two directly connected components on the Link. DLLPs are used for conveying information such as Flow Control and TLP acknowledgments.

### **Transaction Layer**

The upper layer of the PCI Express architecture is the Transaction Layer. The primary function of the Transaction Layer is the assembly and disassembly of Transaction Layer Packets (TLPs). Packets are formed in the Transaction and Data Link Layers to carry the information from the transmitting component to the receiving component. TLPs are used to communicate transactions, such as read and write, as well as certain types of events. To maximize the efficiency of communication between devices, the Transaction Layer implements a pipelined, full split-transaction protocol and manages credit-based flow control of TLPs.

#### **Configuration Management**

The Configuration Management Layer supports generation and reception of System Management Messages by communicating with the other layers and the user application. This layer contains the device configuration space and other system functions. The Configuration layer implements PCI/PCI-Express power management capabilities, and facilitates exchange of power management messages, including support for PME event generation. Also implemented are user-triggered error message generation, and user-read access to the device configuration space.



### **PCI Express Configuration Space**

This block provides a standard Type 0 configuration space for a PCIe Block Plus core. The configuration space consists of a Type 0 configuration space header and extended capabilities. Four extended capabilities are provided in the interface:

- Express capability structure
- Power management capability structure
- Message signaled interrupt capability structure
- Device serial number extended capability structure

These capabilities, together with the standard Type 0 header, support software driven *Plug and Play* initialization and configuration as shown in Table 1.



Table 1: PCI Express Configuration Space Header

| 31       | 16                                                       | 15                                |                     | 0         |
|----------|----------------------------------------------------------|-----------------------------------|---------------------|-----------|
| Devi     | Device ID                                                |                                   | lor ID              | 000h      |
| Status   |                                                          | Comi                              | mand                | 004h      |
|          | Class Code                                               |                                   | Rev ID              | 008h      |
| BIST     | Header                                                   | Lat Timer                         | Cache Ln            | 00Ch      |
|          | Base Addres                                              | ss Register 0                     |                     | 010h      |
|          | Base Addres                                              | ss Register 1                     |                     | 014h      |
|          | Base Addres                                              | ss Register 2                     |                     | 018h      |
|          | Base Addres                                              | ss Register 3                     |                     | 01Ch      |
|          | Base Addres                                              | ss Register 4                     |                     | 020h      |
|          | Base Addres                                              | ss Register 5                     |                     | 024h      |
|          | Cardbus C                                                | CIS Pointer                       |                     | 028h      |
| Subsys   | stem ID                                                  | Subsystem                         | Vendor ID           | 02Ch      |
|          | Expansion ROM                                            | л<br>И Base Address               |                     | 030h      |
|          | Reserved                                                 |                                   | CapPtr              | 034h      |
|          | Rese                                                     | erved                             |                     | 038h      |
| Max Lat  | Min Gnt                                                  | Intr Pin                          | Intr Line           | 03Ch      |
| PM Ca    | ıpability                                                | NxtCap                            | РМ Сар              | 040h      |
| Data     | BSE                                                      | PMC                               | CSR                 | 044h      |
| MSLC     | Control                                                  | NxtCap                            | MSI Cap             | 048h      |
|          | Message Add                                              | dress (Lower)                     |                     | 04Ch      |
|          | Message Add                                              | dress (Upper)                     |                     | 050h      |
| Rese     | Reserved                                                 |                                   | ge Data             | 054h      |
|          | Reserved Legacy (                                        | Configuration Space<br>k00000000) |                     | 058h-05Ch |
| PE Ca    | pability                                                 | NxtCap                            | PE Cap              | 060h      |
|          | PCI Express De                                           | vice Capabilities                 |                     | 064h      |
| Device   | Status                                                   | Device                            | Control             | 068h      |
|          | PCI Express L                                            | I<br>ink Capabilities             |                     | 06Ch      |
| Link \$  | Link Status                                              |                                   | Link Control        |           |
|          | Reserved Legacy Configuration Space (Returns 0x00000000) |                                   |                     | 074h-0FFh |
| Next Cap | Next Cap Cap. Ver.                                       |                                   | PCI Exp. Capability |           |
|          | PCI Express Device Serial Number (1st)                   |                                   |                     | 104h      |
|          | PCI Express Device Serial Number (2nd)                   |                                   |                     | 108h      |
|          |                                                          | Configuration Space (00000000)    |                     | 10Ch-FFFh |



### **Endpoint Interfaces**

The PCIe Block Plus core includes top-level signal interfaces that have sub-groups for the receive direction, transmit direction, and the signals common to both directions.

### System Interface

Table 2 defines the system interface (SYS) signals. The system reset (sys\_reset\_n) signal is an asynchronous input (active low). The assertion of this signal causes a hard reset of the entire endpoint, including the multi-gigabit transceiver. In the CEM add-in card form factor, the PERST# signal should be connected to the sys\_reset\_n signal. For form factors where no sideband reset is available, it must be generated locally.

The system clock signal (sys\_clk) is used to clock the entire endpoint, including the multi-gigabit transceiver. The system clock is used to clock logic that coordinates the hardware reset process. This clock must be a free-running clock that is not a DCM output. See the "Digital Design Considerations" chapter of the <u>Virtex-5 GTP Transceiver User Guide</u> (UG196) for more information. Additional information about core clocking considerations can be found in <u>Answer Record 18329</u>.

Table 2: System Interface Signals

| Name        | Direction | Description                                                                                                                                   |                                                                        |  |  |
|-------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--|--|
| sys_reset_n | Input     | System Reset: An asynchronous input (active low) signal reset from the root complex/system that places the endpoint in a known initial state. |                                                                        |  |  |
|             |           | Reference Clock: The reference                                                                                                                | he reference clock for the PCIe Block Plus solutions.  Reference Clock |  |  |
| sys_clk     | Input     | PCIe 1 Lane Endpoint<br>PCIe 4 Lane Endpoint<br>PCIe 8 Lane Endpoint                                                                          | 100 or 250 MHz<br>100 or 250 MHz<br>100 or 250 MHz                     |  |  |

### **PCI Express Interface**

The PCI Express interface consists of differential transmit and receive pairs organized in multiple lanes. A PCI Express lane consists of a pair of transmit differential signals (pci\_exp\_txp, pci\_exp\_txn) and a pair of receive differential signals (pci\_exp\_rxp, pci\_exp\_rxn). The 1-lane endpoint core supports only lane 0, the 4-lane endpoint core supports lanes 0-3, and the 8-lane endpoint core supports lanes 0-7. Transmit and receive signals of the PCI\_EXP interface signals for 1- and 4-lane endpoint cores are described in Tables 3 and 4, respectively. Table 5 shows the PCI Express signals for the 8-lane endpoint core.

Table 3: PCI Express Interface Signals for the 1-lane Endpoint Core

| Lane<br>Number | Name         | Direction | Description                                                     |
|----------------|--------------|-----------|-----------------------------------------------------------------|
| 0              | pci_exp_txp0 | Output    | PCI Express Transmit Positive: Serial Differential Output 0 (+) |
| 0              | pci_exp_txn0 | Output    | PCI Express Transmit Negative: Serial Differential Output 0 (–) |
| 0              | pci_exp_rxp0 | Input     | PCI Express Receive Positive: Serial Differential Input 0 (+)   |
| 0              | pci_exp_rxn0 | Input     | PCI Express Receive Negative: Serial Differential Input 0 (–)   |



Table 4: PCI Express Interface Signals for the 4-lane Endpoint Core

| Lane<br>Number | Name         | Direction | Description                                                     |
|----------------|--------------|-----------|-----------------------------------------------------------------|
| 0              | pci_exp_txp0 | Output    | PCI Express Transmit Positive: Serial Differential Output 0 (+) |
| 0              | pci_exp_txn0 | Output    | PCI Express Transmit Negative: Serial Differential Output 0 (–) |
| 0              | pci_exp_rxp0 | Input     | PCI Express Receive Positive: Serial Differential Input 0 (+)   |
| 0              | pci_exp_rxn0 | Input     | PCI Express Receive Negative: Serial Differential Input 0 (–)   |
| 1              | pci_exp_txp1 | Output    | PCI Express Transmit Positive: Serial Differential Output 1 (+) |
| 1              | pci_exp_txn1 | Output    | PCI Express Transmit Negative: Serial Differential Output 1 (-) |
| 1              | pci_exp_rxp1 | Input     | PCI Express Receive Positive: Serial Differential Input 1 (+)   |
| 1              | pci_exp_rxn1 | Input     | PCI Express Receive Negative: Serial Differential Input 1 (–)   |
| 2              | pci_exp_txp2 | Output    | PCI Express Transmit Positive: Serial Differential Output 2 (+) |
| 2              | pci_exp_txn2 | Output    | PCI Express Transmit Negative: Serial Differential Output 2 (–) |
| 2              | pci_exp_rxp2 | Input     | PCI Express Receive Positive: Serial Differential Input 2 (+)   |
| 2              | pci_exp_rxn2 | Input     | PCI Express Receive Negative: Serial Differential Input 2 (-)   |
| 3              | pci_exp_txp3 | Output    | PCI Express Transmit Positive: Serial Differential Output 3 (+) |
| 3              | pci_exp_txn3 | Output    | PCI Express Transmit Negative: Serial Differential Output 3 (–) |
| 3              | pci_exp_rxp3 | Input     | PCI Express Receive Positive: Serial Differential Input 3 (+)   |
| 3              | pci_exp_rxn3 | Input     | PCI Express Receive Negative: Serial Differential Input 3 (–)   |



Table 5: PCI Express Interface Signals for the 8-lane Endpoint Core

| Lane<br>Number | Name         | Direction | Description                                                     |
|----------------|--------------|-----------|-----------------------------------------------------------------|
| 0              | pci_exp_txp0 | Output    | PCI Express Transmit Positive: Serial Differential Output 0 (+) |
| 0              | pci_exp_txn0 | Output    | PCI Express Transmit Negative: Serial Differential Output 0 (-) |
| 0              | pci_exp_rxp0 | Input     | PCI Express Receive Positive: Serial Differential Input 0 (+)   |
| 0              | pci_exp_rxn0 | Input     | PCI Express Receive Negative: Serial Differential Input 0 (-)   |
| 1              | pci_exp_txp1 | Output    | PCI Express Transmit Positive: Serial Differential Output 1 (+) |
| 1              | pci_exp_txn1 | Output    | PCI Express Transmit Negative: Serial Differential Output 1 (-) |
| 1              | pci_exp_rxp1 | Input     | PCI Express Receive Positive: Serial Differential Input 1 (+)   |
| 1              | pci_exp_rxn1 | Input     | PCI Express Receive Negative: Serial Differential Input 1 (-)   |
| 2              | pci_exp_txp2 | Output    | PCI Express Transmit Positive: Serial Differential Output 2 (+) |
| 2              | pci_exp_txn2 | Output    | PCI Express Transmit Negative: Serial Differential Output 2 (-) |
| 2              | pci_exp_rxp2 | Input     | PCI Express Receive Positive: Serial Differential Input 2 (+)   |
| 2              | pci_exp_rxn2 | Input     | PCI Express Receive Negative: Serial Differential Input 2 (-)   |
| 3              | pci_exp_txp3 | Output    | PCI Express Transmit Positive: Serial Differential Output 3 (+) |
| 3              | pci_exp_txn3 | Output    | PCI Express Transmit Negative: Serial Differential Output 3 (-) |
| 3              | pci_exp_rxp3 | Input     | PCI Express Receive Positive: Serial Differential Input 3 (+)   |
| 3              | pci_exp_rxn3 | Input     | PCI Express Receive Negative: Serial Differential Input 3 (-)   |
| 4              | pci_exp_txp4 | Output    | PCI Express Transmit Positive: Serial Differential Output 4 (+) |
| 4              | pci_exp_txn4 | Output    | PCI Express Transmit Negative: Serial Differential Output 4 (-) |
| 4              | pci_exp_rxp4 | Input     | PCI Express Receive Positive: Serial Differential Input 4 (+)   |
| 4              | pci_exp_rxn4 | Input     | PCI Express Receive Negative: Serial Differential Input 4 (-)   |
| 5              | pci_exp_txp5 | Output    | PCI Express Transmit Positive: Serial Differential Output 5 (+) |
| 5              | pci_exp_txn5 | Output    | PCI Express Transmit Negative: Serial Differential Output 5 (-) |
| 5              | pci_exp_rxp5 | Input     | PCI Express Receive Positive: Serial Differential Input 5 (+)   |
| 5              | pci_exp_rxn5 | Input     | PCI Express Receive Negative: Serial Differential Input 5 (–)   |
| 6              | pci_exp_txp6 | Output    | PCI Express Transmit Positive: Serial Differential Output 6 (+) |
| 6              | pci_exp_txn6 | Output    | PCI Express Transmit Negative: Serial Differential Output 6 (-) |
| 6              | pci_exp_rxp6 | Input     | PCI Express Receive Positive: Serial Differential Input 6 (+)   |
| 6              | pci_exp_rxn6 | Input     | PCI Express Receive Negative: Serial Differential Input 6 (–)   |
| 7              | pci_exp_txp7 | Output    | PCI Express Transmit Positive: Serial Differential Output 7 (+) |
| 7              | pci_exp_txn7 | Output    | PCI Express Transmit Negative: Serial Differential Output 7 (-) |
| 7              | pci_exp_rxp7 | Input     | PCI Express Receive Positive: Serial Differential Input 7 (+)   |
| 7              | pci_exp_rxn7 | Input     | PCI Express Receive Negative: Serial Differential Input 7 (-)   |



## **Configuration Interface**

The configuration interface (CFG) provides a mechanism for the user design to inspect the state of the PCI Express Endpoint configuration space. The user provides a 10-bit configuration address which selects one of the 1024 configuration space double word (DWORD) registers. The Endpoint will return the state of the selected register over the 32-bit data output port. Table 6 describes the configuration interface signals.

Table 6: Configuration Interface Signals

| Name                | Direction | Description                                                                                                                                                                                                                                                                                                                                                                        |
|---------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| cfg_do[31:0]        | Output    | Configuration Data Out: A 32-bit data output port used to obtain read data from the configuration space inside the PCIe endpoint.                                                                                                                                                                                                                                                  |
| cfg_rd_wr_done_n    | Output    | Configuration Read Write Done: Active low. The read-write done signal indicates a successful completion of the user configuration register access operation.  For a user configuration register read operation, the signal validates the cfg_do[31:0] data-bus value.  Currently, writes to the configuration space through the configuration port are not supported. <sup>1</sup> |
| cfg_di[31:0]        | Input     | <b>Configuration Data In</b> : 32-bit data input port used to provide write data to the configuration space inside the core. Not supported. <sup>1</sup>                                                                                                                                                                                                                           |
| cfg_dwaddr[9:0]     | Input     | Configuration DWORD Address: A 10-bit address input port used to provide a configuration register DWORD address during configuration register accesses.                                                                                                                                                                                                                            |
| cfg_wr_en_n         | Input     | <b>Configuration Write Enable</b> : Active-low write-enable for configuration register access. Not supported. <sup>1</sup>                                                                                                                                                                                                                                                         |
| cfg_rd_en_n         | Input     | <b>Configuration Read Enable</b> : Active low, read-enable for configuration register access.                                                                                                                                                                                                                                                                                      |
| cfg_interrupt_n     | Input     | Configuration Interrupt: Active-low interrupt-request signal. The User Application may assert this to cause appropriate interrupt messages to be transmitted by the core.                                                                                                                                                                                                          |
| cfg_interrupt_rdy_n | Output    | <b>Configuration Interrupt Ready:</b> Active-low interrupt grant signal. Assertion on this signal indicates that the core has successfully transmitted the appropriate interrupt message.                                                                                                                                                                                          |
| cfg_to_turnoff_n    | Output    | Configuration To Turnoff: Notifies the user that a PME_TURN_Off message has been received and the main power will soon be removed.                                                                                                                                                                                                                                                 |
| cfg_byte_en_n[3:0]  | Input     | <b>Configuration Byte Enable</b> : Active-low byte enables for configuration register access signal. Not supported. <sup>1</sup>                                                                                                                                                                                                                                                   |

10



Table 6: Configuration Interface Signals (Continued)

| Name                       | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| cfg_bus_number[7:0]        | Output    | Configuration Bus Number: This output provides the assigned bus number for the device. The User Application must use this information in the Bus Number field of outgoing TLP requests. Default value after reset is 00h. Refreshed whenever a Type 0 Configuration packet is received.                                                                                                                                                         |
| cfg_device_number[4:0]     | Output    | Configuration Device Number: This output provides the assigned device number for the device. The User Application must use this information in the Device Number field of outgoing TLP requests. Default value after reset is 00000b. Refreshed whenever a Type 0 Configuration packet is received.                                                                                                                                             |
| cfg_function_number[2:0]   | Output    | Configuration Function Number: Provides the function number for the device. The User Application must use this information in the Function Number field of outgoing TLP request. Function number is hard-wired to 000b.                                                                                                                                                                                                                         |
| cfg_status[15:0]           | Output    | Configuration Status: Status register from the Configuration Space Header.                                                                                                                                                                                                                                                                                                                                                                      |
| cfg_command[15:0]          | Output    | Configuration Command: Command register from the Configuration Space Header.                                                                                                                                                                                                                                                                                                                                                                    |
| cfg_dstatus[15:0]          | Output    | Configuration Device Status: Device status register from the PCI Express Extended Capability Structure.                                                                                                                                                                                                                                                                                                                                         |
| cfg_dcommand[15:0]         | Output    | Configuration Device Command: Device control register from the PCI Express Extended Capability Structure.                                                                                                                                                                                                                                                                                                                                       |
| cfg_lstatus[15:0]          | Output    | Configuration Link Status: Link status register from the PCI Express Extended Capability Structure.                                                                                                                                                                                                                                                                                                                                             |
| cfg_lcommand[15:0]         | Output    | <b>Configuration Link Command</b> : Link control register from the PCI Express Extended Capability Structure.                                                                                                                                                                                                                                                                                                                                   |
| cfg_pm_wake_n              | Input     | Configuration Power Management Wake: A one-clock cycle active low assertion signals the core to generate and send a Power Management Wake Event (PM_PME) Message TLP to the upstream link partner.  Note: The user is required to assert this input only under stable link conditions as reported on the cfg_pcie_link_state[2:0]. Assertion of this signal when the PCIe link is in transition results in incorrect behavior on the PCIe link. |
| cfg_pcie_link_state_n[2:0] | Output    | PCI Express Link State: This one-hot encoded bus reports the PCIe Link State Information to the user.  110b - PCI Express Link State is "L0"  101b - PCI Express Link State is "L0s"  011b - PCI Express Link State is "L1"  111b - PCI Express Link State is "in transition"                                                                                                                                                                   |



Table 6: Configuration Interface Signals (Continued)

| Name              | Direction | Description                                                                                                                                                                                                                            |
|-------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| cfg_trn_pending_n | Input     | User Transaction Pending: If asserted, sets the Transactions Pending bit in the Device Status Register.  Note: The user is required to assert this input if the User Application has not received a completion to an upstream request. |
| cfg_dsn[63:0]     | Input     | Configuration Device Serial Number: Serial Number Register fields of the PCI Express Device Serial Number extended capability.                                                                                                         |

Writing to the configuration space through the user configuration port is not supported at this time. These ports are on the Endpoint core to allow for future feature enhancement.



### **Transaction Interface**

The Transaction interface (TRN) provides a mechanism for the user design to generate and consume TLPs. The signal names and signal descriptions, as well as the clock cycles and event descriptions for both interfaces, are shown in Tables 7 through 11, and in Figures 2 and 3.

#### **Transmit TRN Interface**

Table 7 defines the Transmit (Tx) interface signals.

**Table 7: Transaction Transmit Interface Signals** 

| Name                 | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| trn_tsof_n           | Input     | <b>Transmit Start-of-Frame</b> (SOF): Active low. Signals the start of a packet.                                                                                                                                                                                                                                                                                                                                                                 |
| trn_teof_n           | Input     | <b>Transmit End-of-Frame</b> (EOF): Active low. Signals the end of a packet.                                                                                                                                                                                                                                                                                                                                                                     |
| trn_td[63:0]         | Input     | Transmit Data: Packet data to be transmitted.                                                                                                                                                                                                                                                                                                                                                                                                    |
| trn_trem_n[7:0]      | Input     | Transmit Data Remainder: Valid only if both trn_teof_n, trn_tsrc_rdy_n, and trn_tdst_rdy_n are asserted. Legal values are: 0000_0000b = packet data on all of trn_td[63:0]; 0000_1111b = packet data only on trn_td[63:32].                                                                                                                                                                                                                      |
| trn_tsrc_rdy_n       | Input     | <b>Transmit Source Ready</b> : Active low. Indicates that the User Application is presenting valid data on trn_td[63:0].                                                                                                                                                                                                                                                                                                                         |
| trn_tdst_rdy_n       | Output    | <b>Transmit Destination Ready</b> : Active low. Indicates that the core is ready to accept data on trn_td[63:0]. The simultaneous assertion of trn_tsrc_rdy_n and trn_tdst_rdy_n marks the successful transfer of one data beat on trn_td[63:0].                                                                                                                                                                                                 |
| trn_tsrc_dsc_n       | Input     | Transmit Source Discontinue: May be asserted any time starting on the first cycle after SOF to EOF, inclusive.                                                                                                                                                                                                                                                                                                                                   |
| trn_tdst_dsc_n       | Output    | <b>Transmit Destination Discontinue</b> : Active low. Indicates that the core is aborting the current packet. Asserted when the physical link is going into reset.                                                                                                                                                                                                                                                                               |
| trn_tbuf_av<br>[2:0] | Output    | Transmit Buffers Available: Indicates transmit buffer availability in the core. Each bit of trn_tbuf_av corresponds to one of the following credit queues:  • trn_tbuf_av[0] => Non Posted Queue  • trn_tbuf_av[1] => Posted Queue  • trn_tbuf_av[2] => Completion Queue  A value of 1 indicates that the core can accept at least 1 TLP of that particular credit class. A value of 0 indicates no buffer availability in the particular queue. |



Figure 2 illustrates the transfer on the TRN interface of two TLPs to be transmitted on the PCI Express link. Every valid transfer can be up to a Quad Word (QWORD) of data.



Figure 2: Tx TRN Interface (64-bit Transaction Interface)

Table 8 defines and describes the Transmit Path Clock Cycle signals.

Table 8: Transmit Path Clock Cycle Signals

| Clock Cycle | Event Description                                                                                                                                                                                                                                  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | The PCI Express core signals that it can accept the transfer of a TLP, with the assertion of trn_tdst_rdy_n.                                                                                                                                       |
| 2           | The user application initiates the transfer with the assertion of trn_tsrc_rdy_n and trn_tsof_n. The combined assertion of trn_tsrc_rdy_n and trn_tdst_rdy_n marks a data transfer. Frame A QWORD 0 is transferred in conjunction with trn_tsof_n. |
| 3           | Frame A QWORD D1 is transferred.                                                                                                                                                                                                                   |
| 4           | Frame A QWORD D2 is transferred.                                                                                                                                                                                                                   |
| 5           | Frame A QWORD D3 is transferred. The trn_trem_n[7:0] bus specifies that all 8 bytes are valid on the last QWORD.                                                                                                                                   |
| 6           | Frame B QWORD D0 is transferred.                                                                                                                                                                                                                   |
| 7           | Frame B QWORD D1 is transferred. The trn_trem_n[7:0] bus specifies that only 4 bytes are valid (trn_td[63:32]) on the last QWORD.                                                                                                                  |
| 8           | Note that trn_tdst_rdy_n remains asserted to offer the user application the option to start the transmission of the next TLP.                                                                                                                      |



### **Receive TRN Interface**

Table 9 defines the Receive (Rx) interface signals.

Table 9: Transaction Receive Interface Signals

| Name                 | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| trn_rsof_n           | Output    | Receive Start-of-Frame (SOF): Active low. Signals the start of a packet.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| trn_reof_n           | Output    | Receive End-of-Frame (EOF): Active low. Signals the end of a packet.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| trn_rd[63:0]         | Output    | Receive Data: Packet data being received.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| trn_rrem_n[7:0]      | Output    | Receive Data Remainder: Valid only if all of the following signals are asserted: trn_reof_n, trn_rsrc_rdy_n, and trn_rdst_rdy_n. Legal values are: 0000_0000b = packet data on all of trn_rd[63:0]; 0000_1111b = packet data only on trn_rd[63:32].                                                                                                                                                                                                                                                             |
| trn_rerrfwd_n        | Output    | Receive Error Forward: Active low. Marks the packet in progress as error poisoned. Asserted by the core for the entire length of the packet.                                                                                                                                                                                                                                                                                                                                                                    |
| trn_rsrc_rdy_n       | Output    | Receive Source Ready: Active low. Indicates the core is presenting valid data on trn_rd[63:0].                                                                                                                                                                                                                                                                                                                                                                                                                  |
| trn_rdst_rdy_n       | Input     | Receive Destination Ready: Active low. Indicates the User Application is ready to accept data on trn_rd[63:0]. The simultaneous assertion of trn_rsrc_rdy_n and trn_rdst_rdy_n marks the successful transfer of one data beat on trn_td[63:0].                                                                                                                                                                                                                                                                  |
| trn_rsrc_dsc_n       | Output    | Receive Source Discontinue: Active low. Indicates the core is aborting the current packet. Asserted when the physical link is going into reset.                                                                                                                                                                                                                                                                                                                                                                 |
| trn_rnp_ok_n         | Input     | Receive Non-Posted OK: Active low. The User Application asserts trn_rnp_ok_n when it is ready to accept a Non-Posted Request packet, allowing Posted and Completion packets to bypass Non-Posted packets in the inbound queue, if necessitated by the User Application.  When the User Application approaches a state where it is unable to service Non-Posted Requests, it must deassert trn_rnp_ok_n one clock cycle before the core presents EOF of the last Non-Posted TLP the User Application can accept. |
| trn_rcpl_streaming_n | Input     | Receive Completion Streaming: Active low. Asserted to enable Upstream Memory Read transmission without the need for throttling.                                                                                                                                                                                                                                                                                                                                                                                 |



Table 9: Transaction Receive Interface Signals (Continued)

| Name                              | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| trn_rbar_hit_n[6:0]               | Output    | Receive BAR Hit: Active low. Indicates BAR(s) targeted by the current receive transaction.  trn_rbar_hit_n[0] => BAR0  trn_rbar_hit_n[1] => BAR1  trn_rbar_hit_n[2] => BAR2  trn_rbar_hit_n[3] => BAR3  trn_rbar_hit_n[4] => BAR4  trn_rbar_hit_n[5] => BAR5  trn_rbar_hit_n[6] => Expansion ROM Address  Note that if two BARs are configured into a single 64-bit address, both corresponding trn_rbar_hit_n bits are asserted. |
| trn_rfc_ph_av[7:0] <sup>1</sup>   | Output    | Receive Posted Header Flow Control Credits Available: The number of Posted Header FC credits available to the remote link partner.                                                                                                                                                                                                                                                                                                |
| trn_rfc_pd_av[11:0] <sup>1</sup>  | Output    | Receive Posted Data Flow Control Credits Available: The number of Posted Data FC credits available to the remote link partner.                                                                                                                                                                                                                                                                                                    |
| trn_rfc_nph_av[7:0] <sup>1</sup>  | Output    | Receive Non-Posted Header Flow Control Credits Available: Number of Non-Posted Header FC credits available to the remote link partner.                                                                                                                                                                                                                                                                                            |
| trn_rfc_npd_av[11:0] <sup>1</sup> | Output    | Receive Non-Posted Data Flow Control Credits Available: Number of Non-Posted Data FC credits available to the remote link partner. Always 0 as a result of advertising infinite initial data credits.                                                                                                                                                                                                                             |

Credit values given to the user are instantaneous quantities, not the cumulative (from time zero) values seen by the remote link partner.



Figure 3 illustrates the transfer of two TLPs received on the PCI Express link on the TRN interface.



Figure 3: Rx TRN Interface (64-bit Transaction Interface)

Table 10 defines the Receive Path Clock Cycle signals.

Table 10: Receive Path Clock Cycle Signals

| Clock Cycle | Event Description                                                                                                                                                             |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | The PCI Express core signals by the assertion of trn_rsrc_rdy_n and trn_rsof_n that a valid TLP has been entirely received from the link.                                     |
| 3           | The user application asserts trn_rdst_rdy_n to signal that it is ready to receive the TLP. The combined assertion of trn_rsrc_rdy_n and trn_rdst_rdy_n marks a data transfer. |
| 6           | The end of the frame is signaled with trn_reof_n. The trn_rrem_n[7:0] bus specifies all bytes are valid on the last QWORD.                                                    |
| 7           | The first QWORD of the second frame is transferred. The core asserts trn_rsof_n to mark the start of the frame.                                                               |
| 8           | The end of the current frame is marked with the assertion of trn_reof_n. The trn_rrem_n[7:0] bus specifies the upper 4 bytes (trn_rd[63:32]) are valid on the last QWORD.     |
| 9           | The PCI Express core deasserts its trn_rsrc_rdy_n signal because there are no more pending TLPs to transfer.                                                                  |



#### **Common TRN Interface**

Table 11 defines and describes the common interface signals.

Table 11: Transaction Common Interface Signals

| Name         | Direction |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Description                                                              |                                             |
|--------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------|
| trn_clk      | Output    | Transaction Clock: Transaction Clock: Transactions are referenced-of this clock. trn_clk is unawasserted. trn_clk is guarant frequency once the core dependency on the core dependency on the core dependency of the core dependency on the core dependency of the | to and synchronous-w<br>ailable when the core<br>eed to be stable at the | vith the rising edge<br>sys_reset_n is held |
| trn_reset_n  | Output    | Transaction Reset: Active low. User logic interacting with the Transaction and Configuration interfaces must use trn_reset_n to return to their quiescent states. trn_reset_n is deasserted synchronously with respect to trn_clk, sys_reset_n is deasserted and is asserted asynchronously with sys_reset_n assertion. Note that trn_reset_n is not asserted for core in-band reset events like Hot Reset or Link Disable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                          |                                             |
| trn_lnk_up_n | Output    | Transaction Link Up: Active low. Transaction link-up is asserted when the core and the connected upstream link partner port are ready and able to exchange data packets. Transaction link-up is deasserted when the core and link partner are attempting to establish communication, and when communication with the link partner is lost due to errors on the transmission channel. When the core is driven to Hot Reset and Link Disable states by the link partner, trn_lnk_up_n is deasserted and all TLPs stored in the endpoint core are lost.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                          |                                             |

# **Ordering and Support Information**

The PCIe Block Plus core provides two free license options. The Simulation Only license lets you assess the core functionality and demonstrates the various interfaces to the core in simulation, and is provided with the Xilinx CORE Generator v9.1i and higher. The Full license lets you assess the core functionality and demonstrates the various interfaces to the core in both simulation and hardware, and is available after registering for access to the product *lounge*, a secure area of the <u>PCIe Block Plus product page</u>. For information about other Xilinx LogiCORE modules, contact your local Xilinx <u>sales representative</u> or visit the Xilinx <u>IP Center</u>.

Xilinx provides technical support for this LogiCORE product when used as described in product documentation. Xilinx cannot guarantee timing, functionality, or support of product if implemented in devices not listed above, or if customized beyond that allowed in the product documentation, or if any changes are made in sections of design marked DO NOT MODIFY.



# **Revision History**

The following table shows the revision history for this document.

| Date    | Version | Revision                                         |
|---------|---------|--------------------------------------------------|
| 9/21/06 | 1.0     | Initial Xilinx release.                          |
| 2/15/07 | 2.0     | Updated core to version 1.2; Xilinx tools v9.1i. |