### **SPEF Format**

So, this has been due for long time. May be because of tight tape out deadlines, this very important piece of Physical Design flow just got missed. And I am sure, like me, many might be curious to know what is the IEEE SPEF format, what does various attributes of SPEF file represent, etc...

So, here you go. Finally got time to make <u>video</u> on IEEE SPEF format. Let's nail this down, with below example design, which I have been using on <u>Udemy</u>



### We will take a piece of the circuit and write the SPEF file for a piece of input port and net



Representation Format

SPEF : Standard Parasitics Exchange Format IEEE 1481-1999

Let's write down the path components of Input port Din2 in SPEF format, which will also be a part of large SPEF file





#### Representation Format

SPEF : Standard Parasitics Exchange Format IEEE 1481-1999

#### Path Components:

Din2: Input Port

- Load (Capacitance, <u>SPEF: \*L</u>)
- Co-ordinate (Location, <u>SPEF: \*C</u>)
- Driver (SPEF: \*D)
- Waveform Shape (rise/fall slew, <u>SPEF: \*S</u>)



#### Representation Format

SPEF : Standard Parasitics Exchange Format IEEE 1481-1999

#### Path Components:

Din2: Input Port

- Load (Capacitance, <u>SPEF: \*L</u>)
- Co-ordinate (Location, <u>SPEF: \*C</u>)
- Driver (<u>SPEF : \*D</u>)
- Waveform Shape (rise/fall slew, <u>SPEF: \*S</u>)



\*PORTS Din2 I \*L 0.05 \*S 100 100

In the above SPEF equivalent "I" represents input port We can also map the Din2 port with a number, (say \*1, as in below example), and use \*1 as reference for Input Port Din2. So, wherever, we have \*1 in SPEF file, it is nothing but Din2 port. This technique greatly reduces SPEF file size

## 7) Parasitics Extraction Buf Buf FF1 Din2

#### Representation Format

SPEF : Standard Parasitics Exchange Format IEEE 1481-1999

#### Path Components:

Din2: Input Port

- Load (Capacitance, <u>SPEF: \*L</u>)
- Co-ordinate (Location, <u>SPEF: \*C</u>)
- Driver (<u>SPEF: \*D</u>)
- Waveform Shape (rise/fall slew, <u>SPEF: \*S</u>)



\*PORTS Din2 I \*L 0.05 \*S 100 100

Dout2

OR

\*NAME\_MAP \*1 Din2

## 7) Parasitics Extraction Buf Buf FF1 Din2

#### Representation Format

SPEF : Standard Parasitics Exchange Format IEEE 1481-1999

#### Path Components:

Din2: Input Port

- Load (Capacitance, <u>SPEF: \*L</u>)
- Co-ordinate (Location, <u>SPEF: \*C</u>)
- Driver (<u>SPEF : \*D</u>)
- Waveform Shape (rise/fall slew, <u>SPEF: \*S</u>)



\*PORTS Din2 I \*L 0.05 \*S 100 100

Dout2

OR

\*NAME\_MAP \*1 Din2

\*PORTS

\*1 I \*L 0.05 \*S 100 100

This becomes one part of the SPEF file

\*NAME\_MAP

\*1 Din2

\*PORTS

\*1 I \*L 0.05 \*S 100 100

Further, we will extract the net connected to Din2 (shown below) and write a SPEF format of the same



# Let's move on with identifying the path components of net connected to Din2 port shown below



#### Representation Format

SPEF : Standard Parasitics Exchange Format IEEE 1481-1999

#### Path Components:

Din2\_net: Wire/Net (SPEF: \*D\_NET)

- Driver : Port "Din2" (SPEF : \*P)
- Driver Type: Not Specified (SPEF: \*D)
- Receiver: Internal Pin "Buf1/a" (<u>SPEF:</u>
   \*/I)

For now, let's have a distributed RC network representation of the net (shown below). We do have another way of representing RC network in reduced format. I will come back to that in a moment



#### Representation Format

SPEF: Standard Parasitics Exchange Format IEEE 1481-1999

#### Path Components:

Din2\_net: Wire/Net (SPEF: \*D\_NET)

- Driver : Port "Din2" (SPEF : \*P)
- Driver Type : Not Specified (SPEF: \*D)
- Receiver: Internal Pin "Buf1/a" (SPEF:
   \*I)
- Lumped Capacitance
- 3 Distributed Resistance (<u>SPEF: \*RES</u>)
- 3 Distributed Capacitance (SPEF: \*CAP)

Now that we know the components of Din2\_net, lets write down the SPEF equivalent of this net. Firstly, we will map the name "Din2\_net" as "\*2" and use "\*2" hence forth, to refer to Din2\_net.



#### Representation Format

SPEF: Standard Parasitics Exchange Format IEEE 1481-1999

#### Path Components:

Din2\_net: Wire/Net (SPEF: \*D\_NET)

- Driver : Port "Din2" (SPEF : \*P)
- Driver Type : Not Specified (SPEF: \*D)
- Receiver: Internal Pin "Buf1/a" (SPEF:
   1)
- Lumped Capacitance
- 3 Distributed Resistance (SPEF: \*RES)
- 3 Distributed Capacitance (SPEF: \*CAP)



#### SPEF Equivalent

- \*NAME\_MAP
- \*1 Din2
- \*2 Din2\_net
- \*D\_NET \*2 0.15

We will come back to how do we calculate the load value of "0.15". \*D\_NET denotes "distributed net". If we had used a reduced format of the nets, with only single value of resistance and capacitance, it would had been called as "\*R\_NET".

Now lets write down the connectivity information of "Din2\_net" or "\*2". \*CONN section defines connectivity of \*2



#### Representation Format

SPEF : Standard Parasitics Exchange Format IEEE 1481-1999

#### Path Components:

Din2\_net: Wire/Net (SPEF: \*D\_NET)

- Driver : Port "Din2" (SPEF : \*P)
- Driver Type : Not Specified (SPEF: \*D)
- Receiver: Internal Pin "Buf1/a" (SPEF:
   \*I)
- Lumped Capacitance
- 3 Distributed Resistance (SPEF: \*RES)
- 3 Distributed Capacitance (SPEF: \*CAP)



#### SPEF Equivalent

- \*NAME\_MAP
- \*1 Din2
- \*2 Din2\_net
- \*D\_NET \*2 0.15
- \*CONN

The below says. \*2 (Din2\_net) is connected to external port (\*P), named \*1 (port Din2), which has direction "input" (I)



#### Representation Format

SPEF : Standard Parasitics Exchange Format IEEE 1481-1999

#### Path Components:

Din2\_net: Wire/Net (SPEF: \*D\_NET)

- Driver : Port "Din2" (SPEF : \*P)
- Driver Type : Not Specified (SPEF: \*D)
- Receiver: Internal Pin "Buf1/a" (SPEF:
   1)
- Lumped Capacitance
- 3 Distributed Resistance (SPEF: \*RES)
- 3 Distributed Capacitance (SPEF: \*CAP)



- \*NAME\_MAP
- \*1 Din2
- \*2 Din2\_net
- \*D\_NET \*2 0.15
- \*CONN
- \*P \*11

The other end of net "\*2" is connected to internal pin "**Buf1:a**" and having a load (\*L) of 0.15 units. I will come back later on the "units" section, in my following post



#### Representation Format

SPEF : Standard Parasitics Exchange Format IEEE 1481-1999

#### Path Components:

Din2\_net: Wire/Net (SPEF: \*D\_NET)

- Driver : Port "Din2" (SPEF : \*P)
- Driver Type : Not Specified (SPEF: \*D)
- Receiver: Internal Pin "Buf1/a" (SPEF:
   1)
- Lumped Capacitance
- 3 Distributed Resistance (<u>SPEF: \*RES</u>)
- 3 Distributed Capacitance (SPEF: \*CAP)



#### SPEF Equivalent

- \*NAME\_MAP
- \*1 Din2
- \*2 Din2\_net
- \*D\_NET \*2 0.15
- \*CONN
- \*P \*11
- \*I Buf1:a \*L 0.15

This becomes a part of the SPEF file, so lets put it in a file, that we were maintaining from last post

- \*NAME\_MAP
- \*1 Din2
- \*2 Din2 net
- \*PORTS
- \*1 I \*L 0.05 \*S 100 100
- \*D NET \*2 0.15
- \*CONN
- \*P \*1 I
- \*I Buf1:a \*L 0.15

- \*NAME\_MAP
- \*1 Din2
- \*2 Din2\_net
- \*D\_NET \*2 0.15
- \*CONN
- \*P \*11
- \*I Buf1:a \*L 0.15

Notice, we have 3 capacitances and 3 resistances on the net. So the way to represent them is in below image. The numbers "121", "122", etc. are the line numbers, \*2:1, \*2:2.... are the respective capacitances. I will get back on \*2 and \*1 and the beginning and end of the cap section. Broadly, this is to denote the start and end section of \*CAP



#### Representation Format

SPEF: Standard Parasitics Exchange Format IEEE 1481-1999

#### Path Components:

Din2\_net: Wire/Net (SPEF: \*D\_NET)

- Driver : Port "Din2" (SPEF : \*P)
- Driver Type : Not Specified (SPEF: \*D)
- Receiver: Internal Pin "Buf1/a" (SPEF:
   1)
- Lumped Capacitance
- 3 Distributed Resistance (SPEF: \*RES)
- 3 Distributed Capacitance (SPEF: \*CAP)



#### SPEF Equivalent

Dout2

\*CONN

\*P \*1 I

\*I Buf1:a \*L 0.15

\*CAP

121 \*2 0

122 \*2:1 0.05

123 \*2:2 0.05

124 \*2:3 0.05

125 \*1 0

Now, we have 4 nodes, and within a pair of node, we have a resistance, like below



#### Representation Format

SPEF: Standard Parasitics Exchange Format IEEE 1481-1999

#### Path Components:

Din2\_net: Wire/Net (SPEF: \*D\_NET)

- Driver : Port "Din2" (SPEF : \*P)
- Driver Type : Not Specified (SPEF : \*D)
- Receiver: Internal Pin "Buf1/a" (SPEF:
   1)
- Lumped Capacitance
- 3 Distributed Resistance (SPEF: \*RES)
- 3 Distributed Capacitance (SPEF: \*CAP)



Dout2

\*CONN \*P \*1 I

\*I Buf1:a \*L 0.15

With the introduction of nodes, the representation of resistance has now become fairly simple, like below



#### Representation Format

SPEF: Standard Parasitics Exchange Format IEEE 1481-1999

#### Path Components:

Din2\_net: Wire/Net (SPEF: \*D\_NET)

- Driver : Port "Din2" (SPEF : \*P)
- Driver Type : Not Specified (SPEF : \*D)
- Receiver: Internal Pin "Buf1/a" (SPEF:
   1)
- Lumped Capacitance
- 3 Distributed Resistance (SPEF: \*RES)
- 3 Distributed Capacitance (SPEF: \*CAP)



Dout2

\*CONN

\*P \*1 I

\*I Buf1:a \*L 0.15

\*RES

323 \*2:1 \*2:2 65

324 \*2:2 \*2:3 76

325 \*2:3 \*2:4 55

\*END

These set of lines for distributed resistance and capacitance, will become a part of the SPEF file, we were maintaining. So let;s add it there

```
*NAME_MAP
*1 Din2
*2 Din2_net
*PORTS
*1 I *L 0.05 *S 100 100
*D_NET *2 0.15
*CONN
*P*11
*I Buf1:a *L 0.15
*CAP
121 *2 0
122 *2:1 0.05
123 *2:2 0.05
                                                                                                *CONN
124 *2:3 0.05
                                                                                                *P *11
125 *1 0
                                                                                                *I Buf1:a *L 0.15
*RES
                                                                                                *RES
323 *2:1 *2:2 65
                                                                                                323 *2:1 *2:2 65
324 *2:2 *2:3 76
                                                                                                324 *2:2 *2:3 76
325 *2:3 *2:4 55
                                                                                                325 *2:3 *2:4 55
*END
                                                                                                *END
```

These couple of lines (about 20), now represents a small net and a port. Just imagine, how many lines it will be to extract parasitics for the complete circuit, below. Its HUGE. I think, now we nail the reason for having \*NAME\_MAP. The SPEF file size greatly reduces, by name mapping. A 10 character net or port name can be reduced to a 2~3 character net name and can be referred and reused in the whole SPEF file. These people are really Smart:)



\*1 Din2

\*NAME\_MAP

\*2 Din2\_net

\*PORTS

\*1 I \*L 0.05 \*S 100 100

\*D\_NET \*2 0.15

\*CONN

\*P \*1 I

\*I Buf1:a \*L 0.15

\*CAP

121 \*2 0

122 \*2:1 0.05

123 \*2:2 0.05

124 \*2:3 0.05

125 \*1 0

\*RES

323 \*2:1 \*2:2 65

324 \*2:2 \*2:3 76

325 \*2:3 \*2:4 55

\*END

Remember, I had mentioned, I will get back on units. So here we go. We have a header file that defines all of the them. Firstly, the design name, vendor name, version, etc.

#### \*NAME\_MAP

\*1 Din2

\*2 Din2\_net

#### \*PORTS

\*1 I \*L 0.05 \*S 100 100

\*D\_NET \*2 0.15

#### \*CONN

\*P \*1 I

\*I Buf1:a \*L 0.15

#### \*CAP

121 \*2 0

122 \*2:1 0.05

123 \*2:2 0.05

124 \*2:3 0.05

125 \*1 0

#### \*RES

323 \*2:1 \*2:2 65

324 \*2:2 \*2:3 76

325 \*2:3 \*2:4 55

\*END

#### SPEF Header

- \*SPEF "IEEE 1481-1999"
- \*DATE "09:04:44 Thursday March 08, 2015"
- \*DESIGN "vending\_machine"
- \*VENDOR "vendor XXX"
- \*PROGRAM "RC gen"
- \*VERSION "3.4.5"

Then, the delimiter. Usually, in any report, we see, it as "/". In SPEF you can have your own delimiter, by defining something like below

# \*NAME\_MAP \*1 Din2 \*2 Din2\_net \*PORTS \*1 I\*L 0.05 \*S 100 100 \*D\_NET \*2 0.15

\*CONN

\*P\*11

\*I Buf1:a\* L 0.15

\*CAP 121 \*2 0 122 \*2:1 0.05 123 \*2:2 0.05 124 \*2:3 0.05 125 \*1 0

\*RES 323 \*2:1 \*2:2 65 324 \*2:2 \*2:3 76 325 \*2:3 \*2:4 55

\*END

#### SPEF Header

\*SPEF "IEEE 1481-1999"

\*DATE "09:04:44 Thursday March 08, 2015"

\*DESIGN "vending\_machine"

\*VENDOR "vendor XXX"

\*PROGRAM "RC gen"

\*VERSION "3.4.5"

\*DELIMITER:

And the units, and power nets

# \*NAME MAP \*1 Din2 \*2 Din2 net \*PORTS \*1 I \*L 0.05 \*S 100 100 \*D NET \*2 0.15 \*CONN \*P\*11 \*I Buf1:a \*L 0.15 \*CAP 121 \*2 0 122 \*2:1 0.05 123 \*2:2 0.05 124 \*2:3 0.05 125 \*1 0 \*RES 323 \*2:1 \*2:2 65 324 \*2:2 \*2:3 76 325 \*2:3 \*2:4 55 \*END

#### SPEF Header

- \*SPEF "IEEE 1481-1999"
- \*DATE "09:04:44 Thursday March 08, 2015"
- \*DESIGN "vending\_machine"
- \*VENDOR "vendor XXX"
- \*PROGRAM "RC gen"
- \*VERSION "3.4.5"
- \*DELIMITER:
- \*T\_UNIT 1 PS
- \*C\_UNIT 1 PF
- \*R\_UNIT 1 OHM
- \*L\_UNIT 1 HENRY

#### \*NAME\_MAP \*1 Din2

\*2 Din2\_net

#### \*PORTS

\*1 I \*L 0.05 \*S 100 100

\*D NET \*2 0.15

#### \*CONN

\*P \*1 I

\*I Buf1:a \*L 0.15

#### \*CAP

121 \*2 0

122 \*2:1 0.05

123 \*2:2 0.05

124 \*2:3 0.05

125 \*1 0

#### \*RES

323 \*2:1 \*2:2 65

324 \*2:2 \*2:3 76

325 \*2:3 \*2:4 55

\*END

#### SPEF Header

\*SPEF "IEEE 1481-1999"

\*DATE "09:04:44 Thursday March 08, 2015"

\*DESIGN "vending\_machine"

\*VENDOR "vendor XXX"

\*PROGRAM "RC gen"

\*VERSION "3.4.5"

\*DELIMITER:

\*T\_UNIT 1 PS

\*C\_UNIT 1 PF

\*R\_UNIT 1 OHM

\*L\_UNIT 1 HENRY

\*POWER\_NETS VDD

\*GND\_NETS VSS

Below is the SPEF file, for one net and one port

#### SPEF File

\*DATE \*00:04:44 Thursday March 08, 2015"

\*DESIGN \*vending\_machine"

\*VENDOR \*vendor XXX'

\*PROGRAM \*RC gen"

\*VERSION \*3.4.5"

\*DELIMITER :

\*T\_UNIT 1 PS

\*C\_UNIT 1 PF

\*R\_UNIT 1 OHM

\*L\_UNIT 1 HENRY

\*POWER\_NETS VDD

\*GND\_NETS\_VSS

\*SPEF "IEEE 1481-1999"

"NAME\_MAP "I Din2 "2 Din2\_net

\*PORTS \*11\*L 0.05 \*S 100 100

\*D\_NET \*2 0.15

#### \*CONN

\*P \*11

"I Buf1:a "L 0.15"

"CAP 121 '2 0 122 '2:1 0.05 123 '2:2 0.05 124 '2:3 0.05

\*RE5 323 \*2:1 \*2:2 65 324 \*2:2 \*2:3 76

125 \*1 0

325 \*2:3 \*2:4 55

\*END

So, next time, when you look at the SPEF, just make sure to open it, and see, if what we discussed in all SPEF format posts, does make sense.

And, In Lady Windemere's Fan, Oscar Wilde had Lord Darlington quip that a cynic was 'a man who knows the price of everything and the value of nothing.'

Let's value SPEF files:)

# For more, please refer to below courses

# **Circuit design & SPICE simulations**

https://www.udemy.com/vlsi-academy-circuit-design/?couponCode=forSlideshare

# **Physical design flow**

https://www.udemy.com/vlsi-academy-physical-design-flow/?couponCode=forSlideshare

# Clock tree synthesis

https://www.udemy.com/vlsi-academy-clock-tree-synthesis/?couponCode=forSlideshare

# **Signal integrity**

https://www.udemy.com/vlsi-academy-crosstalk/?couponCode=forSlideshare

# VLSI - Essential concepts and detailed interview guide

https://www.udemy.com/vlsi-academy/?couponCode=forSlideshare

# THANK YOU