# Intel<sup>®</sup> oneAPI VTune<sup>™</sup> Profiler 2021.1.1 Gold

**Elapsed Time:** 0.050s

Application execution time is too short. Metrics data may be unreliable. Consider reducing the sampling interval or increasing your application execution time.

**Clockticks:** 58,320,000 **Instructions Retired:** 93,600,000

CPI Rate: 0.623 MUX Reliability: 0.771

**Retiring:** 23.1% of Pipeline Slots **Light Operations:** 37.8% of Pipeline Slots

FP Arithmetic:
FP x87:
FP Scalar:
FP Vector:

O.0% of uOps
0.0% of uOps

**Heavy Operations:**Microcode Sequencer:
Assists:
0.0% of Pipeline Slots
1.7% of Pipeline Slots
0.0% of Pipeline Slots

**Front-End Bound:** 20.8% of Pipeline Slots

Issue: A significant portion of Pipeline Slots is remaining empty due to issues in the Front-End.

Tips: Make sure the code working size is not too large, the code layout does not require too many memory accesses per cycle to get enough instructions for filling four pipeline slots, or check for microcode assists.

#### Front-End Latency: 18.5% of Pipeline Slots

This metric represents a fraction of slots during which CPU was stalled due to front-end latency issues, such as instruction-cache misses, ITLB misses or fetch stalls after a branch misprediction. In such cases, the front-end delivers no uOps.

0.0% of Clockticks **ICache Misses:** 0.9% of Clockticks ITLB Overhead: 0.0% of Clockticks **Branch Resteers: Mispredicts Resteers:** 0.0% of Clockticks 0.0% of Clockticks **Clears Resteers: Unknown Branches:** 0.0% of Clockticks 0.0% of Clockticks **DSB Switches: Length Changing Prefixes:** 0.0% of Clockticks MS Switches: 0.0% of Clockticks Front-End Bandwidth: 2.3% of Pipeline Slots **Front-End Bandwidth MITE:** 27.8% of Clockticks Front-End Bandwidth DSB: 9.3% of Clockticks

(Info) DSB Coverage: 33.3%

**Bad Speculation:** 9.3% of Pipeline Slots **Branch Mispredict:** 0.0% of Pipeline Slots **Machine Clears:** 9.3% of Pipeline Slots **Back-End Bound:** 46.8% of Pipeline Slots

A significant portion of pipeline slots are remaining empty. When operations take too long in the back-end, they introduce bubbles in the pipeline that ultimately cause fewer pipeline slots containing useful work to be retired per cycle than the machine is capable to support. This opportunity cost results in slower execution. Long-latency operations like divides and memory operations can cause this, as can too many operations being directed to a single execution port (for example, more multiply operations arriving in the back-end per cycle than the execution unit can support).

# **Memory Bound:** 31.4% of Pipeline Slots

The metric value is high. This can indicate that the significant fraction of execution pipeline slots could be stalled due to demand memory load and stores. Use Memory Access analysis to have the metric breakdown by memory hierarchy, memory bandwidth information, correlation by memory objects.

#### **L1 Bound:** 18.5% of Clockticks

This metric shows how often machine was stalled without missing the L1 data cache. The L1 cache typically has the shortest latency. However, in certain cases like loads blocked on older stores, a load might suffer a high latency even though it is being satisfied by the L1. Note that this metric

value may be highlighted due to DTLB Overhead or Cycles of 1 Port Utilized issues.

**DTLB Overhead:** 1.4% of Clockticks Load STLB Hit: 0.0% of Clockticks Load STLB Miss: 1.4% of Clockticks

**Loads Blocked by Store Forwarding:** 0.0% of Clockticks

0.0% of Clockticks **Lock Latency:** 0.0% of Clockticks Split Loads: 0.0% of Clockticks 0.0% of Clockticks 4K Aliasing: FB Full:

L2 Bound:

9.3% of Clockticks L3 Bound:

This metric shows how often CPU was stalled on L3 cache, or contended with a sibling Core. Avoiding cache misses (L2 misses/L3 hits) improves the latency and increases performance.

**Contested Accesses:** 

**Data Sharing:** L3 Latency:

SO Full: 0.0% of Clockticks

**DRAM Bound:** 

**Memory Bandwidth:** 0.0% of Clockticks

9.3% of Clockticks Memory Latency:

0.0% of Clockticks **Store Bound:** 0.0% of Clockticks **Store Latency:** False Sharing: 0.0% of Clockticks **Split Stores:** 0.0% of Clockticks **DTLB Store Overhead:** 0.9% of Clockticks Store STLB Hit: 0.0% of Clockticks **Store STLB Hit:** 0.9% of Clockticks

**Core Bound:** 15.3% of Pipeline Slots

This metric represents how much Core non-memory issues were of a bottleneck. Shortage in hardware compute resources, or dependencies software's instructions are both categorized under Core Bound. Hence it may indicate the machine ran out of an 000 resources, certain execution units are overloaded or dependencies in program's data- or instruction- flow are limiting the performance (e.g. FP-chained long-latency arithmetic operations).

**Divider:** 0.0% of Clockticks **Port Utilization:** 13.5% of Clockticks

Cycles of 0 Ports Utilized: 18.5% of Clockticks
Serializing Operations: 0.0% of Clockticks
Mixing Vectors: 0.0% of uOps

Cycles of 1 Port Utilized: 9.3% of Clockticks
Cycles of 2 Ports Utilized: 13.9% of Clockticks
Cycles of 3+ Ports Utilized: 23.1% of Clockticks
ALU Operation Utilization: 30.1% of Clockticks

Port 0: 27.8% of Clockticks
Port 1: 27.8% of Clockticks
Port 5: 27.8% of Clockticks
Port 6: 37.0% of Clockticks
Load Operation Utilization: 23.1% of Clockticks
Port 2: 27.8% of Clockticks
37.0% of Clockticks
27.8% of Clockticks
37.0% of Clockticks
37.0% of Clockticks

**Store Operation Utilization:** 27.8% of Clockticks **Port 4:** 27.8% of Clockticks 9.3% of Clockticks

**Vector Capacity Usage (FPU):** 0.0%

**Average CPU Frequency:** 1.288 GHz

**Total Thread Count:** 1 **Paused Time:** 0s

**Effective Physical Core Utilization:** 22.4% (0.897 out of 4)

The metric value is low, which may signal a poor physical CPU cores utilization caused by:

- load imbalance
- threading runtime overhead
- contended synchronization
- thread/process underutilization
- incorrect affinity that utilizes logical cores instead of physical cores

Explore sub-metrics to estimate the efficiency of MPI and OpenMP parallelism or run the Locks and Waits analysis to identify parallel bottlenecks for other parallel runtimes.

### **Effective Logical Core Utilization:** 11.2% (0.897 out of 8)

The metric value is low, which may signal a poor logical CPU cores utilization. Consider improving physical core utilization as the first step and then look at opportunities to utilize logical cores, which in some cases can improve processor throughput and overall performance of multi-threaded applications.

## **Collection and Platform Info:**

**Application Command Line:** ./codecs/hm/decoder/TAppDecoderStatic "-b" "./bin/hm/encoder\_lowdelay\_main.cfg/CLASS\_C/ RaceHorses 416x240 30 QP 27 hm.bin"

**User Name:** root

**Operating System:** 5.4.0-65-generic DISTRIB\_ID=Ubuntu DISTRIB\_RELEASE=18.04 DISTRIB\_CODENAME=bionic DISTRIB\_DESCRIPTION="Ubuntu 18.04.5 LTS"

**Computer Name:** eimon

**Result Size:** 9.7 MB

**Collection start time:** 09:39:53 10/02/2021 UTC

**Collection stop time:** 09:39:54 10/02/2021 UTC

**Collector Type:** Event-based sampling driver

CPU:

Name: Intel(R) Processor code named Kabylake

ULX

**Frequency:** 1.992 GHz

**Logical CPU Count:** 8

**Cache Allocation Technology:** 

Level 2 capability: not detected

**Level 3 capability:** not detected